blob: 92c1bdc69086090f8d07ee390dd615dee21ec063 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Vladimir Barinov310355c2008-02-18 11:40:22 +01002/*
3 * ALSA SoC I2S (McBSP) Audio Layer for TI DAVINCI processor
4 *
Vladimir Barinovd6b52032008-09-29 23:14:11 +04005 * Author: Vladimir Barinov, <vbarinov@embeddedalley.com>
Vladimir Barinov310355c2008-02-18 11:40:22 +01006 * Copyright: (C) 2007 MontaVista Software, Inc., <source@mvista.com>
7 *
Petr Kulhavy5f9a50c2016-04-18 14:32:41 +02008 * DT support (c) 2016 Petr Kulhavy, Barix AG <petr@barix.com>
9 * based on davinci-mcasp.c DT support
10 *
Petr Kulhavy5f9a50c2016-04-18 14:32:41 +020011 * TODO:
12 * on DA850 implement HW FIFOs instead of DMA into DXR and DRR registers
Vladimir Barinov310355c2008-02-18 11:40:22 +010013 */
14
15#include <linux/init.h>
16#include <linux/module.h>
17#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Vladimir Barinov310355c2008-02-18 11:40:22 +010019#include <linux/delay.h>
20#include <linux/io.h>
21#include <linux/clk.h>
Hebbar, Gururaja896f66b2012-08-27 18:56:41 +053022#include <linux/platform_data/davinci_asp.h>
Vladimir Barinov310355c2008-02-18 11:40:22 +010023
24#include <sound/core.h>
25#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/initval.h>
28#include <sound/soc.h>
Peter Ujfalusi257ade72015-03-03 16:45:18 +020029#include <sound/dmaengine_pcm.h>
Vladimir Barinov310355c2008-02-18 11:40:22 +010030
Peter Ujfalusi257ade72015-03-03 16:45:18 +020031#include "edma-pcm.h"
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020032#include "davinci-i2s.h"
Vladimir Barinov310355c2008-02-18 11:40:22 +010033
Kuninori Morimotoa49cb312018-01-29 02:46:04 +000034#define DRV_NAME "davinci-i2s"
David Brownella62114c2009-05-14 12:47:42 -070035
36/*
37 * NOTE: terminology here is confusing.
38 *
39 * - This driver supports the "Audio Serial Port" (ASP),
40 * found on dm6446, dm355, and other DaVinci chips.
41 *
42 * - But it labels it a "Multi-channel Buffered Serial Port"
43 * (McBSP) as on older chips like the dm642 ... which was
44 * backward-compatible, possibly explaining that confusion.
45 *
46 * - OMAP chips have a controller called McBSP, which is
47 * incompatible with the DaVinci flavor of McBSP.
48 *
49 * - Newer DaVinci chips have a controller called McASP,
50 * incompatible with ASP and with either McBSP.
51 *
52 * In short: this uses ASP to implement I2S, not McBSP.
53 * And it won't be the only DaVinci implemention of I2S.
54 */
Vladimir Barinov310355c2008-02-18 11:40:22 +010055#define DAVINCI_MCBSP_DRR_REG 0x00
56#define DAVINCI_MCBSP_DXR_REG 0x04
57#define DAVINCI_MCBSP_SPCR_REG 0x08
58#define DAVINCI_MCBSP_RCR_REG 0x0c
59#define DAVINCI_MCBSP_XCR_REG 0x10
60#define DAVINCI_MCBSP_SRGR_REG 0x14
61#define DAVINCI_MCBSP_PCR_REG 0x24
62
63#define DAVINCI_MCBSP_SPCR_RRST (1 << 0)
64#define DAVINCI_MCBSP_SPCR_RINTM(v) ((v) << 4)
65#define DAVINCI_MCBSP_SPCR_XRST (1 << 16)
66#define DAVINCI_MCBSP_SPCR_XINTM(v) ((v) << 20)
67#define DAVINCI_MCBSP_SPCR_GRST (1 << 22)
68#define DAVINCI_MCBSP_SPCR_FRST (1 << 23)
69#define DAVINCI_MCBSP_SPCR_FREE (1 << 25)
70
71#define DAVINCI_MCBSP_RCR_RWDLEN1(v) ((v) << 5)
72#define DAVINCI_MCBSP_RCR_RFRLEN1(v) ((v) << 8)
73#define DAVINCI_MCBSP_RCR_RDATDLY(v) ((v) << 16)
Troy Kiskyf5cfa952009-07-04 19:29:57 -070074#define DAVINCI_MCBSP_RCR_RFIG (1 << 18)
Vladimir Barinov310355c2008-02-18 11:40:22 +010075#define DAVINCI_MCBSP_RCR_RWDLEN2(v) ((v) << 21)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020076#define DAVINCI_MCBSP_RCR_RFRLEN2(v) ((v) << 24)
77#define DAVINCI_MCBSP_RCR_RPHASE BIT(31)
Vladimir Barinov310355c2008-02-18 11:40:22 +010078
79#define DAVINCI_MCBSP_XCR_XWDLEN1(v) ((v) << 5)
80#define DAVINCI_MCBSP_XCR_XFRLEN1(v) ((v) << 8)
81#define DAVINCI_MCBSP_XCR_XDATDLY(v) ((v) << 16)
82#define DAVINCI_MCBSP_XCR_XFIG (1 << 18)
83#define DAVINCI_MCBSP_XCR_XWDLEN2(v) ((v) << 21)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020084#define DAVINCI_MCBSP_XCR_XFRLEN2(v) ((v) << 24)
85#define DAVINCI_MCBSP_XCR_XPHASE BIT(31)
Vladimir Barinov310355c2008-02-18 11:40:22 +010086
87#define DAVINCI_MCBSP_SRGR_FWID(v) ((v) << 8)
88#define DAVINCI_MCBSP_SRGR_FPER(v) ((v) << 16)
89#define DAVINCI_MCBSP_SRGR_FSGM (1 << 28)
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +020090#define DAVINCI_MCBSP_SRGR_CLKSM BIT(29)
Vladimir Barinov310355c2008-02-18 11:40:22 +010091
92#define DAVINCI_MCBSP_PCR_CLKRP (1 << 0)
93#define DAVINCI_MCBSP_PCR_CLKXP (1 << 1)
94#define DAVINCI_MCBSP_PCR_FSRP (1 << 2)
95#define DAVINCI_MCBSP_PCR_FSXP (1 << 3)
Hugo Villeneuveb402dff2008-11-08 13:26:09 -050096#define DAVINCI_MCBSP_PCR_SCLKME (1 << 7)
Vladimir Barinov310355c2008-02-18 11:40:22 +010097#define DAVINCI_MCBSP_PCR_CLKRM (1 << 8)
98#define DAVINCI_MCBSP_PCR_CLKXM (1 << 9)
99#define DAVINCI_MCBSP_PCR_FSRM (1 << 10)
100#define DAVINCI_MCBSP_PCR_FSXM (1 << 11)
101
Vladimir Barinov310355c2008-02-18 11:40:22 +0100102enum {
103 DAVINCI_MCBSP_WORD_8 = 0,
104 DAVINCI_MCBSP_WORD_12,
105 DAVINCI_MCBSP_WORD_16,
106 DAVINCI_MCBSP_WORD_20,
107 DAVINCI_MCBSP_WORD_24,
108 DAVINCI_MCBSP_WORD_32,
109};
110
Troy Kisky0d6c9772009-11-18 17:49:51 -0700111static const unsigned char data_type[SNDRV_PCM_FORMAT_S32_LE + 1] = {
112 [SNDRV_PCM_FORMAT_S8] = 1,
113 [SNDRV_PCM_FORMAT_S16_LE] = 2,
114 [SNDRV_PCM_FORMAT_S32_LE] = 4,
115};
116
117static const unsigned char asp_word_length[SNDRV_PCM_FORMAT_S32_LE + 1] = {
118 [SNDRV_PCM_FORMAT_S8] = DAVINCI_MCBSP_WORD_8,
119 [SNDRV_PCM_FORMAT_S16_LE] = DAVINCI_MCBSP_WORD_16,
120 [SNDRV_PCM_FORMAT_S32_LE] = DAVINCI_MCBSP_WORD_32,
121};
122
123static const unsigned char double_fmt[SNDRV_PCM_FORMAT_S32_LE + 1] = {
124 [SNDRV_PCM_FORMAT_S8] = SNDRV_PCM_FORMAT_S16_LE,
125 [SNDRV_PCM_FORMAT_S16_LE] = SNDRV_PCM_FORMAT_S32_LE,
126};
127
Vladimir Barinov310355c2008-02-18 11:40:22 +0100128struct davinci_mcbsp_dev {
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200129 struct device *dev;
Peter Ujfalusi257ade72015-03-03 16:45:18 +0200130 struct snd_dmaengine_dai_dma_data dma_data[2];
131 int dma_request[2];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100132 void __iomem *base;
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700133#define MOD_DSP_A 0
134#define MOD_DSP_B 1
135 int mode;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700136 u32 pcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100137 struct clk *clk;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700138 /*
139 * Combining both channels into 1 element will at least double the
140 * amount of time between servicing the dma channel, increase
141 * effiency, and reduce the chance of overrun/underrun. But,
142 * it will result in the left & right channels being swapped.
143 *
144 * If relabeling the left and right channels is not possible,
145 * you may want to let the codec know to swap them back.
146 *
147 * It may allow x10 the amount of time to service dma requests,
148 * if the codec is master and is using an unnecessarily fast bit clock
149 * (ie. tlvaic23b), independent of the sample rate. So, having an
150 * entire frame at once means it can be serviced at the sample rate
151 * instead of the bit clock rate.
152 *
153 * In the now unlikely case that an underrun still
154 * occurs, both the left and right samples will be repeated
155 * so that no pops are heard, and the left and right channels
156 * won't end up being swapped because of the underrun.
157 */
158 unsigned enable_channel_combine:1;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200159
160 unsigned int fmt;
161 int clk_div;
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200162 int clk_input_pin;
Raffaele Recalcatid9823ed92010-07-06 10:39:04 +0200163 bool i2s_accurate_sck;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100164};
165
166static inline void davinci_mcbsp_write_reg(struct davinci_mcbsp_dev *dev,
167 int reg, u32 val)
168{
169 __raw_writel(val, dev->base + reg);
170}
171
172static inline u32 davinci_mcbsp_read_reg(struct davinci_mcbsp_dev *dev, int reg)
173{
174 return __raw_readl(dev->base + reg);
175}
176
Troy Kiskyc392bec2009-07-04 19:29:52 -0700177static void toggle_clock(struct davinci_mcbsp_dev *dev, int playback)
178{
179 u32 m = playback ? DAVINCI_MCBSP_PCR_CLKXP : DAVINCI_MCBSP_PCR_CLKRP;
180 /* The clock needs to toggle to complete reset.
181 * So, fake it by toggling the clk polarity.
182 */
183 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr ^ m);
184 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, dev->pcr);
185}
186
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700187static void davinci_mcbsp_start(struct davinci_mcbsp_dev *dev,
188 struct snd_pcm_substream *substream)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100189{
190 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Kuninori Morimotoa49cb312018-01-29 02:46:04 +0000191 struct snd_soc_component *component = snd_soc_rtdcom_lookup(rtd, DRV_NAME);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700192 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Troy Kisky35cf6352009-07-04 19:29:51 -0700193 u32 spcr;
Troy Kiskyc392bec2009-07-04 19:29:52 -0700194 u32 mask = playback ? DAVINCI_MCBSP_SPCR_XRST : DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700195 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700196 if (spcr & mask) {
197 /* start off disabled */
198 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG,
199 spcr & ~mask);
200 toggle_clock(dev, playback);
201 }
Troy Kisky1bef4492009-07-04 19:29:55 -0700202 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM |
203 DAVINCI_MCBSP_PCR_CLKXM | DAVINCI_MCBSP_PCR_CLKRM)) {
204 /* Start the sample generator */
205 spcr |= DAVINCI_MCBSP_SPCR_GRST;
206 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
207 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100208
Troy Kisky1bef4492009-07-04 19:29:55 -0700209 if (playback) {
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530210 /* Stop the DMA to avoid data loss */
211 /* while the transmitter is out of reset to handle XSYNCERR */
Kuninori Morimotoa49cb312018-01-29 02:46:04 +0000212 if (component->driver->ops->trigger) {
213 int ret = component->driver->ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530214 SNDRV_PCM_TRIGGER_STOP);
215 if (ret < 0)
216 printk(KERN_DEBUG "Playback DMA stop failed\n");
217 }
218
219 /* Enable the transmitter */
Troy Kisky35cf6352009-07-04 19:29:51 -0700220 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
221 spcr |= DAVINCI_MCBSP_SPCR_XRST;
222 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530223
224 /* wait for any unexpected frame sync error to occur */
225 udelay(100);
226
227 /* Disable the transmitter to clear any outstanding XSYNCERR */
Troy Kisky35cf6352009-07-04 19:29:51 -0700228 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
229 spcr &= ~DAVINCI_MCBSP_SPCR_XRST;
230 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700231 toggle_clock(dev, playback);
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530232
233 /* Restart the DMA */
Kuninori Morimotoa49cb312018-01-29 02:46:04 +0000234 if (component->driver->ops->trigger) {
235 int ret = component->driver->ops->trigger(substream,
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530236 SNDRV_PCM_TRIGGER_START);
237 if (ret < 0)
238 printk(KERN_DEBUG "Playback DMA start failed\n");
239 }
Naresh Medisettyfb0ef642008-11-12 10:26:31 +0530240 }
241
Troy Kisky1bef4492009-07-04 19:29:55 -0700242 /* Enable transmitter or receiver */
Troy Kisky35cf6352009-07-04 19:29:51 -0700243 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Troy Kisky1bef4492009-07-04 19:29:55 -0700244 spcr |= mask;
245
246 if (dev->pcr & (DAVINCI_MCBSP_PCR_FSXM | DAVINCI_MCBSP_PCR_FSRM)) {
247 /* Start frame sync */
248 spcr |= DAVINCI_MCBSP_SPCR_FRST;
249 }
Troy Kisky35cf6352009-07-04 19:29:51 -0700250 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100251}
252
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700253static void davinci_mcbsp_stop(struct davinci_mcbsp_dev *dev, int playback)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100254{
Troy Kisky35cf6352009-07-04 19:29:51 -0700255 u32 spcr;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100256
257 /* Reset transmitter/receiver and sample rate/frame sync generators */
Troy Kisky35cf6352009-07-04 19:29:51 -0700258 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
259 spcr &= ~(DAVINCI_MCBSP_SPCR_GRST | DAVINCI_MCBSP_SPCR_FRST);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700260 spcr &= playback ? ~DAVINCI_MCBSP_SPCR_XRST : ~DAVINCI_MCBSP_SPCR_RRST;
Troy Kisky35cf6352009-07-04 19:29:51 -0700261 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700262 toggle_clock(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100263}
264
Troy Kisky21903c12008-12-18 12:36:43 -0700265#define DEFAULT_BITPERSAMPLE 16
266
Liam Girdwood9cb132d2008-07-07 16:07:42 +0100267static int davinci_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Vladimir Barinov310355c2008-02-18 11:40:22 +0100268 unsigned int fmt)
269{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000270 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Troy Kisky21903c12008-12-18 12:36:43 -0700271 unsigned int pcr;
272 unsigned int srgr;
Jarkko Nikulaad51f762011-09-30 10:55:33 +0300273 bool inv_fs = false;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200274 /* Attention srgr is updated by hw_params! */
Troy Kisky21903c12008-12-18 12:36:43 -0700275 srgr = DAVINCI_MCBSP_SRGR_FSGM |
276 DAVINCI_MCBSP_SRGR_FPER(DEFAULT_BITPERSAMPLE * 2 - 1) |
277 DAVINCI_MCBSP_SRGR_FWID(DEFAULT_BITPERSAMPLE - 1);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100278
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200279 dev->fmt = fmt;
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700280 /* set master/slave audio interface */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100281 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
282 case SND_SOC_DAIFMT_CBS_CFS:
Troy Kisky21903c12008-12-18 12:36:43 -0700283 /* cpu is master */
284 pcr = DAVINCI_MCBSP_PCR_FSXM |
285 DAVINCI_MCBSP_PCR_FSRM |
286 DAVINCI_MCBSP_PCR_CLKXM |
287 DAVINCI_MCBSP_PCR_CLKRM;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100288 break;
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500289 case SND_SOC_DAIFMT_CBM_CFS:
Raffaele Recalcatiec637552010-07-06 10:39:03 +0200290 pcr = DAVINCI_MCBSP_PCR_FSRM | DAVINCI_MCBSP_PCR_FSXM;
291 /*
292 * Selection of the clock input pin that is the
293 * input for the Sample Rate Generator.
294 * McBSP FSR and FSX are driven by the Sample Rate
295 * Generator.
296 */
297 switch (dev->clk_input_pin) {
298 case MCBSP_CLKS:
299 pcr |= DAVINCI_MCBSP_PCR_CLKXM |
300 DAVINCI_MCBSP_PCR_CLKRM;
301 break;
302 case MCBSP_CLKR:
303 pcr |= DAVINCI_MCBSP_PCR_SCLKME;
304 break;
305 default:
306 dev_err(dev->dev, "bad clk_input_pin\n");
307 return -EINVAL;
308 }
309
Hugo Villeneuveb402dff2008-11-08 13:26:09 -0500310 break;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100311 case SND_SOC_DAIFMT_CBM_CFM:
Troy Kisky21903c12008-12-18 12:36:43 -0700312 /* codec is master */
313 pcr = 0;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100314 break;
315 default:
Troy Kisky21903c12008-12-18 12:36:43 -0700316 printk(KERN_ERR "%s:bad master\n", __func__);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100317 return -EINVAL;
318 }
319
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700320 /* interface format */
Troy Kisky69ab8202008-12-18 12:36:44 -0700321 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
Troy Kisky69ab8202008-12-18 12:36:44 -0700322 case SND_SOC_DAIFMT_I2S:
Troy Kisky07d8d9d2008-12-19 13:05:24 -0700323 /* Davinci doesn't support TRUE I2S, but some codecs will have
324 * the left and right channels contiguous. This allows
325 * dsp_a mode to be used with an inverted normal frame clk.
326 * If your codec is master and does not have contiguous
327 * channels, then you will have sound on only one channel.
328 * Try using a different mode, or codec as slave.
329 *
330 * The TLV320AIC33 is an example of a codec where this works.
331 * It has a variable bit clock frequency allowing it to have
332 * valid data on every bit clock.
333 *
334 * The TLV320AIC23 is an example of a codec where this does not
335 * work. It has a fixed bit clock frequency with progressively
336 * more empty bit clock slots between channels as the sample
337 * rate is lowered.
338 */
Jarkko Nikulaad51f762011-09-30 10:55:33 +0300339 inv_fs = true;
Gustavo A. R. Silva3b7c88f2018-08-03 11:28:24 -0500340 /* fall through */
Troy Kisky07d8d9d2008-12-19 13:05:24 -0700341 case SND_SOC_DAIFMT_DSP_A:
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700342 dev->mode = MOD_DSP_A;
343 break;
344 case SND_SOC_DAIFMT_DSP_B:
345 dev->mode = MOD_DSP_B;
Troy Kisky69ab8202008-12-18 12:36:44 -0700346 break;
347 default:
348 printk(KERN_ERR "%s:bad format\n", __func__);
349 return -EINVAL;
350 }
351
Vladimir Barinov310355c2008-02-18 11:40:22 +0100352 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Troy Kisky9e031622008-12-19 13:05:23 -0700353 case SND_SOC_DAIFMT_NB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700354 /* CLKRP Receive clock polarity,
355 * 1 - sampled on rising edge of CLKR
356 * valid on rising edge
357 * CLKXP Transmit clock polarity,
358 * 1 - clocked on falling edge of CLKX
359 * valid on rising edge
360 * FSRP Receive frame sync pol, 0 - active high
361 * FSXP Transmit frame sync pol, 0 - active high
362 */
Troy Kisky21903c12008-12-18 12:36:43 -0700363 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100364 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700365 case SND_SOC_DAIFMT_IB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700366 /* CLKRP Receive clock polarity,
367 * 0 - sampled on falling edge of CLKR
368 * valid on falling edge
369 * CLKXP Transmit clock polarity,
370 * 0 - clocked on rising edge of CLKX
371 * valid on falling edge
372 * FSRP Receive frame sync pol, 1 - active low
373 * FSXP Transmit frame sync pol, 1 - active low
374 */
Troy Kisky21903c12008-12-18 12:36:43 -0700375 pcr |= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100376 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700377 case SND_SOC_DAIFMT_NB_IF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700378 /* CLKRP Receive clock polarity,
379 * 1 - sampled on rising edge of CLKR
380 * valid on rising edge
381 * CLKXP Transmit clock polarity,
382 * 1 - clocked on falling edge of CLKX
383 * valid on rising edge
384 * FSRP Receive frame sync pol, 1 - active low
385 * FSXP Transmit frame sync pol, 1 - active low
386 */
Troy Kisky21903c12008-12-18 12:36:43 -0700387 pcr |= (DAVINCI_MCBSP_PCR_CLKXP | DAVINCI_MCBSP_PCR_CLKRP |
388 DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100389 break;
Troy Kisky9e031622008-12-19 13:05:23 -0700390 case SND_SOC_DAIFMT_IB_NF:
Troy Kisky664b4af2008-12-18 12:36:41 -0700391 /* CLKRP Receive clock polarity,
392 * 0 - sampled on falling edge of CLKR
393 * valid on falling edge
394 * CLKXP Transmit clock polarity,
395 * 0 - clocked on rising edge of CLKX
396 * valid on falling edge
397 * FSRP Receive frame sync pol, 0 - active high
398 * FSXP Transmit frame sync pol, 0 - active high
399 */
Vladimir Barinov310355c2008-02-18 11:40:22 +0100400 break;
401 default:
402 return -EINVAL;
403 }
Jarkko Nikulaad51f762011-09-30 10:55:33 +0300404 if (inv_fs == true)
405 pcr ^= (DAVINCI_MCBSP_PCR_FSXP | DAVINCI_MCBSP_PCR_FSRP);
Troy Kisky21903c12008-12-18 12:36:43 -0700406 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Troy Kiskyc392bec2009-07-04 19:29:52 -0700407 dev->pcr = pcr;
Troy Kisky21903c12008-12-18 12:36:43 -0700408 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_PCR_REG, pcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100409 return 0;
410}
411
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200412static int davinci_i2s_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
413 int div_id, int div)
414{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000415 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(cpu_dai);
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200416
417 if (div_id != DAVINCI_MCBSP_CLKGDV)
418 return -ENODEV;
419
420 dev->clk_div = div;
421 return 0;
422}
423
Vladimir Barinov310355c2008-02-18 11:40:22 +0100424static int davinci_i2s_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000425 struct snd_pcm_hw_params *params,
426 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100427{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000428 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100429 struct snd_interval *i = NULL;
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200430 int mcbsp_word_length, master;
431 unsigned int rcr, xcr, srgr, clk_div, freq, framesize;
Troy Kisky35cf6352009-07-04 19:29:51 -0700432 u32 spcr;
Troy Kisky0d6c9772009-11-18 17:49:51 -0700433 snd_pcm_format_t fmt;
434 unsigned element_cnt = 1;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100435
436 /* general line settings */
Troy Kisky35cf6352009-07-04 19:29:51 -0700437 spcr = davinci_mcbsp_read_reg(dev, DAVINCI_MCBSP_SPCR_REG);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530438 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
Troy Kisky35cf6352009-07-04 19:29:51 -0700439 spcr |= DAVINCI_MCBSP_SPCR_RINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
440 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530441 } else {
Troy Kisky35cf6352009-07-04 19:29:51 -0700442 spcr |= DAVINCI_MCBSP_SPCR_XINTM(3) | DAVINCI_MCBSP_SPCR_FREE;
443 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SPCR_REG, spcr);
Naresh Medisettycb6e2062008-11-18 11:01:03 +0530444 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100445
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200446 master = dev->fmt & SND_SOC_DAIFMT_MASTER_MASK;
447 fmt = params_format(params);
448 mcbsp_word_length = asp_word_length[fmt];
Vladimir Barinov310355c2008-02-18 11:40:22 +0100449
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200450 switch (master) {
451 case SND_SOC_DAIFMT_CBS_CFS:
452 freq = clk_get_rate(dev->clk);
453 srgr = DAVINCI_MCBSP_SRGR_FSGM |
454 DAVINCI_MCBSP_SRGR_CLKSM;
455 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length *
456 8 - 1);
Raffaele Recalcatid9823ed92010-07-06 10:39:04 +0200457 if (dev->i2s_accurate_sck) {
458 clk_div = 256;
459 do {
460 framesize = (freq / (--clk_div)) /
461 params->rate_num *
462 params->rate_den;
463 } while (((framesize < 33) || (framesize > 4095)) &&
464 (clk_div));
465 clk_div--;
466 srgr |= DAVINCI_MCBSP_SRGR_FPER(framesize - 1);
467 } else {
468 /* symmetric waveforms */
469 clk_div = freq / (mcbsp_word_length * 16) /
470 params->rate_num * params->rate_den;
471 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length *
472 16 - 1);
473 }
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200474 clk_div &= 0xFF;
475 srgr |= clk_div;
476 break;
477 case SND_SOC_DAIFMT_CBM_CFS:
478 srgr = DAVINCI_MCBSP_SRGR_FSGM;
479 clk_div = dev->clk_div - 1;
480 srgr |= DAVINCI_MCBSP_SRGR_FWID(mcbsp_word_length * 8 - 1);
481 srgr |= DAVINCI_MCBSP_SRGR_FPER(mcbsp_word_length * 16 - 1);
482 clk_div &= 0xFF;
483 srgr |= clk_div;
484 break;
485 case SND_SOC_DAIFMT_CBM_CFM:
486 /* Clock and frame sync given from external sources */
487 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_SAMPLE_BITS);
488 srgr = DAVINCI_MCBSP_SRGR_FSGM;
489 srgr |= DAVINCI_MCBSP_SRGR_FWID(snd_interval_value(i) - 1);
490 pr_debug("%s - %d FWID set: re-read srgr = %X\n",
491 __func__, __LINE__, snd_interval_value(i) - 1);
492
493 i = hw_param_interval(params, SNDRV_PCM_HW_PARAM_FRAME_BITS);
494 srgr |= DAVINCI_MCBSP_SRGR_FPER(snd_interval_value(i) - 1);
495 break;
496 default:
497 return -EINVAL;
498 }
Troy Kisky35cf6352009-07-04 19:29:51 -0700499 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_SRGR_REG, srgr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100500
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700501 rcr = DAVINCI_MCBSP_RCR_RFIG;
502 xcr = DAVINCI_MCBSP_XCR_XFIG;
503 if (dev->mode == MOD_DSP_B) {
504 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(0);
505 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(0);
506 } else {
507 rcr |= DAVINCI_MCBSP_RCR_RDATDLY(1);
508 xcr |= DAVINCI_MCBSP_XCR_XDATDLY(1);
509 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100510 /* Determine xfer data type */
Troy Kisky0d6c9772009-11-18 17:49:51 -0700511 fmt = params_format(params);
512 if ((fmt > SNDRV_PCM_FORMAT_S32_LE) || !data_type[fmt]) {
Jean Delvare9b6e12e2008-08-26 15:47:55 +0200513 printk(KERN_WARNING "davinci-i2s: unsupported PCM format\n");
Vladimir Barinov310355c2008-02-18 11:40:22 +0100514 return -EINVAL;
515 }
516
Troy Kisky0d6c9772009-11-18 17:49:51 -0700517 if (params_channels(params) == 2) {
518 element_cnt = 2;
519 if (double_fmt[fmt] && dev->enable_channel_combine) {
520 element_cnt = 1;
521 fmt = double_fmt[fmt];
522 }
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200523 switch (master) {
524 case SND_SOC_DAIFMT_CBS_CFS:
525 case SND_SOC_DAIFMT_CBS_CFM:
526 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(0);
527 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(0);
528 rcr |= DAVINCI_MCBSP_RCR_RPHASE;
529 xcr |= DAVINCI_MCBSP_XCR_XPHASE;
530 break;
531 case SND_SOC_DAIFMT_CBM_CFM:
532 case SND_SOC_DAIFMT_CBM_CFS:
533 rcr |= DAVINCI_MCBSP_RCR_RFRLEN2(element_cnt - 1);
534 xcr |= DAVINCI_MCBSP_XCR_XFRLEN2(element_cnt - 1);
535 break;
536 default:
537 return -EINVAL;
538 }
Troy Kisky0d6c9772009-11-18 17:49:51 -0700539 }
Troy Kisky0d6c9772009-11-18 17:49:51 -0700540 mcbsp_word_length = asp_word_length[fmt];
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200541
542 switch (master) {
543 case SND_SOC_DAIFMT_CBS_CFS:
544 case SND_SOC_DAIFMT_CBS_CFM:
545 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(0);
546 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(0);
547 break;
548 case SND_SOC_DAIFMT_CBM_CFM:
549 case SND_SOC_DAIFMT_CBM_CFS:
550 rcr |= DAVINCI_MCBSP_RCR_RFRLEN1(element_cnt - 1);
551 xcr |= DAVINCI_MCBSP_XCR_XFRLEN1(element_cnt - 1);
552 break;
553 default:
554 return -EINVAL;
555 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100556
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700557 rcr |= DAVINCI_MCBSP_RCR_RWDLEN1(mcbsp_word_length) |
558 DAVINCI_MCBSP_RCR_RWDLEN2(mcbsp_word_length);
559 xcr |= DAVINCI_MCBSP_XCR_XWDLEN1(mcbsp_word_length) |
560 DAVINCI_MCBSP_XCR_XWDLEN2(mcbsp_word_length);
561
562 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Troy Kisky35cf6352009-07-04 19:29:51 -0700563 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_XCR_REG, xcr);
Troy Kiskyf5cfa952009-07-04 19:29:57 -0700564 else
565 davinci_mcbsp_write_reg(dev, DAVINCI_MCBSP_RCR_REG, rcr);
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200566
567 pr_debug("%s - %d srgr=%X\n", __func__, __LINE__, srgr);
568 pr_debug("%s - %d xcr=%X\n", __func__, __LINE__, xcr);
569 pr_debug("%s - %d rcr=%X\n", __func__, __LINE__, rcr);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100570 return 0;
571}
572
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700573static int davinci_i2s_prepare(struct snd_pcm_substream *substream,
574 struct snd_soc_dai *dai)
575{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000576 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700577 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
578 davinci_mcbsp_stop(dev, playback);
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700579 return 0;
580}
581
Mark Browndee89c42008-11-18 22:11:38 +0000582static int davinci_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
583 struct snd_soc_dai *dai)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100584{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000585 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100586 int ret = 0;
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700587 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100588
589 switch (cmd) {
590 case SNDRV_PCM_TRIGGER_START:
591 case SNDRV_PCM_TRIGGER_RESUME:
592 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700593 davinci_mcbsp_start(dev, substream);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100594 break;
595 case SNDRV_PCM_TRIGGER_STOP:
596 case SNDRV_PCM_TRIGGER_SUSPEND:
597 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Troy Kiskyf9af37c2009-07-04 19:29:53 -0700598 davinci_mcbsp_stop(dev, playback);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100599 break;
600 default:
601 ret = -EINVAL;
602 }
Vladimir Barinov310355c2008-02-18 11:40:22 +0100603 return ret;
604}
605
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700606static void davinci_i2s_shutdown(struct snd_pcm_substream *substream,
607 struct snd_soc_dai *dai)
608{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000609 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
Troy Kiskyaf0adf32009-07-04 19:29:59 -0700610 int playback = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
611 davinci_mcbsp_stop(dev, playback);
612}
613
Chaithrika U S5204d492009-06-05 06:28:23 -0400614#define DAVINCI_I2S_RATES SNDRV_PCM_RATE_8000_96000
615
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100616static const struct snd_soc_dai_ops davinci_i2s_dai_ops = {
Mark Brown3f405b42009-07-07 19:18:46 +0100617 .shutdown = davinci_i2s_shutdown,
618 .prepare = davinci_i2s_prepare,
Chaithrika U S5204d492009-06-05 06:28:23 -0400619 .trigger = davinci_i2s_trigger,
620 .hw_params = davinci_i2s_hw_params,
621 .set_fmt = davinci_i2s_set_dai_fmt,
Raffaele Recalcatia4c8ea22010-07-06 10:39:02 +0200622 .set_clkdiv = davinci_i2s_dai_set_clkdiv,
Chaithrika U S5204d492009-06-05 06:28:23 -0400623
624};
625
Peter Ujfalusi257ade72015-03-03 16:45:18 +0200626static int davinci_i2s_dai_probe(struct snd_soc_dai *dai)
627{
628 struct davinci_mcbsp_dev *dev = snd_soc_dai_get_drvdata(dai);
629
630 dai->playback_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
631 dai->capture_dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
632
633 return 0;
634}
635
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000636static struct snd_soc_dai_driver davinci_i2s_dai = {
Peter Ujfalusi257ade72015-03-03 16:45:18 +0200637 .probe = davinci_i2s_dai_probe,
Chaithrika U S5204d492009-06-05 06:28:23 -0400638 .playback = {
639 .channels_min = 2,
640 .channels_max = 2,
641 .rates = DAVINCI_I2S_RATES,
642 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
643 .capture = {
644 .channels_min = 2,
645 .channels_max = 2,
646 .rates = DAVINCI_I2S_RATES,
647 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
648 .ops = &davinci_i2s_dai_ops,
649
650};
Chaithrika U S5204d492009-06-05 06:28:23 -0400651
Kuninori Morimotobfcb9212013-03-21 03:30:54 -0700652static const struct snd_soc_component_driver davinci_i2s_component = {
Kuninori Morimotoa49cb312018-01-29 02:46:04 +0000653 .name = DRV_NAME,
Kuninori Morimotobfcb9212013-03-21 03:30:54 -0700654};
655
Chaithrika U S5204d492009-06-05 06:28:23 -0400656static int davinci_i2s_probe(struct platform_device *pdev)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100657{
Petr Kulhavy5f9a50c2016-04-18 14:32:41 +0200658 struct snd_dmaengine_dai_dma_data *dma_data;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100659 struct davinci_mcbsp_dev *dev;
Axel Lin508a43f2015-08-24 16:47:36 +0800660 struct resource *mem, *res;
661 void __iomem *io_base;
Peter Ujfalusi257ade72015-03-03 16:45:18 +0200662 int *dma;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100663 int ret;
664
Petr Kulhavy5f9a50c2016-04-18 14:32:41 +0200665 mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
666 if (!mem) {
667 dev_warn(&pdev->dev,
668 "\"mpu\" mem resource not found, using index 0\n");
669 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
670 if (!mem) {
671 dev_err(&pdev->dev, "no mem resource?\n");
672 return -ENODEV;
673 }
674 }
675
Axel Lin508a43f2015-08-24 16:47:36 +0800676 io_base = devm_ioremap_resource(&pdev->dev, mem);
677 if (IS_ERR(io_base))
678 return PTR_ERR(io_base);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100679
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100680 dev = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcbsp_dev),
681 GFP_KERNEL);
682 if (!dev)
683 return -ENOMEM;
Sekhar Nori48519f02010-07-19 12:31:16 +0530684
Petr Kulhavy5f9a50c2016-04-18 14:32:41 +0200685 dev->base = io_base;
686
687 /* setup DMA, first TX, then RX */
688 dma_data = &dev->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
689 dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DXR_REG);
690
691 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
692 if (res) {
693 dma = &dev->dma_request[SNDRV_PCM_STREAM_PLAYBACK];
694 *dma = res->start;
695 dma_data->filter_data = dma;
696 } else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
697 dma_data->filter_data = "tx";
698 } else {
699 dev_err(&pdev->dev, "Missing DMA tx resource\n");
700 return -ENODEV;
701 }
702
703 dma_data = &dev->dma_data[SNDRV_PCM_STREAM_CAPTURE];
704 dma_data->addr = (dma_addr_t)(mem->start + DAVINCI_MCBSP_DRR_REG);
705
706 res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
707 if (res) {
708 dma = &dev->dma_request[SNDRV_PCM_STREAM_CAPTURE];
709 *dma = res->start;
710 dma_data->filter_data = dma;
711 } else if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
712 dma_data->filter_data = "rx";
713 } else {
714 dev_err(&pdev->dev, "Missing DMA rx resource\n");
715 return -ENODEV;
716 }
717
Kevin Hilman3e46a442009-07-15 10:42:09 -0700718 dev->clk = clk_get(&pdev->dev, NULL);
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100719 if (IS_ERR(dev->clk))
720 return -ENODEV;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100721 clk_enable(dev->clk);
722
Peter Ujfalusi257ade72015-03-03 16:45:18 +0200723 dev->dev = &pdev->dev;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000724 dev_set_drvdata(&pdev->dev, dev);
725
Kuninori Morimotobfcb9212013-03-21 03:30:54 -0700726 ret = snd_soc_register_component(&pdev->dev, &davinci_i2s_component,
727 &davinci_i2s_dai, 1);
Chaithrika U S5204d492009-06-05 06:28:23 -0400728 if (ret != 0)
Julia Lawallcd0ff7e2011-12-29 17:51:22 +0100729 goto err_release_clk;
Chaithrika U S5204d492009-06-05 06:28:23 -0400730
Peter Ujfalusi257ade72015-03-03 16:45:18 +0200731 ret = edma_pcm_platform_register(&pdev->dev);
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +0530732 if (ret) {
733 dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
Kuninori Morimotobfcb9212013-03-21 03:30:54 -0700734 goto err_unregister_component;
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +0530735 }
736
Vladimir Barinov310355c2008-02-18 11:40:22 +0100737 return 0;
738
Kuninori Morimotobfcb9212013-03-21 03:30:54 -0700739err_unregister_component:
740 snd_soc_unregister_component(&pdev->dev);
Vaibhav Bediaeef6d7b2011-02-09 18:39:53 +0530741err_release_clk:
742 clk_disable(dev->clk);
743 clk_put(dev->clk);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100744 return ret;
745}
746
Chaithrika U S5204d492009-06-05 06:28:23 -0400747static int davinci_i2s_remove(struct platform_device *pdev)
Vladimir Barinov310355c2008-02-18 11:40:22 +0100748{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000749 struct davinci_mcbsp_dev *dev = dev_get_drvdata(&pdev->dev);
Vladimir Barinov310355c2008-02-18 11:40:22 +0100750
Kuninori Morimotobfcb9212013-03-21 03:30:54 -0700751 snd_soc_unregister_component(&pdev->dev);
Hebbar, Gururajaf08095a2012-08-27 18:56:39 +0530752
Vladimir Barinov310355c2008-02-18 11:40:22 +0100753 clk_disable(dev->clk);
754 clk_put(dev->clk);
755 dev->clk = NULL;
Chaithrika U S5204d492009-06-05 06:28:23 -0400756
757 return 0;
Vladimir Barinov310355c2008-02-18 11:40:22 +0100758}
759
Petr Kulhavy5f9a50c2016-04-18 14:32:41 +0200760static const struct of_device_id davinci_i2s_match[] = {
761 { .compatible = "ti,da850-mcbsp" },
762 {},
763};
764MODULE_DEVICE_TABLE(of, davinci_i2s_match);
765
Chaithrika U S5204d492009-06-05 06:28:23 -0400766static struct platform_driver davinci_mcbsp_driver = {
767 .probe = davinci_i2s_probe,
768 .remove = davinci_i2s_remove,
769 .driver = {
Chris Paulson-Ellisbedad0c2010-11-16 12:27:09 +0000770 .name = "davinci-mcbsp",
Petr Kulhavy5f9a50c2016-04-18 14:32:41 +0200771 .of_match_table = of_match_ptr(davinci_i2s_match),
Chaithrika U S5204d492009-06-05 06:28:23 -0400772 },
Eric Miao6335d052009-03-03 09:41:00 +0800773};
774
Axel Linf9b8a512011-11-25 10:09:27 +0800775module_platform_driver(davinci_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000776
Vladimir Barinov310355c2008-02-18 11:40:22 +0100777MODULE_AUTHOR("Vladimir Barinov");
778MODULE_DESCRIPTION("TI DAVINCI I2S (McBSP) SoC Interface");
779MODULE_LICENSE("GPL");