blob: 284a1b047ac2cfbd96423f366baf76ffe4d0ff14 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Ben Hutchings8ceee662008-04-27 12:55:59 +01002/****************************************************************************
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01003 * Driver for Solarflare network controllers and boards
Ben Hutchings8ceee662008-04-27 12:55:59 +01004 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchingsf7a6d2c2013-08-29 23:32:48 +01005 * Copyright 2005-2013 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01006 */
7
8/* Common definitions for all Efx net driver code */
9
10#ifndef EFX_NET_DRIVER_H
11#define EFX_NET_DRIVER_H
12
Ben Hutchings8ceee662008-04-27 12:55:59 +010013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/ethtool.h>
16#include <linux/if_vlan.h>
Steve Hodgson90d683a2010-06-01 11:19:39 +000017#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000018#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include <linux/list.h>
20#include <linux/pci.h>
21#include <linux/device.h>
22#include <linux/highmem.h>
23#include <linux/workqueue.h>
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000024#include <linux/mutex.h>
Edward Cree0d322412015-05-20 11:10:03 +010025#include <linux/rwsem.h>
David S. Miller10ed61c2010-09-21 16:11:06 -070026#include <linux/vmalloc.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010027#include <linux/i2c.h>
Ben Hutchings45a3fd52012-11-28 04:38:14 +000028#include <linux/mtd/mtd.h>
Alexandre Rames36763262014-07-22 14:03:25 +010029#include <net/busy_poll.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010030
31#include "enum.h"
32#include "bitfield.h"
Ben Hutchingsadd72472012-11-08 01:46:53 +000033#include "filter.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010034
Ben Hutchings8ceee662008-04-27 12:55:59 +010035/**************************************************************************
36 *
37 * Build definitions
38 *
39 **************************************************************************/
Ben Hutchingsc5d5f5f2010-06-23 11:30:26 +000040
Edward Cree5a6681e2016-11-28 18:55:34 +000041#define EFX_DRIVER_VERSION "4.1"
Ben Hutchings8ceee662008-04-27 12:55:59 +010042
Ben Hutchings5f3f9d62011-11-04 22:29:14 +000043#ifdef DEBUG
Edward Creee01b16a2016-12-02 15:51:33 +000044#define EFX_WARN_ON_ONCE_PARANOID(x) WARN_ON_ONCE(x)
Ben Hutchings8ceee662008-04-27 12:55:59 +010045#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
Edward Creee01b16a2016-12-02 15:51:33 +000047#define EFX_WARN_ON_ONCE_PARANOID(x) do {} while (0)
Ben Hutchings8ceee662008-04-27 12:55:59 +010048#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
Ben Hutchings8ceee662008-04-27 12:55:59 +010051/**************************************************************************
52 *
53 * Efx data structures
54 *
55 **************************************************************************/
56
Ben Hutchingsa16e5b22012-02-14 00:40:12 +000057#define EFX_MAX_CHANNELS 32U
Ben Hutchings8ceee662008-04-27 12:55:59 +010058#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
Ben Hutchingscd2d5b52012-02-14 00:48:07 +000059#define EFX_EXTRA_CHANNEL_IOV 0
Stuart Hodgson7c236c42012-09-03 11:09:36 +010060#define EFX_EXTRA_CHANNEL_PTP 1
61#define EFX_MAX_EXTRA_CHANNELS 2U
Ben Hutchings8ceee662008-04-27 12:55:59 +010062
Ben Hutchingsa4900ac2010-04-28 09:30:43 +000063/* Checksum generation is a per-queue option in hardware, so each
64 * queue visible to the networking core is backed by two hardware TX
65 * queues. */
Ben Hutchings94b274b2011-01-10 21:18:20 +000066#define EFX_MAX_TX_TC 2
67#define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
68#define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
69#define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
70#define EFX_TXQ_TYPES 4
71#define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
Ben Hutchings60ac1062008-09-01 12:44:59 +010072
Ben Hutchings85740cdf2013-01-29 23:33:15 +000073/* Maximum possible MTU the driver supports */
74#define EFX_MAX_MTU (9 * 1024)
75
Bert Kenward72a31d82016-09-06 17:50:00 +010076/* Minimum MTU, from RFC791 (IP) */
77#define EFX_MIN_MTU 68
78
Ben Hutchings950c54d2013-05-13 12:01:22 +000079/* Size of an RX scatter buffer. Small enough to pack 2 into a 4K page,
80 * and should be a multiple of the cache line size.
81 */
82#define EFX_RX_USR_BUF_SIZE (2048 - 256)
83
84/* If possible, we should ensure cache line alignment at start and end
85 * of every buffer. Otherwise, we just need to ensure 4-byte
86 * alignment of the network header.
87 */
88#if NET_IP_ALIGN == 0
89#define EFX_RX_BUF_ALIGNMENT L1_CACHE_BYTES
90#else
91#define EFX_RX_BUF_ALIGNMENT 4
92#endif
Ben Hutchings85740cdf2013-01-29 23:33:15 +000093
Stuart Hodgson7c236c42012-09-03 11:09:36 +010094/* Forward declare Precision Time Protocol (PTP) support structure. */
95struct efx_ptp_data;
Daniel Pieczko9ec06592013-11-21 17:11:25 +000096struct hwtstamp_config;
Stuart Hodgson7c236c42012-09-03 11:09:36 +010097
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +010098struct efx_self_tests;
99
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100/**
Ben Hutchingscaa75582012-09-19 00:31:42 +0100101 * struct efx_buffer - A general-purpose DMA buffer
102 * @addr: host base address of the buffer
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103 * @dma_addr: DMA base address of the buffer
104 * @len: Buffer length, in bytes
Ben Hutchings8ceee662008-04-27 12:55:59 +0100105 *
Ben Hutchingscaa75582012-09-19 00:31:42 +0100106 * The NIC uses these buffers for its interrupt status registers and
107 * MAC stats dumps.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100108 */
Ben Hutchingscaa75582012-09-19 00:31:42 +0100109struct efx_buffer {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100110 void *addr;
111 dma_addr_t dma_addr;
112 unsigned int len;
Ben Hutchingscaa75582012-09-19 00:31:42 +0100113};
114
115/**
116 * struct efx_special_buffer - DMA buffer entered into buffer table
117 * @buf: Standard &struct efx_buffer
118 * @index: Buffer index within controller;s buffer table
119 * @entries: Number of buffer table entries
120 *
121 * The NIC has a buffer table that maps buffers of size %EFX_BUF_SIZE.
122 * Event and descriptor rings are addressed via one or more buffer
123 * table entries (and so can be physically non-contiguous, although we
124 * currently do not take advantage of that). On Falcon and Siena we
125 * have to take care of allocating and initialising the entries
126 * ourselves. On later hardware this is managed by the firmware and
127 * @index and @entries are left as 0.
128 */
129struct efx_special_buffer {
130 struct efx_buffer buf;
Ben Hutchings5bbe2f42012-02-13 23:14:23 +0000131 unsigned int index;
132 unsigned int entries;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100133};
134
135/**
Ben Hutchings7668ff92012-05-17 20:52:20 +0100136 * struct efx_tx_buffer - buffer state for a TX descriptor
137 * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
138 * freed when descriptor completes
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000139 * @option: When @flags & %EFX_TX_BUF_OPTION, a NIC-specific option descriptor.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100140 * @dma_addr: DMA address of the fragment.
Ben Hutchings7668ff92012-05-17 20:52:20 +0100141 * @flags: Flags for allocation and DMA mapping type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100142 * @len: Length of this fragment.
143 * This field is zero when the queue slot is empty.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100144 * @unmap_len: Length of this fragment to unmap
Alexandre Rames2acdb922013-10-31 12:42:32 +0000145 * @dma_offset: Offset of @dma_addr from the address of the backing DMA mapping.
146 * Only valid if @unmap_len != 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100147 */
148struct efx_tx_buffer {
Dan Carpentere3739092016-11-25 13:43:04 +0300149 const struct sk_buff *skb;
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000150 union {
151 efx_qword_t option;
152 dma_addr_t dma_addr;
153 };
Ben Hutchings7668ff92012-05-17 20:52:20 +0100154 unsigned short flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100155 unsigned short len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156 unsigned short unmap_len;
Alexandre Rames2acdb922013-10-31 12:42:32 +0000157 unsigned short dma_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100158};
Ben Hutchings7668ff92012-05-17 20:52:20 +0100159#define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
160#define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
Ben Hutchings7668ff92012-05-17 20:52:20 +0100161#define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
Ben Hutchingsba8977b2013-01-08 23:43:19 +0000162#define EFX_TX_BUF_OPTION 0x10 /* empty buffer for option descriptor */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100163
164/**
165 * struct efx_tx_queue - An Efx TX queue
166 *
167 * This is a ring buffer of TX fragments.
168 * Since the TX completion path always executes on the same
169 * CPU and the xmit path can operate on different CPUs,
170 * performance is increased by ensuring that the completion
171 * path and the xmit path operate on different cache lines.
172 * This is particularly important if the xmit path is always
173 * executing on one CPU which is different from the completion
174 * path. There is also a cache line for members which are
175 * read but not written on the fast path.
176 *
177 * @efx: The associated Efx NIC
178 * @queue: DMA queue number
Bert Kenward93171b12015-11-30 09:05:35 +0000179 * @tso_version: Version of TSO in use for this queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100180 * @channel: The associated channel
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000181 * @core_txq: The networking core TX queue structure
Ben Hutchings8ceee662008-04-27 12:55:59 +0100182 * @buffer: The software buffer ring
Bert Kenwarde9117e52016-11-17 10:51:54 +0000183 * @cb_page: Array of pages of copy buffers. Carved up according to
184 * %EFX_TX_CB_ORDER into %EFX_TX_CB_SIZE-sized chunks.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100185 * @txd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000186 * @ptr_mask: The size of the ring minus 1.
Ben Hutchings183233b2013-06-28 21:47:12 +0100187 * @piobuf: PIO buffer region for this TX queue (shared with its partner).
188 * Size of the region is efx_piobuf_size.
189 * @piobuf_offset: Buffer offset to be specified in PIO descriptors
Ben Hutchings94b274b2011-01-10 21:18:20 +0000190 * @initialised: Has hardware queue been initialised?
Martin Habetsb9b603d42018-01-25 17:24:43 +0000191 * @timestamping: Is timestamping enabled for this channel?
Bert Kenwarde9117e52016-11-17 10:51:54 +0000192 * @handle_tso: TSO xmit preparation handler. Sets up the TSO metadata and
193 * may also map tx data, depending on the nature of the TSO implementation.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100194 * @read_count: Current read pointer.
195 * This is the number of buffers that have been removed from both rings.
Ben Hutchingscd385572010-11-15 23:53:11 +0000196 * @old_write_count: The value of @write_count when last checked.
197 * This is here for performance reasons. The xmit path will
198 * only get the up-to-date value of @write_count if this
199 * variable indicates that the queue is empty. This is to
200 * avoid cache-line ping-pong between the xmit path and the
201 * completion path.
Ben Hutchings02e12162013-04-27 01:55:21 +0100202 * @merge_events: Number of TX merged completion events
Martin Habetsb9b603d42018-01-25 17:24:43 +0000203 * @completed_desc_ptr: Most recent completed pointer - only used with
204 * timestamping.
205 * @completed_timestamp_major: Top part of the most recent tx timestamp.
206 * @completed_timestamp_minor: Low part of the most recent tx timestamp.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100207 * @insert_count: Current insert pointer
208 * This is the number of buffers that have been added to the
209 * software ring.
210 * @write_count: Current write pointer
211 * This is the number of buffers that have been added to the
212 * hardware ring.
Edward Creede1deff2017-01-13 21:20:14 +0000213 * @packet_write_count: Completable write pointer
214 * This is the write pointer of the last packet written.
215 * Normally this will equal @write_count, but as option descriptors
216 * don't produce completion events, they won't update this.
217 * Filled in iff @efx->type->option_descriptors; only used for PIO.
218 * Thus, this is written and used on EF10, and neither on farch.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100219 * @old_read_count: The value of read_count when last checked.
220 * This is here for performance reasons. The xmit path will
221 * only get the up-to-date value of read_count if this
222 * variable indicates that the queue is full. This is to
223 * avoid cache-line ping-pong between the xmit path and the
224 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100225 * @tso_bursts: Number of times TSO xmit invoked by kernel
226 * @tso_long_headers: Number of packets with headers too long for standard
227 * blocks
228 * @tso_packets: Number of packets via the TSO xmit path
Edward Cree46d1efd2016-11-17 10:52:36 +0000229 * @tso_fallbacks: Number of times TSO fallback used
Ben Hutchingscd385572010-11-15 23:53:11 +0000230 * @pushes: Number of times the TX push feature has been used
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100231 * @pio_packets: Number of times the TX PIO feature has been used
Martin Habetsb2663a42015-11-02 12:51:31 +0000232 * @xmit_more_available: Are any packets waiting to be pushed to the NIC
Bert Kenwarde9117e52016-11-17 10:51:54 +0000233 * @cb_packets: Number of times the TX copybreak feature has been used
Ben Hutchingscd385572010-11-15 23:53:11 +0000234 * @empty_read_count: If the completion path has seen the queue as empty
235 * and the transmission path has not yet checked this, the value of
236 * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100237 */
238struct efx_tx_queue {
239 /* Members which don't change on the fast path */
240 struct efx_nic *efx ____cacheline_aligned_in_smp;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000241 unsigned queue;
Bert Kenward93171b12015-11-30 09:05:35 +0000242 unsigned int tso_version;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100243 struct efx_channel *channel;
Ben Hutchingsc04bfc62010-12-10 01:24:16 +0000244 struct netdev_queue *core_txq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100245 struct efx_tx_buffer *buffer;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000246 struct efx_buffer *cb_page;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100247 struct efx_special_buffer txd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000248 unsigned int ptr_mask;
Ben Hutchings183233b2013-06-28 21:47:12 +0100249 void __iomem *piobuf;
250 unsigned int piobuf_offset;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000251 bool initialised;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000252 bool timestamping;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000253
254 /* Function pointers used in the fast path. */
255 int (*handle_tso)(struct efx_tx_queue*, struct sk_buff*, bool *);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100256
257 /* Members used mainly on the completion path */
258 unsigned int read_count ____cacheline_aligned_in_smp;
Ben Hutchingscd385572010-11-15 23:53:11 +0000259 unsigned int old_write_count;
Ben Hutchings02e12162013-04-27 01:55:21 +0100260 unsigned int merge_events;
Peter Dunningc9368352015-07-08 10:05:10 +0100261 unsigned int bytes_compl;
262 unsigned int pkts_compl;
Martin Habetsb9b603d42018-01-25 17:24:43 +0000263 unsigned int completed_desc_ptr;
264 u32 completed_timestamp_major;
265 u32 completed_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100266
267 /* Members used only on the xmit path */
268 unsigned int insert_count ____cacheline_aligned_in_smp;
269 unsigned int write_count;
Edward Creede1deff2017-01-13 21:20:14 +0000270 unsigned int packet_write_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100271 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100272 unsigned int tso_bursts;
273 unsigned int tso_long_headers;
274 unsigned int tso_packets;
Edward Cree46d1efd2016-11-17 10:52:36 +0000275 unsigned int tso_fallbacks;
Ben Hutchingscd385572010-11-15 23:53:11 +0000276 unsigned int pushes;
Jon Cooperee45fd92c2013-09-02 18:24:29 +0100277 unsigned int pio_packets;
Martin Habetsb2663a42015-11-02 12:51:31 +0000278 bool xmit_more_available;
Bert Kenwarde9117e52016-11-17 10:51:54 +0000279 unsigned int cb_packets;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100280 /* Statistics to supplement MAC stats */
281 unsigned long tx_packets;
Ben Hutchingscd385572010-11-15 23:53:11 +0000282
283 /* Members shared between paths and sometimes updated */
284 unsigned int empty_read_count ____cacheline_aligned_in_smp;
285#define EFX_EMPTY_COUNT_VALID 0x80000000
Daniel Pieczko525d9e82012-10-02 13:36:18 +0100286 atomic_t flush_outstanding;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100287};
288
Bert Kenwarde9117e52016-11-17 10:51:54 +0000289#define EFX_TX_CB_ORDER 7
290#define EFX_TX_CB_SIZE (1 << EFX_TX_CB_ORDER) - NET_IP_ALIGN
291
Ben Hutchings8ceee662008-04-27 12:55:59 +0100292/**
293 * struct efx_rx_buffer - An Efx RX data buffer
294 * @dma_addr: DMA base address of the buffer
Alexandre Rames97d48a12013-01-11 12:26:21 +0000295 * @page: The associated page buffer.
Ben Hutchingsdb339562011-08-26 18:05:11 +0100296 * Will be %NULL if the buffer slot is currently free.
Ben Hutchingsb74e3e82013-01-29 23:33:15 +0000297 * @page_offset: If pending: offset in @page of DMA base address.
298 * If completed: offset in @page of Ethernet header.
Ben Hutchings80c2e712013-01-23 21:52:13 +0000299 * @len: If pending: length for DMA descriptor.
300 * If completed: received length, excluding hash prefix.
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000301 * @flags: Flags for buffer and packet state. These are only set on the
302 * first buffer of a scattered packet.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100303 */
304struct efx_rx_buffer {
305 dma_addr_t dma_addr;
Alexandre Rames97d48a12013-01-11 12:26:21 +0000306 struct page *page;
Ben Hutchingsb590ace2013-01-10 23:51:54 +0000307 u16 page_offset;
308 u16 len;
Ben Hutchingsdb339562011-08-26 18:05:11 +0100309 u16 flags;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100310};
Ben Hutchings179ea7f2013-03-07 16:31:17 +0000311#define EFX_RX_BUF_LAST_IN_PAGE 0x0001
Ben Hutchingsdb339562011-08-26 18:05:11 +0100312#define EFX_RX_PKT_CSUMMED 0x0002
313#define EFX_RX_PKT_DISCARD 0x0004
Ben Hutchingsd07df8e2013-05-16 18:38:11 +0100314#define EFX_RX_PKT_TCP 0x0040
Ben Hutchings3dced742013-04-27 01:55:18 +0100315#define EFX_RX_PKT_PREFIX_LEN 0x0080 /* length is in prefix only */
Jon Cooperda50ae22017-02-08 16:51:02 +0000316#define EFX_RX_PKT_CSUM_LEVEL 0x0200
Ben Hutchings8ceee662008-04-27 12:55:59 +0100317
318/**
Steve Hodgson62b330b2010-06-01 11:20:53 +0000319 * struct efx_rx_page_state - Page-based rx buffer state
320 *
321 * Inserted at the start of every page allocated for receive buffers.
322 * Used to facilitate sharing dma mappings between recycled rx buffers
323 * and those passed up to the kernel.
324 *
Steve Hodgson62b330b2010-06-01 11:20:53 +0000325 * @dma_addr: The dma address of this page.
326 */
327struct efx_rx_page_state {
Steve Hodgson62b330b2010-06-01 11:20:53 +0000328 dma_addr_t dma_addr;
329
330 unsigned int __pad[0] ____cacheline_aligned;
331};
332
333/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100334 * struct efx_rx_queue - An Efx RX queue
335 * @efx: The associated Efx NIC
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100336 * @core_index: Index of network core RX queue. Will be >= 0 iff this
337 * is associated with a real RX queue.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100338 * @buffer: The software buffer ring
339 * @rxd: The hardware descriptor ring
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000340 * @ptr_mask: The size of the ring minus 1.
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100341 * @refill_enabled: Enable refill whenever fill level is low
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000342 * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
343 * @rxq_flush_pending.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100344 * @added_count: Number of buffers added to the receive queue.
345 * @notified_count: Number of buffers given to NIC (<= @added_count).
346 * @removed_count: Number of buffers removed from the receive queue.
Jon Coopere8c68c02013-03-08 10:18:28 +0000347 * @scatter_n: Used by NIC specific receive code.
348 * @scatter_len: Used by NIC specific receive code.
Daniel Pieczko27689352013-02-13 10:54:41 +0000349 * @page_ring: The ring to store DMA mapped pages for reuse.
350 * @page_add: Counter to calculate the write pointer for the recycle ring.
351 * @page_remove: Counter to calculate the read pointer for the recycle ring.
352 * @page_recycle_count: The number of pages that have been recycled.
353 * @page_recycle_failed: The number of pages that couldn't be recycled because
354 * the kernel still held a reference to them.
355 * @page_recycle_full: The number of pages that were released because the
356 * recycle ring was full.
357 * @page_ptr_mask: The number of pages in the RX recycle ring minus 1.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100358 * @max_fill: RX descriptor maximum fill level (<= ring size)
359 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
360 * (<= @max_fill)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100361 * @min_fill: RX descriptor minimum non-zero fill level.
362 * This records the minimum fill level observed when a ring
363 * refill was triggered.
Daniel Pieczko27689352013-02-13 10:54:41 +0000364 * @recycle_count: RX buffer recycle counter.
Steve Hodgson90d683a2010-06-01 11:19:39 +0000365 * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
Ben Hutchings8ceee662008-04-27 12:55:59 +0100366 */
367struct efx_rx_queue {
368 struct efx_nic *efx;
Stuart Hodgson79d68b32012-07-16 17:08:33 +0100369 int core_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100370 struct efx_rx_buffer *buffer;
371 struct efx_special_buffer rxd;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000372 unsigned int ptr_mask;
Ben Hutchingsd8aec742013-05-27 16:52:54 +0100373 bool refill_enabled;
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000374 bool flush_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100375
Ben Hutchings9bc2fc92013-01-29 23:33:14 +0000376 unsigned int added_count;
377 unsigned int notified_count;
378 unsigned int removed_count;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000379 unsigned int scatter_n;
Jon Coopere8c68c02013-03-08 10:18:28 +0000380 unsigned int scatter_len;
Daniel Pieczko27689352013-02-13 10:54:41 +0000381 struct page **page_ring;
382 unsigned int page_add;
383 unsigned int page_remove;
384 unsigned int page_recycle_count;
385 unsigned int page_recycle_failed;
386 unsigned int page_recycle_full;
387 unsigned int page_ptr_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100388 unsigned int max_fill;
389 unsigned int fast_fill_trigger;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100390 unsigned int min_fill;
391 unsigned int min_overfill;
Daniel Pieczko27689352013-02-13 10:54:41 +0000392 unsigned int recycle_count;
Steve Hodgson90d683a2010-06-01 11:19:39 +0000393 struct timer_list slow_fill;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100394 unsigned int slow_fill_count;
Andrew Rybchenko8ccf38002014-07-17 12:10:43 +0100395 /* Statistics to supplement MAC stats */
396 unsigned long rx_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100397};
398
Jon Cooperbd9a2652013-11-18 12:54:41 +0000399enum efx_sync_events_state {
400 SYNC_EVENTS_DISABLED = 0,
401 SYNC_EVENTS_QUIESCENT,
402 SYNC_EVENTS_REQUESTED,
403 SYNC_EVENTS_VALID,
404};
405
Ben Hutchings8ceee662008-04-27 12:55:59 +0100406/**
407 * struct efx_channel - An Efx channel
408 *
409 * A channel comprises an event queue, at least one TX queue, at least
410 * one RX queue, and an associated tasklet for processing the event
411 * queue.
412 *
413 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100414 * @channel: Channel instance number
Ben Hutchings7f967c02012-02-13 23:45:02 +0000415 * @type: Channel type definition
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100416 * @eventq_init: Event queue initialised flag
Ben Hutchings8ceee662008-04-27 12:55:59 +0100417 * @enabled: Channel enabled indicator
418 * @irq: IRQ number (MSI and MSI-X only)
Bert Kenward539de7c2016-08-11 13:02:09 +0100419 * @irq_moderation_us: IRQ moderation value (in microseconds)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420 * @napi_dev: Net device used with NAPI
421 * @napi_str: NAPI control structure
Alexandre Rames36763262014-07-22 14:03:25 +0100422 * @state: state for NAPI vs busy polling
423 * @state_lock: lock protecting @state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100424 * @eventq: Event queue buffer
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000425 * @eventq_mask: Event queue pointer mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100426 * @eventq_read_ptr: Event queue read pointer
Ben Hutchingsdd407812012-02-28 23:40:21 +0000427 * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000428 * @irq_count: Number of IRQs since last adaptive moderation decision
429 * @irq_mod_score: IRQ moderation score
Edward Cree3af0f342018-03-27 17:41:59 +0100430 * @filter_work: Work item for efx_filter_rfs_expire()
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100431 * @rps_flow_id: Flow IDs of filters allocated for accelerated RFS,
432 * indexed by filter ID
Ben Hutchings8ceee662008-04-27 12:55:59 +0100433 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100434 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
435 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
Ben Hutchingsc1ac4032009-11-28 05:36:29 +0000436 * @n_rx_mcast_mismatch: Count of unmatched multicast frames
Ben Hutchings8ceee662008-04-27 12:55:59 +0100437 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
438 * @n_rx_overlength: Count of RX_OVERLENGTH errors
439 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000440 * @n_rx_nodesc_trunc: Number of RX packets truncated and then dropped due to
441 * lack of descriptors
Ben Hutchings8127d662013-08-29 19:19:29 +0100442 * @n_rx_merge_events: Number of RX merged completion events
443 * @n_rx_merge_packets: Number of RX packets completed by merged events
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000444 * @rx_pkt_n_frags: Number of fragments in next packet to be delivered by
445 * __efx_rx_packet(), or zero if there is none
446 * @rx_pkt_index: Ring index of first buffer for next packet to be delivered
447 * by __efx_rx_packet(), if @rx_pkt_n_frags != 0
Edward Creee090bfb2018-07-02 16:12:53 +0100448 * @rx_list: list of SKBs from current RX, awaiting processing
Ben Hutchings8313aca2010-09-10 06:41:57 +0000449 * @rx_queue: RX queue for this channel
Ben Hutchings8313aca2010-09-10 06:41:57 +0000450 * @tx_queue: TX queues for this channel
Jon Cooperbd9a2652013-11-18 12:54:41 +0000451 * @sync_events_state: Current state of sync events on this channel
452 * @sync_timestamp_major: Major part of the last ptp sync event
453 * @sync_timestamp_minor: Minor part of the last ptp sync event
Ben Hutchings8ceee662008-04-27 12:55:59 +0100454 */
455struct efx_channel {
456 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100457 int channel;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000458 const struct efx_channel_type *type;
Ben Hutchingsbe3fc092012-10-08 18:21:51 +0100459 bool eventq_init;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100460 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100461 int irq;
Bert Kenward539de7c2016-08-11 13:02:09 +0100462 unsigned int irq_moderation_us;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100463 struct net_device *napi_dev;
464 struct napi_struct napi_str;
Alexandre Rames36763262014-07-22 14:03:25 +0100465#ifdef CONFIG_NET_RX_BUSY_POLL
Bert Kenwardc0f9c7e2015-10-26 14:23:42 +0000466 unsigned long busy_poll_state;
467#endif
Ben Hutchings8ceee662008-04-27 12:55:59 +0100468 struct efx_special_buffer eventq;
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000469 unsigned int eventq_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100470 unsigned int eventq_read_ptr;
Ben Hutchingsdd407812012-02-28 23:40:21 +0000471 int event_test_cpu;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100472
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000473 unsigned int irq_count;
474 unsigned int irq_mod_score;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000475#ifdef CONFIG_RFS_ACCEL
476 unsigned int rfs_filters_added;
Edward Cree3af0f342018-03-27 17:41:59 +0100477 struct work_struct filter_work;
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100478#define RPS_FLOW_ID_INVALID 0xFFFFFFFF
479 u32 *rps_flow_id;
Ben Hutchings64d8ad62011-01-05 00:50:41 +0000480#endif
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000481
Jon Coopera0ee3542017-02-08 16:50:40 +0000482 unsigned int n_rx_tobe_disc;
483 unsigned int n_rx_ip_hdr_chksum_err;
484 unsigned int n_rx_tcp_udp_chksum_err;
485 unsigned int n_rx_outer_ip_hdr_chksum_err;
486 unsigned int n_rx_outer_tcp_udp_chksum_err;
487 unsigned int n_rx_inner_ip_hdr_chksum_err;
488 unsigned int n_rx_inner_tcp_udp_chksum_err;
489 unsigned int n_rx_eth_crc_err;
490 unsigned int n_rx_mcast_mismatch;
491 unsigned int n_rx_frm_trunc;
492 unsigned int n_rx_overlength;
493 unsigned int n_skbuff_leaks;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000494 unsigned int n_rx_nodesc_trunc;
Ben Hutchings8127d662013-08-29 19:19:29 +0100495 unsigned int n_rx_merge_events;
496 unsigned int n_rx_merge_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100497
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000498 unsigned int rx_pkt_n_frags;
499 unsigned int rx_pkt_index;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100500
Edward Creee090bfb2018-07-02 16:12:53 +0100501 struct list_head *rx_list;
502
Ben Hutchings8313aca2010-09-10 06:41:57 +0000503 struct efx_rx_queue rx_queue;
Ben Hutchings94b274b2011-01-10 21:18:20 +0000504 struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
Jon Cooperbd9a2652013-11-18 12:54:41 +0000505
506 enum efx_sync_events_state sync_events_state;
507 u32 sync_timestamp_major;
508 u32 sync_timestamp_minor;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100509};
510
Ben Hutchings7f967c02012-02-13 23:45:02 +0000511/**
Ben Hutchingsd8291182012-10-05 23:35:41 +0100512 * struct efx_msi_context - Context for each MSI
513 * @efx: The associated NIC
514 * @index: Index of the channel/IRQ
515 * @name: Name of the channel/IRQ
516 *
517 * Unlike &struct efx_channel, this is never reallocated and is always
518 * safe for the IRQ handler to access.
519 */
520struct efx_msi_context {
521 struct efx_nic *efx;
522 unsigned int index;
523 char name[IFNAMSIZ + 6];
524};
525
526/**
Ben Hutchings7f967c02012-02-13 23:45:02 +0000527 * struct efx_channel_type - distinguishes traffic and extra channels
528 * @handle_no_channel: Handle failure to allocate an extra channel
529 * @pre_probe: Set up extra state prior to initialisation
530 * @post_remove: Tear down extra state after finalisation, if allocated.
531 * May be called on channels that have not been probed.
532 * @get_name: Generate the channel's name (used for its IRQ handler)
533 * @copy: Copy the channel state prior to reallocation. May be %NULL if
534 * reallocation is not supported.
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100535 * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
Edward Cree2935e3c2018-01-25 17:26:06 +0000536 * @want_txqs: Determine whether this channel should have TX queues
537 * created. If %NULL, TX queues are not created.
Ben Hutchings7f967c02012-02-13 23:45:02 +0000538 * @keep_eventq: Flag for whether event queue should be kept initialised
539 * while the device is stopped
Edward Cree2935e3c2018-01-25 17:26:06 +0000540 * @want_pio: Flag for whether PIO buffers should be linked to this
541 * channel's TX queues.
Ben Hutchings7f967c02012-02-13 23:45:02 +0000542 */
543struct efx_channel_type {
544 void (*handle_no_channel)(struct efx_nic *);
545 int (*pre_probe)(struct efx_channel *);
Stuart Hodgsonc31e5f92012-07-18 09:52:11 +0100546 void (*post_remove)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000547 void (*get_name)(struct efx_channel *, char *buf, size_t len);
548 struct efx_channel *(*copy)(const struct efx_channel *);
Ben Hutchings4a74dc652013-03-05 20:13:54 +0000549 bool (*receive_skb)(struct efx_channel *, struct sk_buff *);
Edward Cree2935e3c2018-01-25 17:26:06 +0000550 bool (*want_txqs)(struct efx_channel *);
Ben Hutchings7f967c02012-02-13 23:45:02 +0000551 bool keep_eventq;
Edward Cree2935e3c2018-01-25 17:26:06 +0000552 bool want_pio;
Ben Hutchings7f967c02012-02-13 23:45:02 +0000553};
554
Ben Hutchings398468e2009-11-23 16:03:45 +0000555enum efx_led_mode {
556 EFX_LED_OFF = 0,
557 EFX_LED_ON = 1,
558 EFX_LED_DEFAULT = 2
559};
560
Ben Hutchingsc4593022009-11-23 16:08:17 +0000561#define STRING_TABLE_LOOKUP(val, member) \
562 ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
563
Ben Hutchings18e83e42012-01-05 19:05:20 +0000564extern const char *const efx_loopback_mode_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000565extern const unsigned int efx_loopback_mode_max;
566#define LOOPBACK_MODE(efx) \
567 STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
568
Ben Hutchings18e83e42012-01-05 19:05:20 +0000569extern const char *const efx_reset_type_names[];
Ben Hutchingsc4593022009-11-23 16:08:17 +0000570extern const unsigned int efx_reset_type_max;
571#define RESET_TYPE(type) \
572 STRING_TABLE_LOOKUP(type, efx_reset_type)
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100573
Jon Coopere5fbd972017-02-08 16:52:10 +0000574void efx_get_udp_tunnel_type_name(u16 type, char *buf, size_t buflen);
575
Ben Hutchings8ceee662008-04-27 12:55:59 +0100576enum efx_int_mode {
577 /* Be careful if altering to correct macro below */
578 EFX_INT_MODE_MSIX = 0,
579 EFX_INT_MODE_MSI = 1,
580 EFX_INT_MODE_LEGACY = 2,
581 EFX_INT_MODE_MAX /* Insert any new items before this */
582};
583#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
584
Ben Hutchings8ceee662008-04-27 12:55:59 +0100585enum nic_state {
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100586 STATE_UNINIT = 0, /* device being probed/removed or is frozen */
587 STATE_READY = 1, /* hardware ready and netdev registered */
588 STATE_DISABLED = 2, /* device disabled due to hardware errors */
Alexandre Rames626950d2013-01-14 17:20:22 +0000589 STATE_RECOVERY = 3, /* device recovering from PCI error */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100590};
591
Ben Hutchings8ceee662008-04-27 12:55:59 +0100592/* Forward declaration */
593struct efx_nic;
594
595/* Pseudo bit-mask flow control field */
David S. Millerb56269462011-05-17 17:53:22 -0400596#define EFX_FC_RX FLOW_CTRL_RX
597#define EFX_FC_TX FLOW_CTRL_TX
598#define EFX_FC_AUTO 4
Ben Hutchings8ceee662008-04-27 12:55:59 +0100599
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800600/**
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000601 * struct efx_link_state - Current state of the link
602 * @up: Link is up
603 * @fd: Link is full-duplex
604 * @fc: Actual flow control flags
605 * @speed: Link speed (Mbps)
606 */
607struct efx_link_state {
608 bool up;
609 bool fd;
David S. Millerb56269462011-05-17 17:53:22 -0400610 u8 fc;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000611 unsigned int speed;
612};
613
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000614static inline bool efx_link_state_equal(const struct efx_link_state *left,
615 const struct efx_link_state *right)
616{
617 return left->up == right->up && left->fd == right->fd &&
618 left->fc == right->fc && left->speed == right->speed;
619}
620
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000621/**
Ben Hutchings8ceee662008-04-27 12:55:59 +0100622 * struct efx_phy_operations - Efx PHY operations table
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000623 * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
624 * efx->loopback_modes.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100625 * @init: Initialise PHY
626 * @fini: Shut down PHY
627 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000628 * @poll: Update @link_state and report whether it changed.
629 * Serialised by the mac_lock.
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100630 * @get_link_ksettings: Get ethtool settings. Serialised by the mac_lock.
631 * @set_link_ksettings: Set ethtool settings. Serialised by the mac_lock.
Edward Cree7f61e6c2018-03-14 14:21:26 +0000632 * @get_fecparam: Get Forward Error Correction settings. Serialised by mac_lock.
633 * @set_fecparam: Set Forward Error Correction settings. Serialised by mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000634 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800635 * (only needed where AN bit is set in mmds)
Ben Hutchings4f16c072010-02-03 09:30:50 +0000636 * @test_alive: Test that PHY is 'alive' (online)
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000637 * @test_name: Get the name of a PHY-specific test/result
Ben Hutchings4f16c072010-02-03 09:30:50 +0000638 * @run_tests: Run tests and record results as appropriate (offline).
Ben Hutchings17967212008-12-26 13:47:25 -0800639 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100640 */
641struct efx_phy_operations {
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000642 int (*probe) (struct efx_nic *efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100643 int (*init) (struct efx_nic *efx);
644 void (*fini) (struct efx_nic *efx);
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000645 void (*remove) (struct efx_nic *efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000646 int (*reconfigure) (struct efx_nic *efx);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000647 bool (*poll) (struct efx_nic *efx);
Philippe Reynes7cafe8f2016-12-15 00:12:53 +0100648 void (*get_link_ksettings)(struct efx_nic *efx,
649 struct ethtool_link_ksettings *cmd);
650 int (*set_link_ksettings)(struct efx_nic *efx,
651 const struct ethtool_link_ksettings *cmd);
Edward Cree7f61e6c2018-03-14 14:21:26 +0000652 int (*get_fecparam)(struct efx_nic *efx, struct ethtool_fecparam *fec);
653 int (*set_fecparam)(struct efx_nic *efx,
654 const struct ethtool_fecparam *fec);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000655 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings4f16c072010-02-03 09:30:50 +0000656 int (*test_alive) (struct efx_nic *efx);
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000657 const char *(*test_name) (struct efx_nic *efx, unsigned int index);
Ben Hutchings17967212008-12-26 13:47:25 -0800658 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Stuart Hodgsonc087bd22012-05-01 18:50:43 +0100659 int (*get_module_eeprom) (struct efx_nic *efx,
660 struct ethtool_eeprom *ee,
661 u8 *data);
662 int (*get_module_info) (struct efx_nic *efx,
663 struct ethtool_modinfo *modinfo);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100664};
665
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100666/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000667 * enum efx_phy_mode - PHY operating mode flags
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100668 * @PHY_MODE_NORMAL: on and should pass traffic
669 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000670 * @PHY_MODE_LOW_POWER: set to low power through MDIO
671 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100672 * @PHY_MODE_SPECIAL: on but will not pass traffic
673 */
674enum efx_phy_mode {
675 PHY_MODE_NORMAL = 0,
676 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000677 PHY_MODE_LOW_POWER = 2,
678 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100679 PHY_MODE_SPECIAL = 8,
680};
681
682static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
683{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100684 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100685}
686
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000687/**
688 * struct efx_hw_stat_desc - Description of a hardware statistic
689 * @name: Name of the statistic as visible through ethtool, or %NULL if
690 * it should not be exposed
691 * @dma_width: Width in bits (0 for non-DMA statistics)
692 * @offset: Offset within stats (ignored for non-DMA statistics)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100693 */
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000694struct efx_hw_stat_desc {
695 const char *name;
696 u16 dma_width;
697 u16 offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100698};
699
700/* Number of bits used in a multicast filter hash address */
701#define EFX_MCAST_HASH_BITS 8
702
703/* Number of (single-bit) entries in a multicast filter hash */
704#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
705
706/* An Efx multicast filter hash */
707union efx_multicast_hash {
708 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
709 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
710};
711
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000712struct vfdi_status;
Ben Hutchings64eebcf2010-09-20 08:43:07 +0000713
Edward Cree42356d92018-03-08 15:45:17 +0000714/* The reserved RSS context value */
715#define EFX_EF10_RSS_CONTEXT_INVALID 0xffffffff
716/**
717 * struct efx_rss_context - A user-defined RSS context for filtering
718 * @list: node of linked list on which this struct is stored
719 * @context_id: the RSS_CONTEXT_ID returned by MC firmware, or
720 * %EFX_EF10_RSS_CONTEXT_INVALID if this context is not present on the NIC.
721 * For Siena, 0 if RSS is active, else %EFX_EF10_RSS_CONTEXT_INVALID.
722 * @user_id: the rss_context ID exposed to userspace over ethtool.
723 * @rx_hash_udp_4tuple: UDP 4-tuple hashing enabled
724 * @rx_hash_key: Toeplitz hash key for this RSS context
725 * @indir_table: Indirection table for this RSS context
726 */
727struct efx_rss_context {
728 struct list_head list;
729 u32 context_id;
730 u32 user_id;
731 bool rx_hash_udp_4tuple;
732 u8 rx_hash_key[40];
733 u32 rx_indir_table[128];
734};
735
Edward Creef9937402018-04-13 19:18:09 +0100736#ifdef CONFIG_RFS_ACCEL
Edward Creef8d62032018-04-24 17:09:30 +0100737/* Order of these is important, since filter_id >= %EFX_ARFS_FILTER_ID_PENDING
738 * is used to test if filter does or will exist.
739 */
740#define EFX_ARFS_FILTER_ID_PENDING -1
741#define EFX_ARFS_FILTER_ID_ERROR -2
742#define EFX_ARFS_FILTER_ID_REMOVING -3
743/**
744 * struct efx_arfs_rule - record of an ARFS filter and its IDs
745 * @node: linkage into hash table
746 * @spec: details of the filter (used as key for hash table). Use efx->type to
747 * determine which member to use.
748 * @rxq_index: channel to which the filter will steer traffic.
749 * @arfs_id: filter ID which was returned to ARFS
750 * @filter_id: index in software filter table. May be
751 * %EFX_ARFS_FILTER_ID_PENDING if filter was not inserted yet,
752 * %EFX_ARFS_FILTER_ID_ERROR if filter insertion failed, or
753 * %EFX_ARFS_FILTER_ID_REMOVING if expiry is currently removing the filter.
754 */
755struct efx_arfs_rule {
756 struct hlist_node node;
757 struct efx_filter_spec spec;
758 u16 rxq_index;
759 u16 arfs_id;
760 s32 filter_id;
761};
762
763/* Size chosen so that the table is one page (4kB) */
764#define EFX_ARFS_HASH_TABLE_SIZE 512
765
Edward Creef9937402018-04-13 19:18:09 +0100766/**
767 * struct efx_async_filter_insertion - Request to asynchronously insert a filter
768 * @net_dev: Reference to the netdevice
769 * @spec: The filter to insert
770 * @work: Workitem for this request
771 * @rxq_index: Identifies the channel for which this request was made
772 * @flow_id: Identifies the kernel-side flow for which this request was made
773 */
774struct efx_async_filter_insertion {
775 struct net_device *net_dev;
776 struct efx_filter_spec spec;
777 struct work_struct work;
778 u16 rxq_index;
779 u32 flow_id;
780};
781
782/* Maximum number of ARFS workitems that may be in flight on an efx_nic */
783#define EFX_RPS_MAX_IN_FLIGHT 8
784#endif /* CONFIG_RFS_ACCEL */
785
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786/**
787 * struct efx_nic - an Efx NIC
788 * @name: Device name (net device name or bus id before net device registered)
789 * @pci_dev: The PCI device
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100790 * @node: List node for maintaning primary/secondary function lists
791 * @primary: &struct efx_nic instance for the primary function of this
792 * controller. May be the same structure, and may be %NULL if no
793 * primary function is bound. Serialised by rtnl_lock.
794 * @secondary_list: List of &struct efx_nic instances for the secondary PCI
795 * functions of the controller, if this is for the primary function.
796 * Serialised by rtnl_lock.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100797 * @type: Controller type attributes
798 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100799 * @workqueue: Workqueue for port reconfigures and the HW monitor.
800 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800801 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100802 * @reset_work: Scheduled reset workitem
Ben Hutchings8ceee662008-04-27 12:55:59 +0100803 * @membase_phys: Memory BAR value as physical address
804 * @membase: Memory BAR value
Edward Cree71827442017-12-18 16:56:19 +0000805 * @vi_stride: step between per-VI registers / memory regions
Ben Hutchings8ceee662008-04-27 12:55:59 +0100806 * @interrupt_mode: Interrupt mode
Ben Hutchingscc180b62011-12-08 19:51:47 +0000807 * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
Bert Kenwardd95e3292016-08-11 13:02:36 +0100808 * @timer_max_ns: Interrupt timer maximum value, in nanoseconds
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000809 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
Bert Kenward539de7c2016-08-11 13:02:09 +0100810 * @irq_rx_mod_step_us: Step size for IRQ moderation for RX event queues
811 * @irq_rx_moderation_us: IRQ moderation time for RX event queues
Ben Hutchings62776d02010-06-23 11:30:07 +0000812 * @msg_enable: Log message enable flags
Ben Hutchingsf16aeea2012-07-27 19:31:16 +0100813 * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100814 * @reset_pending: Bitmask for pending resets
Ben Hutchings8ceee662008-04-27 12:55:59 +0100815 * @tx_queue: TX DMA queues
816 * @rx_queue: RX DMA queues
817 * @channel: Channels
Ben Hutchingsd8291182012-10-05 23:35:41 +0100818 * @msi_context: Context for each MSI
Ben Hutchings7f967c02012-02-13 23:45:02 +0000819 * @extra_channel_types: Types of extra (non-traffic) channels that
820 * should be allocated for this NIC
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000821 * @rxq_entries: Size of receive queues requested by user.
822 * @txq_entries: Size of transmit queues requested by user.
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100823 * @txq_stop_thresh: TX queue fill level at or above which we stop it.
824 * @txq_wake_thresh: TX queue fill level at or below which we wake it.
Ben Hutchings28e47c42012-02-15 01:58:49 +0000825 * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
826 * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
827 * @sram_lim_qw: Qword address limit of SRAM
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000828 * @next_buffer_table: First available buffer table id
Neil Turton28b581a2008-12-12 21:41:06 -0800829 * @n_channels: Number of channels in use
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000830 * @n_rx_channels: Number of channels used for RX (= number of RX queues)
831 * @n_tx_channels: Number of channels used for TX
Edward Cree2935e3c2018-01-25 17:26:06 +0000832 * @n_extra_tx_channels: Number of extra channels with TX queues
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400833 * @rx_ip_align: RX DMA address offset to have IP header aligned in
834 * in accordance with NET_IP_ALIGN
Ben Hutchings272baee2013-01-29 23:33:14 +0000835 * @rx_dma_len: Current maximum RX DMA length
Ben Hutchings8ceee662008-04-27 12:55:59 +0100836 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000837 * @rx_buffer_truesize: Amortised allocation size of an RX buffer,
838 * for use in sk_buff::truesize
Jon Cooper43a37392012-10-18 15:49:54 +0100839 * @rx_prefix_size: Size of RX prefix before packet data
840 * @rx_packet_hash_offset: Offset of RX flow hash from start of packet data
841 * (valid only if @rx_prefix_size != 0; always negative)
Ben Hutchings3dced742013-04-27 01:55:18 +0100842 * @rx_packet_len_offset: Offset of RX packet length from start of packet data
843 * (valid only for NICs that set %EFX_RX_PKT_PREFIX_LEN; always negative)
Jon Cooperbd9a2652013-11-18 12:54:41 +0000844 * @rx_packet_ts_offset: Offset of timestamp from start of packet data
845 * (valid only if channel->sync_timestamps_enabled; always negative)
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000846 * @rx_scatter: Scatter mode enabled for receives
Edward Cree42356d92018-03-08 15:45:17 +0000847 * @rss_context: Main RSS context. Its @list member is the head of the list of
848 * RSS contexts created by user requests
Edward Creee0a65e32018-03-27 17:44:36 +0100849 * @rss_lock: Protects custom RSS context software state in @rss_context.list
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000850 * @int_error_count: Number of internal errors seen recently
851 * @int_error_expire: Time at which error count will be expired
Ben Hutchingsd8291182012-10-05 23:35:41 +0100852 * @irq_soft_enabled: Are IRQs soft-enabled? If not, IRQ handler will
853 * acknowledge but do nothing else.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 * @irq_status: Interrupt status buffer
Ben Hutchingsc28884c2010-04-28 09:30:00 +0000855 * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000856 * @irq_level: IRQ level/index for IRQs not triggered by an event queue
Ben Hutchingsdd407812012-02-28 23:40:21 +0000857 * @selftest_work: Work item for asynchronous self-test
Ben Hutchings76884832009-11-29 15:10:44 +0000858 * @mtd_list: List of MTDs attached to the NIC
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300859 * @nic_data: Hardware dependent state
Ben Hutchingsf3ad5002012-09-18 02:33:56 +0100860 * @mcdi: Management-Controller-to-Driver Interface state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100861 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
Ben Hutchingse4abce82011-05-16 18:51:24 +0100862 * efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100863 * @port_enabled: Port enabled indicator.
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000864 * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
865 * efx_mac_work() with kernel interfaces. Safe to read under any
866 * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
867 * be held to modify it.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100868 * @port_initialized: Port initialized?
869 * @net_dev: Operating system network device. Consider holding the rtnl lock
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +0100870 * @fixed_features: Features which cannot be turned off
Edward Creec1be4822017-12-21 09:00:26 +0000871 * @num_mac_stats: Number of MAC stats reported by firmware (MAC_STATS_NUM_STATS
872 * field of %MC_CMD_GET_CAPABILITIES_V4 response, or %MC_CMD_MAC_NSTATS)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100873 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8ceee662008-04-27 12:55:59 +0100874 * @phy_type: PHY type
Ben Hutchings8ceee662008-04-27 12:55:59 +0100875 * @phy_op: PHY interface
876 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000877 * @mdio: PHY MDIO interface
Ben Hutchings8880f4e2009-11-29 15:15:41 +0000878 * @mdio_bus: PHY MDIO bus ID (only used by Siena)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100879 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000880 * @link_advertising: Autonegotiation advertising flags
Edward Cree7f61e6c2018-03-14 14:21:26 +0000881 * @fec_config: Forward Error Correction configuration flags. For bit positions
882 * see &enum ethtool_fec_config_bits.
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000883 * @link_state: Current state of the link
Ben Hutchings8ceee662008-04-27 12:55:59 +0100884 * @n_link_state_changes: Number of times the link has changed state
Ben Hutchings964e6132012-11-19 23:08:22 +0000885 * @unicast_filter: Flag for Falcon-arch simple unicast filter.
886 * Protected by @mac_lock.
887 * @multicast_hash: Multicast hash table for Falcon-arch.
888 * Protected by @mac_lock.
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800889 * @wanted_fc: Wanted flow control flags
Steve Hodgsona606f432011-05-23 12:18:45 +0100890 * @fc_disable: When non-zero flow control is disabled. Typically used to
891 * ensure that network back pressure doesn't delay dma queue flushes.
892 * Serialised by the rtnl lock.
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000893 * @mac_work: Work item for changing MAC promiscuity and multicast hash
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100894 * @loopback_mode: Loopback status
895 * @loopback_modes: Supported loopback mode bitmask
896 * @loopback_selftest: Offline self-test private state
Edward Creec2bebe32018-03-27 17:42:28 +0100897 * @filter_sem: Filter table rw_semaphore, protects existence of @filter_state
Ben Hutchings6d661ce2012-10-27 00:33:30 +0100898 * @filter_state: Architecture-dependent filter table state
Edward Cree3af0f342018-03-27 17:41:59 +0100899 * @rps_mutex: Protects RPS state of all channels
Jon Cooperfaf8dcc2016-05-31 19:12:32 +0100900 * @rps_expire_channel: Next channel to check for expiry
901 * @rps_expire_index: Next index to check for expiry in
902 * @rps_expire_channel's @rps_flow_id
Edward Creef9937402018-04-13 19:18:09 +0100903 * @rps_slot_map: bitmap of in-flight entries in @rps_slot
904 * @rps_slot: array of ARFS insertion requests for efx_filter_rfs_work()
Edward Creef8d62032018-04-24 17:09:30 +0100905 * @rps_hash_lock: Protects ARFS filter mapping state (@rps_hash_table and
906 * @rps_next_id).
907 * @rps_hash_table: Mapping between ARFS filters and their various IDs
908 * @rps_next_id: next arfs_id for an ARFS filter
Alexandre Rames3881d8a2013-06-10 11:03:21 +0100909 * @active_queues: Count of RX and TX queues that haven't been flushed and drained.
Ben Hutchings9f2cb712012-02-08 00:11:20 +0000910 * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
911 * Decremented when the efx_flush_rx_queue() is called.
912 * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
913 * completed (either success or failure). Not used when MCDI is used to
914 * flush receive queues.
915 * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000916 * @vf_count: Number of VFs intended to be enabled.
917 * @vf_init_count: Number of VFs that have been fully initialised.
918 * @vi_scale: log2 number of vnics per VF.
Stuart Hodgson7c236c42012-09-03 11:09:36 +0100919 * @ptp_data: PTP state data
Edward Creeacaef3c12017-12-18 16:56:58 +0000920 * @ptp_warned: has this NIC seen and warned about unexpected PTP events?
Ben Hutchingsef215e62013-12-05 20:13:22 +0000921 * @vpd_sn: Serial number read from VPD
Ben Hutchingsab28c122010-12-06 22:53:15 +0000922 * @monitor_work: Hardware monitor workitem
923 * @biu_lock: BIU (bus interface unit) lock
Ben Hutchings1646a6f32012-01-05 20:14:10 +0000924 * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
925 * field is used by efx_test_interrupts() to verify that an
926 * interrupt has occurred.
Ben Hutchingscd0ecc92012-12-14 21:52:56 +0000927 * @stats_lock: Statistics update lock. Must be held when calling
928 * efx_nic_type::{update,start,stop}_stats.
Edward Creee4d112e2014-07-15 11:58:12 +0100929 * @n_rx_noskb_drops: Count of RX packets dropped due to failure to allocate an skb
Ben Hutchings8ceee662008-04-27 12:55:59 +0100930 *
Ben Hutchings754c6532010-02-03 09:31:57 +0000931 * This is stored in the private area of the &struct net_device.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100932 */
933struct efx_nic {
Ben Hutchingsab28c122010-12-06 22:53:15 +0000934 /* The following fields should be written very rarely */
935
Ben Hutchings8ceee662008-04-27 12:55:59 +0100936 char name[IFNAMSIZ];
Ben Hutchings0bcf4a62013-10-18 19:21:45 +0100937 struct list_head node;
938 struct efx_nic *primary;
939 struct list_head secondary_list;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100940 struct pci_dev *pci_dev;
Ben Hutchings66020412013-06-10 18:03:17 +0100941 unsigned int port_num;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100942 const struct efx_nic_type *type;
943 int legacy_irq;
Alexandre Ramesb28405b02013-03-21 16:41:43 +0000944 bool eeh_disabled_legacy_irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100945 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800946 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100947 struct work_struct reset_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100948 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100949 void __iomem *membase;
Ben Hutchingsab28c122010-12-06 22:53:15 +0000950
Edward Cree71827442017-12-18 16:56:19 +0000951 unsigned int vi_stride;
952
Ben Hutchings8ceee662008-04-27 12:55:59 +0100953 enum efx_int_mode interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +0000954 unsigned int timer_quantum_ns;
Bert Kenwardd95e3292016-08-11 13:02:36 +0100955 unsigned int timer_max_ns;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000956 bool irq_rx_adaptive;
Bert Kenward539de7c2016-08-11 13:02:09 +0100957 unsigned int irq_mod_step_us;
958 unsigned int irq_rx_moderation_us;
Ben Hutchings62776d02010-06-23 11:30:07 +0000959 u32 msg_enable;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100960
Ben Hutchings8ceee662008-04-27 12:55:59 +0100961 enum nic_state state;
Ben Hutchingsa7d529a2011-06-24 20:46:31 +0100962 unsigned long reset_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100963
Ben Hutchings8313aca2010-09-10 06:41:57 +0000964 struct efx_channel *channel[EFX_MAX_CHANNELS];
Ben Hutchingsd8291182012-10-05 23:35:41 +0100965 struct efx_msi_context msi_context[EFX_MAX_CHANNELS];
Ben Hutchings7f967c02012-02-13 23:45:02 +0000966 const struct efx_channel_type *
967 extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100968
Steve Hodgsonecc910f2010-09-10 06:42:22 +0000969 unsigned rxq_entries;
970 unsigned txq_entries;
Ben Hutchings14bf718fb2012-05-22 01:27:58 +0100971 unsigned int txq_stop_thresh;
972 unsigned int txq_wake_thresh;
973
Ben Hutchings28e47c42012-02-15 01:58:49 +0000974 unsigned tx_dc_base;
975 unsigned rx_dc_base;
976 unsigned sram_lim_qw;
Ben Hutchings0484e0d2009-10-23 08:32:04 +0000977 unsigned next_buffer_table;
Ben Hutchingsb1057982012-09-19 00:56:47 +0100978
979 unsigned int max_channels;
Shradha Shahb0fbdae2015-08-28 10:55:42 +0100980 unsigned int max_tx_channels;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000981 unsigned n_channels;
982 unsigned n_rx_channels;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +0000983 unsigned rss_spread;
Ben Hutchings97653432011-01-12 18:26:56 +0000984 unsigned tx_channel_offset;
Ben Hutchingsa4900ac2010-04-28 09:30:43 +0000985 unsigned n_tx_channels;
Edward Cree2935e3c2018-01-25 17:26:06 +0000986 unsigned n_extra_tx_channels;
Andrew Rybchenko2ec03012013-11-16 11:02:27 +0400987 unsigned int rx_ip_align;
Ben Hutchings272baee2013-01-29 23:33:14 +0000988 unsigned int rx_dma_len;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100989 unsigned int rx_buffer_order;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000990 unsigned int rx_buffer_truesize;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000991 unsigned int rx_page_buf_step;
Daniel Pieczko27689352013-02-13 10:54:41 +0000992 unsigned int rx_bufs_per_page;
Daniel Pieczko1648a232013-02-13 10:54:41 +0000993 unsigned int rx_pages_per_batch;
Jon Cooper43a37392012-10-18 15:49:54 +0100994 unsigned int rx_prefix_size;
995 int rx_packet_hash_offset;
Ben Hutchings3dced742013-04-27 01:55:18 +0100996 int rx_packet_len_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +0000997 int rx_packet_ts_offset;
Ben Hutchings85740cdf2013-01-29 23:33:15 +0000998 bool rx_scatter;
Edward Cree42356d92018-03-08 15:45:17 +0000999 struct efx_rss_context rss_context;
Edward Creee0a65e32018-03-27 17:44:36 +01001000 struct mutex rss_lock;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001001
Ben Hutchings0484e0d2009-10-23 08:32:04 +00001002 unsigned int_error_count;
1003 unsigned long int_error_expire;
1004
Ben Hutchingsd8291182012-10-05 23:35:41 +01001005 bool irq_soft_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001006 struct efx_buffer irq_status;
Ben Hutchingsc28884c2010-04-28 09:30:00 +00001007 unsigned irq_zero_count;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001008 unsigned irq_level;
Ben Hutchingsdd407812012-02-28 23:40:21 +00001009 struct delayed_work selftest_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001010
Ben Hutchings76884832009-11-29 15:10:44 +00001011#ifdef CONFIG_SFC_MTD
1012 struct list_head mtd_list;
1013#endif
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001014
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001015 void *nic_data;
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001016 struct efx_mcdi_data *mcdi;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001017
1018 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -08001019 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001020 bool port_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001021
Jon Cooper74cd60a2013-09-16 14:18:51 +01001022 bool mc_bist_for_other_fn;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +01001023 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001024 struct net_device *net_dev;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001025
Andrew Rybchenkoebfcd0f2016-06-15 17:43:20 +01001026 netdev_features_t fixed_features;
1027
Edward Creec1be4822017-12-21 09:00:26 +00001028 u16 num_mac_stats;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001029 struct efx_buffer stats_buffer;
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001030 u64 rx_nodesc_drops_total;
1031 u64 rx_nodesc_drops_while_down;
1032 bool rx_nodesc_drops_prev_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001033
Ben Hutchingsc1c4f452009-11-29 15:08:55 +00001034 unsigned int phy_type;
stephen hemminger6c8c2512011-04-14 05:50:12 +00001035 const struct efx_phy_operations *phy_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001036 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +00001037 struct mdio_if_info mdio;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001038 unsigned int mdio_bus;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +01001039 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001040
Edward Creec2ab85d2018-01-10 18:00:14 +00001041 __ETHTOOL_DECLARE_LINK_MODE_MASK(link_advertising);
Edward Cree7f61e6c2018-03-14 14:21:26 +00001042 u32 fec_config;
Ben Hutchingseb50c0d2009-11-23 16:06:30 +00001043 struct efx_link_state link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001044 unsigned int n_link_state_changes;
1045
Ben Hutchings964e6132012-11-19 23:08:22 +00001046 bool unicast_filter;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001047 union efx_multicast_hash multicast_hash;
David S. Millerb56269462011-05-17 17:53:22 -04001048 u8 wanted_fc;
Steve Hodgsona606f432011-05-23 12:18:45 +01001049 unsigned fc_disable;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001050
1051 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001052 enum efx_loopback_mode loopback_mode;
Ben Hutchingse58f69f2009-11-29 15:08:41 +00001053 u64 loopback_modes;
Ben Hutchings3273c2e2008-05-07 13:36:19 +01001054
1055 void *loopback_selftest;
Ben Hutchings64eebcf2010-09-20 08:43:07 +00001056
Edward Cree0d322412015-05-20 11:10:03 +01001057 struct rw_semaphore filter_sem;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001058 void *filter_state;
1059#ifdef CONFIG_RFS_ACCEL
Edward Cree3af0f342018-03-27 17:41:59 +01001060 struct mutex rps_mutex;
Jon Cooperfaf8dcc2016-05-31 19:12:32 +01001061 unsigned int rps_expire_channel;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001062 unsigned int rps_expire_index;
Edward Creef9937402018-04-13 19:18:09 +01001063 unsigned long rps_slot_map;
1064 struct efx_async_filter_insertion rps_slot[EFX_RPS_MAX_IN_FLIGHT];
Edward Creef8d62032018-04-24 17:09:30 +01001065 spinlock_t rps_hash_lock;
1066 struct hlist_head *rps_hash_table;
1067 u32 rps_next_id;
Ben Hutchings6d661ce2012-10-27 00:33:30 +01001068#endif
Ben Hutchingsab28c122010-12-06 22:53:15 +00001069
Alexandre Rames3881d8a2013-06-10 11:03:21 +01001070 atomic_t active_queues;
Ben Hutchings9f2cb712012-02-08 00:11:20 +00001071 atomic_t rxq_flush_pending;
1072 atomic_t rxq_flush_outstanding;
1073 wait_queue_head_t flush_wq;
1074
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001075#ifdef CONFIG_SFC_SRIOV
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001076 unsigned vf_count;
1077 unsigned vf_init_count;
1078 unsigned vi_scale;
Ben Hutchingscd2d5b52012-02-14 00:48:07 +00001079#endif
1080
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001081 struct efx_ptp_data *ptp_data;
Edward Creeacaef3c12017-12-18 16:56:58 +00001082 bool ptp_warned;
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001083
Ben Hutchingsef215e62013-12-05 20:13:22 +00001084 char *vpd_sn;
1085
Ben Hutchingsab28c122010-12-06 22:53:15 +00001086 /* The following fields may be written more often */
1087
1088 struct delayed_work monitor_work ____cacheline_aligned_in_smp;
1089 spinlock_t biu_lock;
Ben Hutchings1646a6f32012-01-05 20:14:10 +00001090 int last_irq_cpu;
Ben Hutchingsab28c122010-12-06 22:53:15 +00001091 spinlock_t stats_lock;
Edward Creee4d112e2014-07-15 11:58:12 +01001092 atomic_t n_rx_noskb_drops;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001093};
1094
Ben Hutchings55668612008-05-16 21:16:10 +01001095static inline int efx_dev_registered(struct efx_nic *efx)
1096{
1097 return efx->net_dev->reg_state == NETREG_REGISTERED;
1098}
1099
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001100static inline unsigned int efx_port_num(struct efx_nic *efx)
1101{
Ben Hutchings66020412013-06-10 18:03:17 +01001102 return efx->port_num;
Ben Hutchings8880f4e2009-11-29 15:15:41 +00001103}
1104
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001105struct efx_mtd_partition {
1106 struct list_head node;
1107 struct mtd_info mtd;
1108 const char *dev_type_name;
1109 const char *type_name;
1110 char name[IFNAMSIZ + 20];
1111};
1112
Jon Coopere5fbd972017-02-08 16:52:10 +00001113struct efx_udp_tunnel {
1114 u16 type; /* TUNNEL_ENCAP_UDP_PORT_ENTRY_foo, see mcdi_pcol.h */
1115 __be16 port;
1116 /* Count of repeated adds of the same port. Used only inside the list,
1117 * not in request arguments.
1118 */
1119 u16 count;
1120};
1121
Ben Hutchings8ceee662008-04-27 12:55:59 +01001122/**
1123 * struct efx_nic_type - Efx device type definition
Shradha Shah02246a72015-05-06 00:58:14 +01001124 * @mem_bar: Get the memory BAR
Ben Hutchingsb1057982012-09-19 00:56:47 +01001125 * @mem_map_size: Get memory BAR mapped size
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001126 * @probe: Probe the controller
1127 * @remove: Free resources allocated by probe()
1128 * @init: Initialise the controller
Ben Hutchings28e47c42012-02-15 01:58:49 +00001129 * @dimension_resources: Dimension controller resources (buffer table,
1130 * and VIs once the available interrupt resources are clear)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001131 * @fini: Shut down the controller
1132 * @monitor: Periodic function for polling link state and hardware monitor
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001133 * @map_reset_reason: Map ethtool reset reason to a reset method
1134 * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001135 * @reset: Reset the controller hardware and possibly the PHY. This will
1136 * be called while the controller is uninitialised.
1137 * @probe_port: Probe the MAC and PHY
1138 * @remove_port: Free resources allocated by probe_port()
Ben Hutchings40641ed2010-12-02 13:47:45 +00001139 * @handle_global_event: Handle a "global" event (may be %NULL)
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001140 * @fini_dmaq: Flush and finalise DMA queues (RX and TX queues)
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001141 * @prepare_flush: Prepare the hardware for flushing the DMA queues
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001142 * (for Falcon architecture)
1143 * @finish_flush: Clean up after flushing the DMA queues (for Falcon
1144 * architecture)
Edward Creee2835462014-04-16 19:27:48 +01001145 * @prepare_flr: Prepare for an FLR
1146 * @finish_flr: Clean up after an FLR
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001147 * @describe_stats: Describe statistics for ethtool
1148 * @update_stats: Update statistics not provided by event handling.
1149 * Either argument may be %NULL.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001150 * @start_stats: Start the regular fetching of statistics
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001151 * @pull_stats: Pull stats from the NIC and wait until they arrive.
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001152 * @stop_stats: Stop the regular fetching of statistics
Ben Hutchings06629f02009-11-29 03:43:43 +00001153 * @set_id_led: Set state of identifying LED or revert to automatic function
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001154 * @push_irq_moderation: Apply interrupt moderation value
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001155 * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001156 * @prepare_enable_fc_tx: Prepare MAC to enable pause frame TX (may be %NULL)
Ben Hutchings30b81cd2011-09-13 19:47:48 +01001157 * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
1158 * to the hardware. Serialised by the mac_lock.
Ben Hutchings710b2082011-09-03 00:15:00 +01001159 * @check_mac_fault: Check MAC fault state. True if fault present.
Ben Hutchings89c758f2009-11-29 03:43:07 +00001160 * @get_wol: Get WoL configuration from driver state
1161 * @set_wol: Push WoL configuration to the NIC
1162 * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
Ben Hutchings86094f72013-08-21 19:51:04 +01001163 * @test_chip: Test registers. May use efx_farch_test_registers(), and is
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001164 * expected to reset the NIC.
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001165 * @test_nvram: Test validity of NVRAM contents
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001166 * @mcdi_request: Send an MCDI request with the given header and SDU.
1167 * The SDU length may be any value from 0 up to the protocol-
1168 * defined maximum, but its buffer will be padded to a multiple
1169 * of 4 bytes.
1170 * @mcdi_poll_response: Test whether an MCDI response is available.
1171 * @mcdi_read_response: Read the MCDI response PDU. The offset will
1172 * be a multiple of 4. The length may not be, but the buffer
1173 * will be padded so it is safe to round up.
1174 * @mcdi_poll_reboot: Test whether the MCDI has rebooted. If so,
1175 * return an appropriate error code for aborting any current
1176 * request; otherwise return 0.
Ben Hutchings86094f72013-08-21 19:51:04 +01001177 * @irq_enable_master: Enable IRQs on the NIC. Each event queue must
1178 * be separately enabled after this.
1179 * @irq_test_generate: Generate a test IRQ
1180 * @irq_disable_non_ev: Disable non-event IRQs on the NIC. Each event
1181 * queue must be separately disabled before this.
1182 * @irq_handle_msi: Handle MSI for a channel. The @dev_id argument is
1183 * a pointer to the &struct efx_msi_context for the channel.
1184 * @irq_handle_legacy: Handle legacy interrupt. The @dev_id argument
1185 * is a pointer to the &struct efx_nic.
1186 * @tx_probe: Allocate resources for TX queue
1187 * @tx_init: Initialise TX queue on the NIC
1188 * @tx_remove: Free resources for TX queue
1189 * @tx_write: Write TX descriptors and doorbell
Andrew Rybchenkod43050c2013-11-14 09:00:27 +04001190 * @rx_push_rss_config: Write RSS hash key and indirection table to the NIC
Edward Creea707d182017-01-17 12:02:12 +00001191 * @rx_pull_rss_config: Read RSS hash key and indirection table back from the NIC
Edward Cree42356d92018-03-08 15:45:17 +00001192 * @rx_push_rss_context_config: Write RSS hash key and indirection table for
1193 * user RSS context to the NIC
1194 * @rx_pull_rss_context_config: Read RSS hash key and indirection table for user
1195 * RSS context back from the NIC
Ben Hutchings86094f72013-08-21 19:51:04 +01001196 * @rx_probe: Allocate resources for RX queue
1197 * @rx_init: Initialise RX queue on the NIC
1198 * @rx_remove: Free resources for RX queue
1199 * @rx_write: Write RX descriptors and doorbell
1200 * @rx_defer_refill: Generate a refill reminder event
1201 * @ev_probe: Allocate resources for event queue
1202 * @ev_init: Initialise event queue on the NIC
1203 * @ev_fini: Deinitialise event queue on the NIC
1204 * @ev_remove: Free resources for event queue
1205 * @ev_process: Process events for a queue, up to the given NAPI quota
1206 * @ev_read_ack: Acknowledge read events on a queue, rearming its IRQ
1207 * @ev_test_generate: Generate a test event
Ben Hutchingsadd72472012-11-08 01:46:53 +00001208 * @filter_table_probe: Probe filter capabilities and set up filter software state
1209 * @filter_table_restore: Restore filters removed from hardware
1210 * @filter_table_remove: Remove filters from hardware and tear down software state
1211 * @filter_update_rx_scatter: Update filters after change to rx scatter setting
1212 * @filter_insert: add or replace a filter
1213 * @filter_remove_safe: remove a filter by ID, carefully
1214 * @filter_get_safe: retrieve a filter by ID, carefully
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001215 * @filter_clear_rx: Remove all RX filters whose priority is less than or
1216 * equal to the given priority and is not %EFX_FILTER_PRI_AUTO
Ben Hutchingsadd72472012-11-08 01:46:53 +00001217 * @filter_count_rx_used: Get the number of filters in use at a given priority
1218 * @filter_get_rx_id_limit: Get maximum value of a filter id, plus 1
1219 * @filter_get_rx_ids: Get list of RX filters at a given priority
Ben Hutchingsadd72472012-11-08 01:46:53 +00001220 * @filter_rfs_expire_one: Consider expiring a filter inserted for RFS.
1221 * This must check whether the specified table entry is used by RFS
1222 * and that rps_may_expire_flow() returns true for it.
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001223 * @mtd_probe: Probe and add MTD partitions associated with this net device,
1224 * using efx_mtd_add()
1225 * @mtd_rename: Set an MTD partition name using the net device name
1226 * @mtd_read: Read from an MTD partition
1227 * @mtd_erase: Erase part of an MTD partition
1228 * @mtd_write: Write to an MTD partition
1229 * @mtd_sync: Wait for write-back to complete on MTD partition. This
1230 * also notifies the driver that a writer has finished using this
1231 * partition.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001232 * @ptp_write_host_time: Send host time to MC as part of sync protocol
Jon Cooperbd9a2652013-11-18 12:54:41 +00001233 * @ptp_set_ts_sync_events: Enable or disable sync events for inline RX
1234 * timestamping, possibly only temporarily for the purposes of a reset.
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001235 * @ptp_set_ts_config: Set hardware timestamp configuration. The flags
1236 * and tx_type will already have been validated but this operation
1237 * must validate and update rx_filter.
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001238 * @get_phys_port_id: Get the underlying physical port id.
Shradha Shah910c8782015-05-20 11:12:48 +01001239 * @set_mac_address: Set the MAC address of the device
Edward Cree46d1efd2016-11-17 10:52:36 +00001240 * @tso_versions: Returns mask of firmware-assisted TSO versions supported.
1241 * If %NULL, then device does not support any TSO version.
Jon Coopere5fbd972017-02-08 16:52:10 +00001242 * @udp_tnl_push_ports: Push the list of UDP tunnel ports to the NIC if required.
1243 * @udp_tnl_add_port: Add a UDP tunnel port
1244 * @udp_tnl_has_port: Check if a port has been added as UDP tunnel
1245 * @udp_tnl_del_port: Remove a UDP tunnel port
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001246 * @revision: Hardware architecture revision
Ben Hutchings8ceee662008-04-27 12:55:59 +01001247 * @txd_ptr_tbl_base: TX descriptor ring base address
1248 * @rxd_ptr_tbl_base: RX descriptor ring base address
1249 * @buf_tbl_base: Buffer table base address
1250 * @evq_ptr_tbl_base: Event queue pointer table base address
1251 * @evq_rptr_tbl_base: Event queue read-pointer table base address
Ben Hutchings8ceee662008-04-27 12:55:59 +01001252 * @max_dma_mask: Maximum possible DMA mask
Jon Cooper43a37392012-10-18 15:49:54 +01001253 * @rx_prefix_size: Size of RX prefix before packet data
1254 * @rx_hash_offset: Offset of RX flow hash within prefix
Jon Cooperbd9a2652013-11-18 12:54:41 +00001255 * @rx_ts_offset: Offset of timestamp within prefix
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001256 * @rx_buffer_padding: Size of padding at end of RX packet
Jon Coopere8c68c02013-03-08 10:18:28 +00001257 * @can_rx_scatter: NIC is able to scatter packets to multiple buffers
1258 * @always_rx_scatter: NIC will always scatter packets to multiple buffers
Edward Creede1deff2017-01-13 21:20:14 +00001259 * @option_descriptors: NIC supports TX option descriptors
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001260 * @min_interrupt_mode: Lowest capability interrupt mode supported
1261 * from &enum efx_int_mode.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001262 * @max_interrupt_mode: Highest capability interrupt mode supported
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001263 * from &enum efx_int_mode.
Ben Hutchingscc180b62011-12-08 19:51:47 +00001264 * @timer_period_max: Maximum period of interrupt timer (in ticks)
Ben Hutchingsc383b532009-11-29 15:11:02 +00001265 * @offload_features: net_device feature flags for protocol offload
1266 * features implemented in hardware
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001267 * @mcdi_max_ver: Maximum MCDI version supported
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001268 * @hwtstamp_filters: Mask of hardware timestamp filter types supported
Ben Hutchings8ceee662008-04-27 12:55:59 +01001269 */
1270struct efx_nic_type {
Shradha Shah6f7f8aa2015-05-06 01:00:07 +01001271 bool is_vf;
Edward Cree03714bb2017-12-18 16:55:50 +00001272 unsigned int (*mem_bar)(struct efx_nic *efx);
Ben Hutchingsb1057982012-09-19 00:56:47 +01001273 unsigned int (*mem_map_size)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001274 int (*probe)(struct efx_nic *efx);
1275 void (*remove)(struct efx_nic *efx);
1276 int (*init)(struct efx_nic *efx);
Ben Hutchingsc15eed22013-08-29 00:45:48 +01001277 int (*dimension_resources)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001278 void (*fini)(struct efx_nic *efx);
1279 void (*monitor)(struct efx_nic *efx);
Ben Hutchings0e2a9c72011-06-24 20:50:07 +01001280 enum reset_type (*map_reset_reason)(enum reset_type reason);
1281 int (*map_reset_flags)(u32 *flags);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001282 int (*reset)(struct efx_nic *efx, enum reset_type method);
1283 int (*probe_port)(struct efx_nic *efx);
1284 void (*remove_port)(struct efx_nic *efx);
Ben Hutchings40641ed2010-12-02 13:47:45 +00001285 bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
Ben Hutchingse42c3d82013-05-27 16:52:54 +01001286 int (*fini_dmaq)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001287 void (*prepare_flush)(struct efx_nic *efx);
Ben Hutchingsd5e8cc62012-09-06 16:52:31 +01001288 void (*finish_flush)(struct efx_nic *efx);
Edward Creee2835462014-04-16 19:27:48 +01001289 void (*prepare_flr)(struct efx_nic *efx);
1290 void (*finish_flr)(struct efx_nic *efx);
Ben Hutchingscd0ecc92012-12-14 21:52:56 +00001291 size_t (*describe_stats)(struct efx_nic *efx, u8 *names);
1292 size_t (*update_stats)(struct efx_nic *efx, u64 *full_stats,
1293 struct rtnl_link_stats64 *core_stats);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001294 void (*start_stats)(struct efx_nic *efx);
Jon Cooperf8f3b5a2013-09-30 17:36:50 +01001295 void (*pull_stats)(struct efx_nic *efx);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001296 void (*stop_stats)(struct efx_nic *efx);
Ben Hutchings06629f02009-11-29 03:43:43 +00001297 void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001298 void (*push_irq_moderation)(struct efx_channel *channel);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001299 int (*reconfigure_port)(struct efx_nic *efx);
Ben Hutchings9dd3a132012-09-13 01:11:25 +01001300 void (*prepare_enable_fc_tx)(struct efx_nic *efx);
Ben Hutchings710b2082011-09-03 00:15:00 +01001301 int (*reconfigure_mac)(struct efx_nic *efx);
1302 bool (*check_mac_fault)(struct efx_nic *efx);
Ben Hutchings89c758f2009-11-29 03:43:07 +00001303 void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
1304 int (*set_wol)(struct efx_nic *efx, u32 type);
1305 void (*resume_wol)(struct efx_nic *efx);
Ben Hutchingsd4f2cec2012-07-04 03:58:33 +01001306 int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001307 int (*test_nvram)(struct efx_nic *efx);
Ben Hutchingsf3ad5002012-09-18 02:33:56 +01001308 void (*mcdi_request)(struct efx_nic *efx,
1309 const efx_dword_t *hdr, size_t hdr_len,
1310 const efx_dword_t *sdu, size_t sdu_len);
1311 bool (*mcdi_poll_response)(struct efx_nic *efx);
1312 void (*mcdi_read_response)(struct efx_nic *efx, efx_dword_t *pdu,
1313 size_t pdu_offset, size_t pdu_len);
1314 int (*mcdi_poll_reboot)(struct efx_nic *efx);
Daniel Pieczkoc577e592015-10-09 10:40:35 +01001315 void (*mcdi_reboot_detected)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001316 void (*irq_enable_master)(struct efx_nic *efx);
Jon Cooper942e2982016-08-26 15:13:30 +01001317 int (*irq_test_generate)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001318 void (*irq_disable_non_ev)(struct efx_nic *efx);
1319 irqreturn_t (*irq_handle_msi)(int irq, void *dev_id);
1320 irqreturn_t (*irq_handle_legacy)(int irq, void *dev_id);
1321 int (*tx_probe)(struct efx_tx_queue *tx_queue);
1322 void (*tx_init)(struct efx_tx_queue *tx_queue);
1323 void (*tx_remove)(struct efx_tx_queue *tx_queue);
1324 void (*tx_write)(struct efx_tx_queue *tx_queue);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001325 unsigned int (*tx_limit_len)(struct efx_tx_queue *tx_queue,
1326 dma_addr_t dma_addr, unsigned int len);
Jon Cooper267c0152015-05-06 00:59:38 +01001327 int (*rx_push_rss_config)(struct efx_nic *efx, bool user,
Edward Creef74d1992017-01-17 12:01:53 +00001328 const u32 *rx_indir_table, const u8 *key);
Edward Creea707d182017-01-17 12:02:12 +00001329 int (*rx_pull_rss_config)(struct efx_nic *efx);
Edward Cree42356d92018-03-08 15:45:17 +00001330 int (*rx_push_rss_context_config)(struct efx_nic *efx,
1331 struct efx_rss_context *ctx,
1332 const u32 *rx_indir_table,
1333 const u8 *key);
1334 int (*rx_pull_rss_context_config)(struct efx_nic *efx,
1335 struct efx_rss_context *ctx);
1336 void (*rx_restore_rss_contexts)(struct efx_nic *efx);
Ben Hutchings86094f72013-08-21 19:51:04 +01001337 int (*rx_probe)(struct efx_rx_queue *rx_queue);
1338 void (*rx_init)(struct efx_rx_queue *rx_queue);
1339 void (*rx_remove)(struct efx_rx_queue *rx_queue);
1340 void (*rx_write)(struct efx_rx_queue *rx_queue);
1341 void (*rx_defer_refill)(struct efx_rx_queue *rx_queue);
1342 int (*ev_probe)(struct efx_channel *channel);
Jon Cooper261e4d92013-04-15 18:51:54 +01001343 int (*ev_init)(struct efx_channel *channel);
Ben Hutchings86094f72013-08-21 19:51:04 +01001344 void (*ev_fini)(struct efx_channel *channel);
1345 void (*ev_remove)(struct efx_channel *channel);
1346 int (*ev_process)(struct efx_channel *channel, int quota);
1347 void (*ev_read_ack)(struct efx_channel *channel);
1348 void (*ev_test_generate)(struct efx_channel *channel);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001349 int (*filter_table_probe)(struct efx_nic *efx);
1350 void (*filter_table_restore)(struct efx_nic *efx);
1351 void (*filter_table_remove)(struct efx_nic *efx);
1352 void (*filter_update_rx_scatter)(struct efx_nic *efx);
1353 s32 (*filter_insert)(struct efx_nic *efx,
1354 struct efx_filter_spec *spec, bool replace);
1355 int (*filter_remove_safe)(struct efx_nic *efx,
1356 enum efx_filter_priority priority,
1357 u32 filter_id);
1358 int (*filter_get_safe)(struct efx_nic *efx,
1359 enum efx_filter_priority priority,
1360 u32 filter_id, struct efx_filter_spec *);
Ben Hutchingsfbd79122013-11-21 19:15:03 +00001361 int (*filter_clear_rx)(struct efx_nic *efx,
1362 enum efx_filter_priority priority);
Ben Hutchingsadd72472012-11-08 01:46:53 +00001363 u32 (*filter_count_rx_used)(struct efx_nic *efx,
1364 enum efx_filter_priority priority);
1365 u32 (*filter_get_rx_id_limit)(struct efx_nic *efx);
1366 s32 (*filter_get_rx_ids)(struct efx_nic *efx,
1367 enum efx_filter_priority priority,
1368 u32 *buf, u32 size);
1369#ifdef CONFIG_RFS_ACCEL
Ben Hutchingsadd72472012-11-08 01:46:53 +00001370 bool (*filter_rfs_expire_one)(struct efx_nic *efx, u32 flow_id,
1371 unsigned int index);
1372#endif
Ben Hutchings45a3fd52012-11-28 04:38:14 +00001373#ifdef CONFIG_SFC_MTD
1374 int (*mtd_probe)(struct efx_nic *efx);
1375 void (*mtd_rename)(struct efx_mtd_partition *part);
1376 int (*mtd_read)(struct mtd_info *mtd, loff_t start, size_t len,
1377 size_t *retlen, u8 *buffer);
1378 int (*mtd_erase)(struct mtd_info *mtd, loff_t start, size_t len);
1379 int (*mtd_write)(struct mtd_info *mtd, loff_t start, size_t len,
1380 size_t *retlen, const u8 *buffer);
1381 int (*mtd_sync)(struct mtd_info *mtd);
1382#endif
Laurence Evans977a5d52013-03-07 11:46:58 +00001383 void (*ptp_write_host_time)(struct efx_nic *efx, u32 host_time);
Jon Cooperbd9a2652013-11-18 12:54:41 +00001384 int (*ptp_set_ts_sync_events)(struct efx_nic *efx, bool en, bool temp);
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001385 int (*ptp_set_ts_config)(struct efx_nic *efx,
1386 struct hwtstamp_config *init);
Shradha Shah834e23d2015-05-06 00:55:58 +01001387 int (*sriov_configure)(struct efx_nic *efx, int num_vfs);
Andrew Rybchenko4a53ea82016-06-15 17:48:32 +01001388 int (*vlan_rx_add_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
1389 int (*vlan_rx_kill_vid)(struct efx_nic *efx, __be16 proto, u16 vid);
Bert Kenward08a7b29b2017-01-10 16:23:33 +00001390 int (*get_phys_port_id)(struct efx_nic *efx,
1391 struct netdev_phys_item_id *ppid);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001392 int (*sriov_init)(struct efx_nic *efx);
1393 void (*sriov_fini)(struct efx_nic *efx);
Shradha Shahd98a4ff2014-11-05 12:16:46 +00001394 bool (*sriov_wanted)(struct efx_nic *efx);
1395 void (*sriov_reset)(struct efx_nic *efx);
Shradha Shah7fa8d542015-05-06 00:55:13 +01001396 void (*sriov_flr)(struct efx_nic *efx, unsigned vf_i);
1397 int (*sriov_set_vf_mac)(struct efx_nic *efx, int vf_i, u8 *mac);
1398 int (*sriov_set_vf_vlan)(struct efx_nic *efx, int vf_i, u16 vlan,
1399 u8 qos);
1400 int (*sriov_set_vf_spoofchk)(struct efx_nic *efx, int vf_i,
1401 bool spoofchk);
1402 int (*sriov_get_vf_config)(struct efx_nic *efx, int vf_i,
1403 struct ifla_vf_info *ivi);
Edward Cree4392dc62015-05-20 11:12:13 +01001404 int (*sriov_set_vf_link_state)(struct efx_nic *efx, int vf_i,
1405 int link_state);
Daniel Pieczko6d8aaaf2015-05-06 00:57:34 +01001406 int (*vswitching_probe)(struct efx_nic *efx);
1407 int (*vswitching_restore)(struct efx_nic *efx);
1408 void (*vswitching_remove)(struct efx_nic *efx);
Daniel Pieczko0d5e0fb2015-05-20 11:10:20 +01001409 int (*get_mac_address)(struct efx_nic *efx, unsigned char *perm_addr);
Shradha Shah910c8782015-05-20 11:12:48 +01001410 int (*set_mac_address)(struct efx_nic *efx);
Edward Cree46d1efd2016-11-17 10:52:36 +00001411 u32 (*tso_versions)(struct efx_nic *efx);
Jon Coopere5fbd972017-02-08 16:52:10 +00001412 int (*udp_tnl_push_ports)(struct efx_nic *efx);
1413 int (*udp_tnl_add_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
1414 bool (*udp_tnl_has_port)(struct efx_nic *efx, __be16 port);
1415 int (*udp_tnl_del_port)(struct efx_nic *efx, struct efx_udp_tunnel tnl);
Steve Hodgsonb895d732009-11-28 05:35:00 +00001416
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001417 int revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001418 unsigned int txd_ptr_tbl_base;
1419 unsigned int rxd_ptr_tbl_base;
1420 unsigned int buf_tbl_base;
1421 unsigned int evq_ptr_tbl_base;
1422 unsigned int evq_rptr_tbl_base;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +01001423 u64 max_dma_mask;
Jon Cooper43a37392012-10-18 15:49:54 +01001424 unsigned int rx_prefix_size;
1425 unsigned int rx_hash_offset;
Jon Cooperbd9a2652013-11-18 12:54:41 +00001426 unsigned int rx_ts_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001427 unsigned int rx_buffer_padding;
Ben Hutchings85740cdf2013-01-29 23:33:15 +00001428 bool can_rx_scatter;
Jon Coopere8c68c02013-03-08 10:18:28 +00001429 bool always_rx_scatter;
Edward Creede1deff2017-01-13 21:20:14 +00001430 bool option_descriptors;
Andrew Rybchenko6f9f6ec2017-02-13 14:57:39 +00001431 unsigned int min_interrupt_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001432 unsigned int max_interrupt_mode;
Ben Hutchingscc180b62011-12-08 19:51:47 +00001433 unsigned int timer_period_max;
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001434 netdev_features_t offload_features;
Ben Hutchingsdf2cd8a2012-09-19 00:56:18 +01001435 int mcdi_max_ver;
Ben Hutchingsadd72472012-11-08 01:46:53 +00001436 unsigned int max_rx_ip_filters;
Daniel Pieczko9ec06592013-11-21 17:11:25 +00001437 u32 hwtstamp_filters;
Edward Creef74d1992017-01-17 12:01:53 +00001438 unsigned int rx_hash_key_size;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001439};
1440
1441/**************************************************************************
1442 *
1443 * Prototypes and inline functions
1444 *
1445 *************************************************************************/
1446
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001447static inline struct efx_channel *
1448efx_get_channel(struct efx_nic *efx, unsigned index)
1449{
Edward Creee01b16a2016-12-02 15:51:33 +00001450 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_channels);
Ben Hutchings8313aca2010-09-10 06:41:57 +00001451 return efx->channel[index];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001452}
1453
Ben Hutchings8ceee662008-04-27 12:55:59 +01001454/* Iterate over all used channels */
1455#define efx_for_each_channel(_channel, _efx) \
Ben Hutchings8313aca2010-09-10 06:41:57 +00001456 for (_channel = (_efx)->channel[0]; \
1457 _channel; \
1458 _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
1459 (_efx)->channel[_channel->channel + 1] : NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001460
Ben Hutchings7f967c02012-02-13 23:45:02 +00001461/* Iterate over all used channels in reverse */
1462#define efx_for_each_channel_rev(_channel, _efx) \
1463 for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
1464 _channel; \
1465 _channel = _channel->channel ? \
1466 (_efx)->channel[_channel->channel - 1] : NULL)
1467
Ben Hutchings97653432011-01-12 18:26:56 +00001468static inline struct efx_tx_queue *
1469efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
1470{
Edward Creee01b16a2016-12-02 15:51:33 +00001471 EFX_WARN_ON_ONCE_PARANOID(index >= efx->n_tx_channels ||
1472 type >= EFX_TXQ_TYPES);
Ben Hutchings97653432011-01-12 18:26:56 +00001473 return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
1474}
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001475
Ben Hutchings525da902011-02-07 23:04:38 +00001476static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
1477{
Edward Cree2935e3c2018-01-25 17:26:06 +00001478 return channel->type && channel->type->want_txqs &&
1479 channel->type->want_txqs(channel);
Ben Hutchings525da902011-02-07 23:04:38 +00001480}
1481
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001482static inline struct efx_tx_queue *
1483efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
1484{
Edward Creee01b16a2016-12-02 15:51:33 +00001485 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_tx_queues(channel) ||
1486 type >= EFX_TXQ_TYPES);
Ben Hutchings525da902011-02-07 23:04:38 +00001487 return &channel->tx_queue[type];
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001488}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001489
Ben Hutchings94b274b2011-01-10 21:18:20 +00001490static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
1491{
1492 return !(tx_queue->efx->net_dev->num_tc < 2 &&
1493 tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
1494}
1495
Ben Hutchings8ceee662008-04-27 12:55:59 +01001496/* Iterate over all TX queues belonging to a channel */
1497#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001498 if (!efx_channel_has_tx_queues(_channel)) \
1499 ; \
1500 else \
1501 for (_tx_queue = (_channel)->tx_queue; \
Ben Hutchings94b274b2011-01-10 21:18:20 +00001502 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
1503 efx_tx_queue_used(_tx_queue); \
Ben Hutchings525da902011-02-07 23:04:38 +00001504 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001505
Ben Hutchings94b274b2011-01-10 21:18:20 +00001506/* Iterate over all possible TX queues belonging to a channel */
1507#define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
Ben Hutchings73e00262012-02-23 00:45:50 +00001508 if (!efx_channel_has_tx_queues(_channel)) \
1509 ; \
1510 else \
1511 for (_tx_queue = (_channel)->tx_queue; \
1512 _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
1513 _tx_queue++)
Ben Hutchings94b274b2011-01-10 21:18:20 +00001514
Ben Hutchings525da902011-02-07 23:04:38 +00001515static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
1516{
Stuart Hodgson79d68b32012-07-16 17:08:33 +01001517 return channel->rx_queue.core_index >= 0;
Ben Hutchings525da902011-02-07 23:04:38 +00001518}
1519
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001520static inline struct efx_rx_queue *
1521efx_channel_get_rx_queue(struct efx_channel *channel)
1522{
Edward Creee01b16a2016-12-02 15:51:33 +00001523 EFX_WARN_ON_ONCE_PARANOID(!efx_channel_has_rx_queue(channel));
Ben Hutchings525da902011-02-07 23:04:38 +00001524 return &channel->rx_queue;
Ben Hutchingsf7d12cd2010-09-10 06:41:47 +00001525}
1526
Ben Hutchings8ceee662008-04-27 12:55:59 +01001527/* Iterate over all RX queues belonging to a channel */
1528#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchings525da902011-02-07 23:04:38 +00001529 if (!efx_channel_has_rx_queue(_channel)) \
1530 ; \
1531 else \
1532 for (_rx_queue = &(_channel)->rx_queue; \
1533 _rx_queue; \
1534 _rx_queue = NULL)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001535
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001536static inline struct efx_channel *
1537efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
1538{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001539 return container_of(rx_queue, struct efx_channel, rx_queue);
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001540}
1541
1542static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
1543{
Ben Hutchings8313aca2010-09-10 06:41:57 +00001544 return efx_rx_queue_channel(rx_queue)->channel;
Ben Hutchingsba1e8a32010-09-10 06:41:36 +00001545}
1546
Ben Hutchings8ceee662008-04-27 12:55:59 +01001547/* Returns a pointer to the specified receive buffer in the RX
1548 * descriptor queue.
1549 */
1550static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
1551 unsigned int index)
1552{
Eric Dumazet807540b2010-09-23 05:40:09 +00001553 return &rx_queue->buffer[index];
Ben Hutchings8ceee662008-04-27 12:55:59 +01001554}
1555
Ben Hutchings8ceee662008-04-27 12:55:59 +01001556/**
1557 * EFX_MAX_FRAME_LEN - calculate maximum frame length
1558 *
1559 * This calculates the maximum frame length that will be used for a
1560 * given MTU. The frame length will be equal to the MTU plus a
1561 * constant amount of header space and padding. This is the quantity
1562 * that the net driver will program into the MAC as the maximum frame
1563 * length.
1564 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001565 * The 10G MAC requires 8-byte alignment on the frame
Ben Hutchings8ceee662008-04-27 12:55:59 +01001566 * length, so we round up to the nearest 8.
Ben Hutchingscc117632009-08-26 08:17:59 +00001567 *
1568 * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
1569 * XGMII cycle). If the frame length reaches the maximum value in the
1570 * same cycle, the XMAC can miss the IPG altogether. We work around
1571 * this by adding a further 16 bytes.
Ben Hutchings8ceee662008-04-27 12:55:59 +01001572 */
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001573#define EFX_FRAME_PAD 16
Ben Hutchings8ceee662008-04-27 12:55:59 +01001574#define EFX_MAX_FRAME_LEN(mtu) \
Jarod Wilson6f24e5d2015-11-30 17:12:21 -05001575 (ALIGN(((mtu) + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN + EFX_FRAME_PAD), 8))
Ben Hutchings8ceee662008-04-27 12:55:59 +01001576
Stuart Hodgson7c236c42012-09-03 11:09:36 +01001577static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
1578{
1579 return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
1580}
1581static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
1582{
1583 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1584}
Ben Hutchings8ceee662008-04-27 12:55:59 +01001585
Martin Habetse4478ad2016-06-15 17:51:07 +01001586/* Get all supported features.
1587 * If a feature is not fixed, it is present in hw_features.
1588 * If a feature is fixed, it does not present in hw_features, but
1589 * always in features.
1590 */
1591static inline netdev_features_t efx_supported_features(const struct efx_nic *efx)
1592{
1593 const struct net_device *net_dev = efx->net_dev;
1594
1595 return net_dev->features | net_dev->hw_features;
1596}
1597
Bert Kenwarde9117e52016-11-17 10:51:54 +00001598/* Get the current TX queue insert index. */
1599static inline unsigned int
1600efx_tx_queue_get_insert_index(const struct efx_tx_queue *tx_queue)
1601{
1602 return tx_queue->insert_count & tx_queue->ptr_mask;
1603}
1604
1605/* Get a TX buffer. */
1606static inline struct efx_tx_buffer *
1607__efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1608{
1609 return &tx_queue->buffer[efx_tx_queue_get_insert_index(tx_queue)];
1610}
1611
1612/* Get a TX buffer, checking it's not currently in use. */
1613static inline struct efx_tx_buffer *
1614efx_tx_queue_get_insert_buffer(const struct efx_tx_queue *tx_queue)
1615{
1616 struct efx_tx_buffer *buffer =
1617 __efx_tx_queue_get_insert_buffer(tx_queue);
1618
Edward Creee01b16a2016-12-02 15:51:33 +00001619 EFX_WARN_ON_ONCE_PARANOID(buffer->len);
1620 EFX_WARN_ON_ONCE_PARANOID(buffer->flags);
1621 EFX_WARN_ON_ONCE_PARANOID(buffer->unmap_len);
Bert Kenwarde9117e52016-11-17 10:51:54 +00001622
1623 return buffer;
1624}
1625
Ben Hutchings8ceee662008-04-27 12:55:59 +01001626#endif /* EFX_NET_DRIVER_H */