Thomas Gleixner | 4159740 | 2019-05-31 01:09:58 -0700 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0-only */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
| 3 | * |
| 4 | * Alchemy Au1x00 ethernet driver include file |
| 5 | * |
| 6 | * Author: Pete Popov <ppopov@mvista.com> |
| 7 | * |
| 8 | * Copyright 2001 MontaVista Software Inc. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | |
| 12 | #define MAC_IOSIZE 0x10000 |
| 13 | #define NUM_RX_DMA 4 /* Au1x00 has 4 rx hardware descriptors */ |
| 14 | #define NUM_TX_DMA 4 /* Au1x00 has 4 tx hardware descriptors */ |
| 15 | |
| 16 | #define NUM_RX_BUFFS 4 |
| 17 | #define NUM_TX_BUFFS 4 |
| 18 | #define MAX_BUF_SIZE 2048 |
| 19 | |
Florian Fainelli | 2cc3c6b | 2010-04-06 22:09:06 +0000 | [diff] [blame] | 20 | #define ETH_TX_TIMEOUT (HZ/4) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #define MAC_MIN_PKT_SIZE 64 |
| 22 | |
| 23 | #define MULTICAST_FILTER_LIMIT 64 |
| 24 | |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 25 | /* |
| 26 | * Data Buffer Descriptor. Data buffers must be aligned on 32 byte |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | * boundary for both, receive and transmit. |
| 28 | */ |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 29 | struct db_dest { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | struct db_dest *pnext; |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 31 | u32 *vaddr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | dma_addr_t dma_addr; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 33 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 34 | |
| 35 | /* |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 36 | * The transmit and receive descriptors are memory |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | * mapped registers. |
| 38 | */ |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 39 | struct tx_dma { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | u32 status; |
| 41 | u32 buff_stat; |
| 42 | u32 len; |
| 43 | u32 pad; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 44 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 46 | struct rx_dma { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | u32 status; |
| 48 | u32 buff_stat; |
| 49 | u32 pad[2]; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 50 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | |
| 52 | |
| 53 | /* |
| 54 | * MAC control registers, memory mapped. |
| 55 | */ |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 56 | struct mac_reg { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | u32 control; |
| 58 | u32 mac_addr_high; |
| 59 | u32 mac_addr_low; |
| 60 | u32 multi_hash_high; |
| 61 | u32 multi_hash_low; |
| 62 | u32 mii_control; |
| 63 | u32 mii_data; |
| 64 | u32 flow_control; |
| 65 | u32 vlan1_tag; |
| 66 | u32 vlan2_tag; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 67 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 68 | |
| 69 | |
| 70 | struct au1000_private { |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 71 | struct db_dest *pDBfree; |
| 72 | struct db_dest db[NUM_RX_BUFFS+NUM_TX_BUFFS]; |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 73 | struct rx_dma *rx_dma_ring[NUM_RX_DMA]; |
| 74 | struct tx_dma *tx_dma_ring[NUM_TX_DMA]; |
Florian Fainelli | 3441592 | 2010-09-08 11:11:25 +0000 | [diff] [blame] | 75 | struct db_dest *rx_db_inuse[NUM_RX_DMA]; |
| 76 | struct db_dest *tx_db_inuse[NUM_TX_DMA]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | u32 rx_head; |
| 78 | u32 tx_head; |
| 79 | u32 tx_tail; |
| 80 | u32 tx_full; |
| 81 | |
| 82 | int mac_id; |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 83 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 84 | int mac_enabled; /* whether MAC is currently enabled and running |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 85 | * (req. for mdio) |
| 86 | */ |
Herbert Valerio Riedel | 0638dec | 2006-06-01 09:41:04 +0200 | [diff] [blame] | 87 | |
| 88 | int old_link; /* used by au1000_adjust_link */ |
| 89 | int old_speed; |
| 90 | int old_duplex; |
| 91 | |
Lennert Buytenhek | 298cf9b | 2008-10-08 16:29:57 -0700 | [diff] [blame] | 92 | struct mii_bus *mii_bus; |
Jeff Garzik | 6aa20a2 | 2006-09-13 13:24:59 -0400 | [diff] [blame] | 93 | |
Florian Fainelli | bd2302c | 2009-11-10 01:13:38 +0100 | [diff] [blame] | 94 | /* PHY configuration */ |
| 95 | int phy_static_config; |
| 96 | int phy_search_highest_addr; |
| 97 | int phy1_search_mac0; |
| 98 | |
| 99 | int phy_addr; |
| 100 | int phy_busid; |
| 101 | int phy_irq; |
| 102 | |
Florian Fainelli | 18b8e15 | 2010-09-08 11:11:40 +0000 | [diff] [blame] | 103 | /* These variables are just for quick access |
Florian Fainelli | dc99839 | 2010-09-08 11:11:59 +0000 | [diff] [blame] | 104 | * to certain regs addresses. |
| 105 | */ |
Florian Fainelli | d0e7cb5 | 2010-09-08 11:15:13 +0000 | [diff] [blame] | 106 | struct mac_reg *mac; /* mac registers */ |
| 107 | u32 *enable; /* address of MAC Enable Register */ |
Manuel Lauss | 553737a | 2011-08-02 19:50:57 +0200 | [diff] [blame] | 108 | void __iomem *macdma; /* base of MAC DMA port */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 109 | u32 vaddr; /* virtual address of rx/tx buffers */ |
| 110 | dma_addr_t dma_addr; /* dma address of rx/tx buffers */ |
| 111 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 112 | spinlock_t lock; /* Serialise access to device */ |
Florian Fainelli | 7cd2e6e | 2010-04-06 22:09:09 +0000 | [diff] [blame] | 113 | |
| 114 | u32 msg_enable; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 115 | }; |