blob: e3a3ed29db61db80cafd9ace489e132c9d1eda14 [file] [log] [blame]
Thomas Gleixner41597402019-05-31 01:09:58 -07001/* SPDX-License-Identifier: GPL-2.0-only */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 *
4 * Alchemy Au1x00 ethernet driver include file
5 *
6 * Author: Pete Popov <ppopov@mvista.com>
7 *
8 * Copyright 2001 MontaVista Software Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11
12#define MAC_IOSIZE 0x10000
13#define NUM_RX_DMA 4 /* Au1x00 has 4 rx hardware descriptors */
14#define NUM_TX_DMA 4 /* Au1x00 has 4 tx hardware descriptors */
15
16#define NUM_RX_BUFFS 4
17#define NUM_TX_BUFFS 4
18#define MAX_BUF_SIZE 2048
19
Florian Fainelli2cc3c6b2010-04-06 22:09:06 +000020#define ETH_TX_TIMEOUT (HZ/4)
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#define MAC_MIN_PKT_SIZE 64
22
23#define MULTICAST_FILTER_LIMIT 64
24
Jeff Garzik6aa20a22006-09-13 13:24:59 -040025/*
26 * Data Buffer Descriptor. Data buffers must be aligned on 32 byte
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 * boundary for both, receive and transmit.
28 */
Florian Fainelli34415922010-09-08 11:11:25 +000029struct db_dest {
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 struct db_dest *pnext;
Florian Fainellid0e7cb52010-09-08 11:15:13 +000031 u32 *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 dma_addr_t dma_addr;
Florian Fainelli34415922010-09-08 11:11:25 +000033};
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Jeff Garzik6aa20a22006-09-13 13:24:59 -040036 * The transmit and receive descriptors are memory
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 * mapped registers.
38 */
Florian Fainelli34415922010-09-08 11:11:25 +000039struct tx_dma {
Linus Torvalds1da177e2005-04-16 15:20:36 -070040 u32 status;
41 u32 buff_stat;
42 u32 len;
43 u32 pad;
Florian Fainelli34415922010-09-08 11:11:25 +000044};
Linus Torvalds1da177e2005-04-16 15:20:36 -070045
Florian Fainelli34415922010-09-08 11:11:25 +000046struct rx_dma {
Linus Torvalds1da177e2005-04-16 15:20:36 -070047 u32 status;
48 u32 buff_stat;
49 u32 pad[2];
Florian Fainelli34415922010-09-08 11:11:25 +000050};
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52
53/*
54 * MAC control registers, memory mapped.
55 */
Florian Fainelli34415922010-09-08 11:11:25 +000056struct mac_reg {
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 u32 control;
58 u32 mac_addr_high;
59 u32 mac_addr_low;
60 u32 multi_hash_high;
61 u32 multi_hash_low;
62 u32 mii_control;
63 u32 mii_data;
64 u32 flow_control;
65 u32 vlan1_tag;
66 u32 vlan2_tag;
Florian Fainelli34415922010-09-08 11:11:25 +000067};
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
69
70struct au1000_private {
Florian Fainelli34415922010-09-08 11:11:25 +000071 struct db_dest *pDBfree;
72 struct db_dest db[NUM_RX_BUFFS+NUM_TX_BUFFS];
Florian Fainellid0e7cb52010-09-08 11:15:13 +000073 struct rx_dma *rx_dma_ring[NUM_RX_DMA];
74 struct tx_dma *tx_dma_ring[NUM_TX_DMA];
Florian Fainelli34415922010-09-08 11:11:25 +000075 struct db_dest *rx_db_inuse[NUM_RX_DMA];
76 struct db_dest *tx_db_inuse[NUM_TX_DMA];
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 u32 rx_head;
78 u32 tx_head;
79 u32 tx_tail;
80 u32 tx_full;
81
82 int mac_id;
Herbert Valerio Riedel0638dec2006-06-01 09:41:04 +020083
Florian Fainelli18b8e152010-09-08 11:11:40 +000084 int mac_enabled; /* whether MAC is currently enabled and running
Florian Fainellidc998392010-09-08 11:11:59 +000085 * (req. for mdio)
86 */
Herbert Valerio Riedel0638dec2006-06-01 09:41:04 +020087
88 int old_link; /* used by au1000_adjust_link */
89 int old_speed;
90 int old_duplex;
91
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -070092 struct mii_bus *mii_bus;
Jeff Garzik6aa20a22006-09-13 13:24:59 -040093
Florian Fainellibd2302c2009-11-10 01:13:38 +010094 /* PHY configuration */
95 int phy_static_config;
96 int phy_search_highest_addr;
97 int phy1_search_mac0;
98
99 int phy_addr;
100 int phy_busid;
101 int phy_irq;
102
Florian Fainelli18b8e152010-09-08 11:11:40 +0000103 /* These variables are just for quick access
Florian Fainellidc998392010-09-08 11:11:59 +0000104 * to certain regs addresses.
105 */
Florian Fainellid0e7cb52010-09-08 11:15:13 +0000106 struct mac_reg *mac; /* mac registers */
107 u32 *enable; /* address of MAC Enable Register */
Manuel Lauss553737a2011-08-02 19:50:57 +0200108 void __iomem *macdma; /* base of MAC DMA port */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 u32 vaddr; /* virtual address of rx/tx buffers */
110 dma_addr_t dma_addr; /* dma address of rx/tx buffers */
111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 spinlock_t lock; /* Serialise access to device */
Florian Fainelli7cd2e6e2010-04-06 22:09:09 +0000113
114 u32 msg_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115};