blob: dad0dd759de2f1addce8bc6c4d9188f95f244fe5 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Jiang Liu44380982014-10-27 16:12:02 +08002/*
3 * Support of MSI, HPET and DMAR interrupts.
4 *
5 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
6 * Moved from arch/x86/kernel/apic/io_apic.c.
Jiang Liu52f518a2015-04-13 14:11:35 +08007 * Jiang Liu <jiang.liu@linux.intel.com>
8 * Convert to hierarchical irqdomain
Jiang Liu44380982014-10-27 16:12:02 +08009 */
10#include <linux/mm.h>
11#include <linux/interrupt.h>
Nicolai Stange447ae312018-07-29 12:15:33 +020012#include <linux/irq.h>
Jiang Liu44380982014-10-27 16:12:02 +080013#include <linux/pci.h>
14#include <linux/dmar.h>
15#include <linux/hpet.h>
16#include <linux/msi.h>
Jiang Liud746d1e2015-04-14 10:30:09 +080017#include <asm/irqdomain.h>
Jiang Liu44380982014-10-27 16:12:02 +080018#include <asm/msidef.h>
19#include <asm/hpet.h>
20#include <asm/hw_irq.h>
21#include <asm/apic.h>
22#include <asm/irq_remapping.h>
23
Jiang Liu52f518a2015-04-13 14:11:35 +080024static struct irq_domain *msi_default_domain;
25
Jiang Liu3cb96f02015-04-13 14:11:34 +080026static void irq_msi_compose_msg(struct irq_data *data, struct msi_msg *msg)
27{
28 struct irq_cfg *cfg = irqd_cfg(data);
29
30 msg->address_hi = MSI_ADDR_BASE_HI;
31
32 if (x2apic_enabled())
33 msg->address_hi |= MSI_ADDR_EXT_DEST_ID(cfg->dest_apicid);
34
35 msg->address_lo =
36 MSI_ADDR_BASE_LO |
37 ((apic->irq_dest_mode == 0) ?
38 MSI_ADDR_DEST_MODE_PHYSICAL :
39 MSI_ADDR_DEST_MODE_LOGICAL) |
Thomas Gleixnera31e58e2017-12-28 11:33:33 +010040 MSI_ADDR_REDIRECTION_CPU |
Jiang Liu3cb96f02015-04-13 14:11:34 +080041 MSI_ADDR_DEST_ID(cfg->dest_apicid);
42
43 msg->data =
44 MSI_DATA_TRIGGER_EDGE |
45 MSI_DATA_LEVEL_ASSERT |
Thomas Gleixnera31e58e2017-12-28 11:33:33 +010046 MSI_DATA_DELIVERY_FIXED |
Jiang Liu3cb96f02015-04-13 14:11:34 +080047 MSI_DATA_VECTOR(cfg->vector);
48}
49
Jiang Liu44380982014-10-27 16:12:02 +080050/*
51 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
52 * which implement the MSI or MSI-X Capability Structure.
53 */
Jiang Liu52f518a2015-04-13 14:11:35 +080054static struct irq_chip pci_msi_controller = {
Jiang Liu44380982014-10-27 16:12:02 +080055 .name = "PCI-MSI",
56 .irq_unmask = pci_msi_unmask_irq,
57 .irq_mask = pci_msi_mask_irq,
Jiang Liu52f518a2015-04-13 14:11:35 +080058 .irq_ack = irq_chip_ack_parent,
Jiang Liu52f518a2015-04-13 14:11:35 +080059 .irq_retrigger = irq_chip_retrigger_hierarchy,
Jiang Liu52f518a2015-04-13 14:11:35 +080060 .irq_compose_msi_msg = irq_msi_compose_msg,
Jiang Liu44380982014-10-27 16:12:02 +080061 .flags = IRQCHIP_SKIP_SET_WAKE,
62};
63
Jiang Liu44380982014-10-27 16:12:02 +080064int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
65{
Jiang Liu52f518a2015-04-13 14:11:35 +080066 struct irq_domain *domain;
67 struct irq_alloc_info info;
Jiang Liu44380982014-10-27 16:12:02 +080068
Jiang Liu52f518a2015-04-13 14:11:35 +080069 init_irq_alloc_info(&info, NULL);
70 info.type = X86_IRQ_ALLOC_TYPE_MSI;
71 info.msi_dev = dev;
Jiang Liu44380982014-10-27 16:12:02 +080072
Jiang Liu52f518a2015-04-13 14:11:35 +080073 domain = irq_remapping_get_irq_domain(&info);
74 if (domain == NULL)
75 domain = msi_default_domain;
76 if (domain == NULL)
77 return -ENOSYS;
Jiang Liu44380982014-10-27 16:12:02 +080078
Christoph Hellwig699c4ce2017-02-08 18:17:44 +010079 return msi_domain_alloc_irqs(domain, &dev->dev, nvec);
Jiang Liu44380982014-10-27 16:12:02 +080080}
81
82void native_teardown_msi_irq(unsigned int irq)
83{
Jiang Liu4c8f9962015-04-13 14:11:26 +080084 irq_domain_free_irqs(irq, 1);
Jiang Liu44380982014-10-27 16:12:02 +080085}
86
Jiang Liu52f518a2015-04-13 14:11:35 +080087static irq_hw_number_t pci_msi_get_hwirq(struct msi_domain_info *info,
88 msi_alloc_info_t *arg)
89{
90 return arg->msi_hwirq;
91}
92
Jake Oshinsc8f3e512015-12-10 17:52:59 +000093int pci_msi_prepare(struct irq_domain *domain, struct device *dev, int nvec,
94 msi_alloc_info_t *arg)
Jiang Liu52f518a2015-04-13 14:11:35 +080095{
96 struct pci_dev *pdev = to_pci_dev(dev);
97 struct msi_desc *desc = first_pci_msi_entry(pdev);
98
99 init_irq_alloc_info(arg, NULL);
100 arg->msi_dev = pdev;
101 if (desc->msi_attrib.is_msix) {
102 arg->type = X86_IRQ_ALLOC_TYPE_MSIX;
103 } else {
104 arg->type = X86_IRQ_ALLOC_TYPE_MSI;
105 arg->flags |= X86_IRQ_ALLOC_CONTIGUOUS_VECTORS;
106 }
107
108 return 0;
109}
Jake Oshinsc8f3e512015-12-10 17:52:59 +0000110EXPORT_SYMBOL_GPL(pci_msi_prepare);
Jiang Liu52f518a2015-04-13 14:11:35 +0800111
Jake Oshinsc8f3e512015-12-10 17:52:59 +0000112void pci_msi_set_desc(msi_alloc_info_t *arg, struct msi_desc *desc)
Jiang Liu52f518a2015-04-13 14:11:35 +0800113{
114 arg->msi_hwirq = pci_msi_domain_calc_hwirq(arg->msi_dev, desc);
115}
Jake Oshinsc8f3e512015-12-10 17:52:59 +0000116EXPORT_SYMBOL_GPL(pci_msi_set_desc);
Jiang Liu52f518a2015-04-13 14:11:35 +0800117
118static struct msi_domain_ops pci_msi_domain_ops = {
119 .get_hwirq = pci_msi_get_hwirq,
120 .msi_prepare = pci_msi_prepare,
121 .set_desc = pci_msi_set_desc,
122};
123
124static struct msi_domain_info pci_msi_domain_info = {
125 .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
Jiang Liu68682a22015-04-13 14:11:46 +0800126 MSI_FLAG_PCI_MSIX,
Jiang Liu52f518a2015-04-13 14:11:35 +0800127 .ops = &pci_msi_domain_ops,
128 .chip = &pci_msi_controller,
129 .handler = handle_edge_irq,
130 .handler_name = "edge",
131};
132
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200133void __init arch_init_msi_domain(struct irq_domain *parent)
Jiang Liu52f518a2015-04-13 14:11:35 +0800134{
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200135 struct fwnode_handle *fn;
136
Jiang Liu52f518a2015-04-13 14:11:35 +0800137 if (disable_apic)
138 return;
139
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200140 fn = irq_domain_alloc_named_fwnode("PCI-MSI");
141 if (fn) {
142 msi_default_domain =
143 pci_msi_create_irq_domain(fn, &pci_msi_domain_info,
144 parent);
145 irq_domain_free_fwnode(fn);
146 }
Jiang Liu52f518a2015-04-13 14:11:35 +0800147 if (!msi_default_domain)
148 pr_warn("failed to initialize irqdomain for MSI/MSI-x.\n");
149}
150
151#ifdef CONFIG_IRQ_REMAP
Jiang Liu68682a22015-04-13 14:11:46 +0800152static struct irq_chip pci_msi_ir_controller = {
153 .name = "IR-PCI-MSI",
154 .irq_unmask = pci_msi_unmask_irq,
155 .irq_mask = pci_msi_mask_irq,
156 .irq_ack = irq_chip_ack_parent,
Jiang Liu68682a22015-04-13 14:11:46 +0800157 .irq_retrigger = irq_chip_retrigger_hierarchy,
Feng Wua2f1c8b2015-05-19 17:07:15 +0800158 .irq_set_vcpu_affinity = irq_chip_set_vcpu_affinity_parent,
Jiang Liu68682a22015-04-13 14:11:46 +0800159 .flags = IRQCHIP_SKIP_SET_WAKE,
160};
161
162static struct msi_domain_info pci_msi_ir_domain_info = {
163 .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
164 MSI_FLAG_MULTI_PCI_MSI | MSI_FLAG_PCI_MSIX,
165 .ops = &pci_msi_domain_ops,
166 .chip = &pci_msi_ir_controller,
167 .handler = handle_edge_irq,
168 .handler_name = "edge",
169};
170
Thomas Gleixner667724c2017-06-20 01:37:10 +0200171struct irq_domain *arch_create_remap_msi_irq_domain(struct irq_domain *parent,
172 const char *name, int id)
173{
174 struct fwnode_handle *fn;
175 struct irq_domain *d;
176
177 fn = irq_domain_alloc_named_id_fwnode(name, id);
178 if (!fn)
179 return NULL;
180 d = pci_msi_create_irq_domain(fn, &pci_msi_ir_domain_info, parent);
181 irq_domain_free_fwnode(fn);
182 return d;
183}
Jiang Liu52f518a2015-04-13 14:11:35 +0800184#endif
185
Jiang Liu44380982014-10-27 16:12:02 +0800186#ifdef CONFIG_DMAR_TABLE
Jiang Liu62ac1782015-04-13 14:11:48 +0800187static void dmar_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
188{
189 dmar_msi_write(data->irq, msg);
190}
191
Jiang Liu0921f1d2015-04-13 14:11:42 +0800192static struct irq_chip dmar_msi_controller = {
Jiang Liu81dabe22015-04-13 14:11:45 +0800193 .name = "DMAR-MSI",
Jiang Liu44380982014-10-27 16:12:02 +0800194 .irq_unmask = dmar_msi_unmask,
195 .irq_mask = dmar_msi_mask,
Jiang Liu0921f1d2015-04-13 14:11:42 +0800196 .irq_ack = irq_chip_ack_parent,
Jiang Liue390d892015-04-13 14:11:49 +0800197 .irq_set_affinity = msi_domain_set_affinity,
Jiang Liu0921f1d2015-04-13 14:11:42 +0800198 .irq_retrigger = irq_chip_retrigger_hierarchy,
199 .irq_compose_msi_msg = irq_msi_compose_msg,
Jiang Liu62ac1782015-04-13 14:11:48 +0800200 .irq_write_msi_msg = dmar_msi_write_msg,
Jiang Liu44380982014-10-27 16:12:02 +0800201 .flags = IRQCHIP_SKIP_SET_WAKE,
202};
203
Jiang Liue390d892015-04-13 14:11:49 +0800204static irq_hw_number_t dmar_msi_get_hwirq(struct msi_domain_info *info,
205 msi_alloc_info_t *arg)
Jiang Liu44380982014-10-27 16:12:02 +0800206{
Jiang Liue390d892015-04-13 14:11:49 +0800207 return arg->dmar_id;
Jiang Liu0921f1d2015-04-13 14:11:42 +0800208}
209
Jiang Liue390d892015-04-13 14:11:49 +0800210static int dmar_msi_init(struct irq_domain *domain,
211 struct msi_domain_info *info, unsigned int virq,
212 irq_hw_number_t hwirq, msi_alloc_info_t *arg)
Jiang Liu0921f1d2015-04-13 14:11:42 +0800213{
Jiang Liue390d892015-04-13 14:11:49 +0800214 irq_domain_set_info(domain, virq, arg->dmar_id, info->chip, NULL,
215 handle_edge_irq, arg->dmar_data, "edge");
216
217 return 0;
Jiang Liu0921f1d2015-04-13 14:11:42 +0800218}
219
Jiang Liue390d892015-04-13 14:11:49 +0800220static struct msi_domain_ops dmar_msi_domain_ops = {
221 .get_hwirq = dmar_msi_get_hwirq,
222 .msi_init = dmar_msi_init,
223};
Jiang Liu0921f1d2015-04-13 14:11:42 +0800224
Jiang Liue390d892015-04-13 14:11:49 +0800225static struct msi_domain_info dmar_msi_domain_info = {
226 .ops = &dmar_msi_domain_ops,
227 .chip = &dmar_msi_controller,
Jiang Liu0921f1d2015-04-13 14:11:42 +0800228};
229
230static struct irq_domain *dmar_get_irq_domain(void)
231{
232 static struct irq_domain *dmar_domain;
233 static DEFINE_MUTEX(dmar_lock);
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200234 struct fwnode_handle *fn;
Jiang Liu0921f1d2015-04-13 14:11:42 +0800235
236 mutex_lock(&dmar_lock);
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200237 if (dmar_domain)
238 goto out;
Jiang Liu0921f1d2015-04-13 14:11:42 +0800239
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200240 fn = irq_domain_alloc_named_fwnode("DMAR-MSI");
241 if (fn) {
242 dmar_domain = msi_create_irq_domain(fn, &dmar_msi_domain_info,
243 x86_vector_domain);
244 irq_domain_free_fwnode(fn);
245 }
246out:
247 mutex_unlock(&dmar_lock);
Jiang Liu0921f1d2015-04-13 14:11:42 +0800248 return dmar_domain;
249}
250
251int dmar_alloc_hwirq(int id, int node, void *arg)
252{
253 struct irq_domain *domain = dmar_get_irq_domain();
254 struct irq_alloc_info info;
255
256 if (!domain)
257 return -1;
258
259 init_irq_alloc_info(&info, NULL);
260 info.type = X86_IRQ_ALLOC_TYPE_DMAR;
261 info.dmar_id = id;
262 info.dmar_data = arg;
263
264 return irq_domain_alloc_irqs(domain, 1, node, &info);
Jiang Liua62b32c2015-04-13 14:11:29 +0800265}
266
267void dmar_free_hwirq(int irq)
268{
269 irq_domain_free_irqs(irq, 1);
270}
Jiang Liu44380982014-10-27 16:12:02 +0800271#endif
272
273/*
274 * MSI message composition
275 */
276#ifdef CONFIG_HPET_TIMER
Jiang Liu3cb96f02015-04-13 14:11:34 +0800277static inline int hpet_dev_id(struct irq_domain *domain)
278{
Jiang Liue390d892015-04-13 14:11:49 +0800279 struct msi_domain_info *info = msi_get_domain_info(domain);
Jiang Liu44380982014-10-27 16:12:02 +0800280
Jiang Liue390d892015-04-13 14:11:49 +0800281 return (int)(long)info->data;
Jiang Liu44380982014-10-27 16:12:02 +0800282}
283
Jiang Liu62ac1782015-04-13 14:11:48 +0800284static void hpet_msi_write_msg(struct irq_data *data, struct msi_msg *msg)
285{
Jiang Liuff96b4d2015-06-01 16:05:18 +0800286 hpet_msi_write(irq_data_get_irq_handler_data(data), msg);
Jiang Liu62ac1782015-04-13 14:11:48 +0800287}
288
Kees Cook404f6aa2016-08-08 16:29:06 -0700289static struct irq_chip hpet_msi_controller __ro_after_init = {
Jiang Liu81dabe22015-04-13 14:11:45 +0800290 .name = "HPET-MSI",
Jiang Liu44380982014-10-27 16:12:02 +0800291 .irq_unmask = hpet_msi_unmask,
292 .irq_mask = hpet_msi_mask,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800293 .irq_ack = irq_chip_ack_parent,
Jiang Liue390d892015-04-13 14:11:49 +0800294 .irq_set_affinity = msi_domain_set_affinity,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800295 .irq_retrigger = irq_chip_retrigger_hierarchy,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800296 .irq_compose_msi_msg = irq_msi_compose_msg,
Jiang Liu62ac1782015-04-13 14:11:48 +0800297 .irq_write_msi_msg = hpet_msi_write_msg,
Jiang Liu44380982014-10-27 16:12:02 +0800298 .flags = IRQCHIP_SKIP_SET_WAKE,
299};
300
Jiang Liue390d892015-04-13 14:11:49 +0800301static irq_hw_number_t hpet_msi_get_hwirq(struct msi_domain_info *info,
302 msi_alloc_info_t *arg)
Jiang Liu3cb96f02015-04-13 14:11:34 +0800303{
Jiang Liue390d892015-04-13 14:11:49 +0800304 return arg->hpet_index;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800305}
306
Jiang Liue390d892015-04-13 14:11:49 +0800307static int hpet_msi_init(struct irq_domain *domain,
308 struct msi_domain_info *info, unsigned int virq,
309 irq_hw_number_t hwirq, msi_alloc_info_t *arg)
Jiang Liu3cb96f02015-04-13 14:11:34 +0800310{
Jiang Liue390d892015-04-13 14:11:49 +0800311 irq_set_status_flags(virq, IRQ_MOVE_PCNTXT);
312 irq_domain_set_info(domain, virq, arg->hpet_index, info->chip, NULL,
313 handle_edge_irq, arg->hpet_data, "edge");
314
315 return 0;
316}
317
318static void hpet_msi_free(struct irq_domain *domain,
319 struct msi_domain_info *info, unsigned int virq)
320{
Jiang Liu3cb96f02015-04-13 14:11:34 +0800321 irq_clear_status_flags(virq, IRQ_MOVE_PCNTXT);
Jiang Liu3cb96f02015-04-13 14:11:34 +0800322}
323
Jiang Liue390d892015-04-13 14:11:49 +0800324static struct msi_domain_ops hpet_msi_domain_ops = {
325 .get_hwirq = hpet_msi_get_hwirq,
326 .msi_init = hpet_msi_init,
327 .msi_free = hpet_msi_free,
328};
Jiang Liu3cb96f02015-04-13 14:11:34 +0800329
Jiang Liue390d892015-04-13 14:11:49 +0800330static struct msi_domain_info hpet_msi_domain_info = {
331 .ops = &hpet_msi_domain_ops,
332 .chip = &hpet_msi_controller,
Jiang Liu3cb96f02015-04-13 14:11:34 +0800333};
334
335struct irq_domain *hpet_create_irq_domain(int hpet_id)
336{
Jiang Liue390d892015-04-13 14:11:49 +0800337 struct msi_domain_info *domain_info;
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200338 struct irq_domain *parent, *d;
339 struct irq_alloc_info info;
340 struct fwnode_handle *fn;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800341
342 if (x86_vector_domain == NULL)
343 return NULL;
344
Jiang Liue390d892015-04-13 14:11:49 +0800345 domain_info = kzalloc(sizeof(*domain_info), GFP_KERNEL);
346 if (!domain_info)
347 return NULL;
348
349 *domain_info = hpet_msi_domain_info;
350 domain_info->data = (void *)(long)hpet_id;
351
Jiang Liu3cb96f02015-04-13 14:11:34 +0800352 init_irq_alloc_info(&info, NULL);
353 info.type = X86_IRQ_ALLOC_TYPE_HPET;
354 info.hpet_id = hpet_id;
355 parent = irq_remapping_get_ir_irq_domain(&info);
356 if (parent == NULL)
357 parent = x86_vector_domain;
Jiang Liu68682a22015-04-13 14:11:46 +0800358 else
359 hpet_msi_controller.name = "IR-HPET-MSI";
Jiang Liu3cb96f02015-04-13 14:11:34 +0800360
Thomas Gleixnerf8f37ca2017-06-20 01:37:14 +0200361 fn = irq_domain_alloc_named_id_fwnode(hpet_msi_controller.name,
362 hpet_id);
363 if (!fn) {
364 kfree(domain_info);
365 return NULL;
366 }
367
368 d = msi_create_irq_domain(fn, domain_info, parent);
369 irq_domain_free_fwnode(fn);
370 return d;
Jiang Liu3cb96f02015-04-13 14:11:34 +0800371}
372
373int hpet_assign_irq(struct irq_domain *domain, struct hpet_dev *dev,
374 int dev_num)
375{
376 struct irq_alloc_info info;
377
378 init_irq_alloc_info(&info, NULL);
379 info.type = X86_IRQ_ALLOC_TYPE_HPET;
380 info.hpet_data = dev;
381 info.hpet_id = hpet_dev_id(domain);
382 info.hpet_index = dev_num;
383
Sergey Senozhatsky4a00c952015-05-11 18:56:49 +0900384 return irq_domain_alloc_irqs(domain, 1, NUMA_NO_NODE, &info);
Jiang Liu3cb96f02015-04-13 14:11:34 +0800385}
Jiang Liu44380982014-10-27 16:12:02 +0800386#endif