Greg Kroah-Hartman | b244131 | 2017-11-01 15:07:57 +0100 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 2 | #ifndef __HEAD_BOOKE_H__ |
| 3 | #define __HEAD_BOOKE_H__ |
| 4 | |
Torez Smith | 471c70f | 2010-03-05 10:43:01 +0000 | [diff] [blame] | 5 | #include <asm/ptrace.h> /* for STACK_FRAME_REGS_MARKER */ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 6 | #include <asm/kvm_asm.h> |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 7 | #include <asm/kvm_booke_hv_asm.h> |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 8 | |
Christophe Leroy | 1a4b739 | 2019-04-30 12:39:03 +0000 | [diff] [blame] | 9 | #ifdef __ASSEMBLY__ |
| 10 | |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 11 | /* |
| 12 | * Macros used for common Book-e exception handling |
| 13 | */ |
| 14 | |
| 15 | #define SET_IVOR(vector_number, vector_label) \ |
| 16 | li r26,vector_label@l; \ |
| 17 | mtspr SPRN_IVOR##vector_number,r26; \ |
| 18 | sync |
| 19 | |
Yuri Tikhonov | e124012 | 2009-01-29 01:40:44 +0000 | [diff] [blame] | 20 | #if (THREAD_SHIFT < 15) |
| 21 | #define ALLOC_STACK_FRAME(reg, val) \ |
| 22 | addi reg,reg,val |
| 23 | #else |
| 24 | #define ALLOC_STACK_FRAME(reg, val) \ |
| 25 | addis reg,reg,val@ha; \ |
| 26 | addi reg,reg,val@l |
| 27 | #endif |
| 28 | |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 29 | /* |
| 30 | * Macro used to get to thread save registers. |
| 31 | * Note that entries 0-3 are used for the prolog code, and the remaining |
| 32 | * entries are available for specific exception use in the event a handler |
| 33 | * requires more than 4 scratch registers. |
| 34 | */ |
| 35 | #define THREAD_NORMSAVE(offset) (THREAD_NORMSAVES + (offset * 4)) |
| 36 | |
Diana Craciun | 039daac | 2018-12-23 22:34:25 +0200 | [diff] [blame] | 37 | #ifdef CONFIG_PPC_FSL_BOOK3E |
| 38 | #define BOOKE_CLEAR_BTB(reg) \ |
| 39 | START_BTB_FLUSH_SECTION \ |
| 40 | BTB_FLUSH(reg) \ |
| 41 | END_BTB_FLUSH_SECTION |
| 42 | #else |
| 43 | #define BOOKE_CLEAR_BTB(reg) |
| 44 | #endif |
| 45 | |
| 46 | |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 47 | #define NORMAL_EXCEPTION_PROLOG(intno) \ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 48 | mtspr SPRN_SPRG_WSCRATCH0, r10; /* save one register */ \ |
| 49 | mfspr r10, SPRN_SPRG_THREAD; \ |
| 50 | stw r11, THREAD_NORMSAVE(0)(r10); \ |
| 51 | stw r13, THREAD_NORMSAVE(2)(r10); \ |
| 52 | mfcr r13; /* save CR in r13 for now */\ |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 53 | mfspr r11, SPRN_SRR1; \ |
| 54 | DO_KVM BOOKE_INTERRUPT_##intno SPRN_SRR1; \ |
| 55 | andi. r11, r11, MSR_PR; /* check whether user or kernel */\ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 56 | mr r11, r1; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 57 | beq 1f; \ |
Diana Craciun | 039daac | 2018-12-23 22:34:25 +0200 | [diff] [blame] | 58 | BOOKE_CLEAR_BTB(r11) \ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 59 | /* if from user, start at top of this thread's kernel stack */ \ |
Christophe Leroy | 8c1fc5a | 2019-01-31 10:08:54 +0000 | [diff] [blame] | 60 | lwz r11, TASK_STACK - THREAD(r10); \ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 61 | ALLOC_STACK_FRAME(r11, THREAD_SIZE); \ |
| 62 | 1 : subi r11, r11, INT_FRAME_SIZE; /* Allocate exception frame */ \ |
| 63 | stw r13, _CCR(r11); /* save various registers */ \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 64 | stw r12,GPR12(r11); \ |
| 65 | stw r9,GPR9(r11); \ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 66 | mfspr r13, SPRN_SPRG_RSCRATCH0; \ |
| 67 | stw r13, GPR10(r11); \ |
| 68 | lwz r12, THREAD_NORMSAVE(0)(r10); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 69 | stw r12,GPR11(r11); \ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 70 | lwz r13, THREAD_NORMSAVE(2)(r10); /* restore r13 */ \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 71 | mflr r10; \ |
| 72 | stw r10,_LINK(r11); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 73 | mfspr r12,SPRN_SRR0; \ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 74 | stw r1, GPR1(r11); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 75 | mfspr r9,SPRN_SRR1; \ |
Ashish Kalra | 1325a68 | 2011-04-22 16:48:27 -0500 | [diff] [blame] | 76 | stw r1, 0(r11); \ |
| 77 | mr r1, r11; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 78 | rlwinm r9,r9,0,14,12; /* clear MSR_WE (necessary?) */\ |
| 79 | stw r0,GPR0(r11); \ |
Torez Smith | 471c70f | 2010-03-05 10:43:01 +0000 | [diff] [blame] | 80 | lis r10, STACK_FRAME_REGS_MARKER@ha;/* exception frame marker */ \ |
| 81 | addi r10, r10, STACK_FRAME_REGS_MARKER@l; \ |
| 82 | stw r10, 8(r11); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 83 | SAVE_4GPRS(3, r11); \ |
| 84 | SAVE_2GPRS(7, r11) |
| 85 | |
Christophe Leroy | 1a4b739 | 2019-04-30 12:39:03 +0000 | [diff] [blame] | 86 | .macro SYSCALL_ENTRY trapno intno |
| 87 | mfspr r10, SPRN_SPRG_THREAD |
| 88 | #ifdef CONFIG_KVM_BOOKE_HV |
| 89 | BEGIN_FTR_SECTION |
| 90 | mtspr SPRN_SPRG_WSCRATCH0, r10 |
| 91 | stw r11, THREAD_NORMSAVE(0)(r10) |
| 92 | stw r13, THREAD_NORMSAVE(2)(r10) |
| 93 | mfcr r13 /* save CR in r13 for now */ |
| 94 | mfspr r11, SPRN_SRR1 |
| 95 | mtocrf 0x80, r11 /* check MSR[GS] without clobbering reg */ |
| 96 | bf 3, 1975f |
| 97 | b kvmppc_handler_BOOKE_INTERRUPT_\intno\()_SPRN_SRR1 |
| 98 | 1975: |
| 99 | mr r12, r13 |
| 100 | lwz r13, THREAD_NORMSAVE(2)(r10) |
| 101 | FTR_SECTION_ELSE |
| 102 | #endif |
| 103 | mfcr r12 |
| 104 | #ifdef CONFIG_KVM_BOOKE_HV |
| 105 | ALT_FTR_SECTION_END_IFSET(CPU_FTR_EMB_HV) |
| 106 | #endif |
| 107 | BOOKE_CLEAR_BTB(r11) |
| 108 | lwz r11, TASK_STACK - THREAD(r10) |
| 109 | rlwinm r12,r12,0,4,2 /* Clear SO bit in CR */ |
| 110 | ALLOC_STACK_FRAME(r11, THREAD_SIZE - INT_FRAME_SIZE) |
| 111 | stw r12, _CCR(r11) /* save various registers */ |
| 112 | mflr r12 |
| 113 | stw r12,_LINK(r11) |
| 114 | mfspr r12,SPRN_SRR0 |
| 115 | stw r1, GPR1(r11) |
| 116 | mfspr r9,SPRN_SRR1 |
| 117 | stw r1, 0(r11) |
| 118 | mr r1, r11 |
| 119 | stw r12,_NIP(r11) |
| 120 | rlwinm r9,r9,0,14,12 /* clear MSR_WE (necessary?) */ |
| 121 | lis r12, STACK_FRAME_REGS_MARKER@ha /* exception frame marker */ |
| 122 | stw r2,GPR2(r11) |
| 123 | addi r12, r12, STACK_FRAME_REGS_MARKER@l |
| 124 | stw r9,_MSR(r11) |
| 125 | li r2, \trapno + 1 |
| 126 | stw r12, 8(r11) |
| 127 | stw r2,_TRAP(r11) |
| 128 | SAVE_GPR(0, r11) |
| 129 | SAVE_4GPRS(3, r11) |
| 130 | SAVE_2GPRS(7, r11) |
| 131 | |
| 132 | addi r11,r1,STACK_FRAME_OVERHEAD |
| 133 | addi r2,r10,-THREAD |
| 134 | stw r11,PT_REGS(r10) |
| 135 | /* Check to see if the dbcr0 register is set up to debug. Use the |
| 136 | internal debug mode bit to do this. */ |
| 137 | lwz r12,THREAD_DBCR0(r10) |
| 138 | andis. r12,r12,DBCR0_IDM@h |
| 139 | ACCOUNT_CPU_USER_ENTRY(r2, r11, r12) |
| 140 | beq+ 3f |
| 141 | /* From user and task is ptraced - load up global dbcr0 */ |
| 142 | li r12,-1 /* clear all pending debug events */ |
| 143 | mtspr SPRN_DBSR,r12 |
| 144 | lis r11,global_dbcr0@ha |
| 145 | tophys(r11,r11) |
| 146 | addi r11,r11,global_dbcr0@l |
| 147 | #ifdef CONFIG_SMP |
| 148 | lwz r9,TASK_CPU(r2) |
| 149 | slwi r9,r9,3 |
| 150 | add r11,r11,r9 |
| 151 | #endif |
| 152 | lwz r12,0(r11) |
| 153 | mtspr SPRN_DBCR0,r12 |
| 154 | lwz r12,4(r11) |
| 155 | addi r12,r12,-1 |
| 156 | stw r12,4(r11) |
| 157 | |
| 158 | 3: |
| 159 | tovirt(r2, r2) /* set r2 to current */ |
| 160 | lis r11, transfer_to_syscall@h |
| 161 | ori r11, r11, transfer_to_syscall@l |
| 162 | #ifdef CONFIG_TRACE_IRQFLAGS |
| 163 | /* |
| 164 | * If MSR is changing we need to keep interrupts disabled at this point |
| 165 | * otherwise we might risk taking an interrupt before we tell lockdep |
| 166 | * they are enabled. |
| 167 | */ |
| 168 | lis r10, MSR_KERNEL@h |
| 169 | ori r10, r10, MSR_KERNEL@l |
| 170 | rlwimi r10, r9, 0, MSR_EE |
| 171 | #else |
| 172 | lis r10, (MSR_KERNEL | MSR_EE)@h |
| 173 | ori r10, r10, (MSR_KERNEL | MSR_EE)@l |
| 174 | #endif |
| 175 | mtspr SPRN_SRR1,r10 |
| 176 | mtspr SPRN_SRR0,r11 |
| 177 | SYNC |
| 178 | RFI /* jump to handler, enable MMU */ |
| 179 | .endm |
| 180 | |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 181 | /* To handle the additional exception priority levels on 40x and Book-E |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 182 | * processors we allocate a stack per additional priority level. |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 183 | * |
| 184 | * On 40x critical is the only additional level |
| 185 | * On 44x/e500 we have critical and machine check |
| 186 | * On e200 we have critical and debug (machine check occurs via critical) |
| 187 | * |
| 188 | * Additionally we reserve a SPRG for each priority level so we can free up a |
| 189 | * GPR to use as the base for indirect access to the exception stacks. This |
| 190 | * is necessary since the MMU is always on, for Book-E parts, and the stacks |
| 191 | * are offset from KERNELBASE. |
| 192 | * |
Kumar Gala | eb0cd5fd | 2008-04-09 06:06:11 -0500 | [diff] [blame] | 193 | * There is some space optimization to be had here if desired. However |
| 194 | * to allow for a common kernel with support for debug exceptions either |
| 195 | * going to critical or their own debug level we aren't currently |
| 196 | * providing configurations that micro-optimize space usage. |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 197 | */ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 198 | |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 199 | #define MC_STACK_BASE mcheckirq_ctx |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 200 | #define CRIT_STACK_BASE critirq_ctx |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 201 | |
Kumar Gala | 3dfa877 | 2008-06-16 09:41:32 -0500 | [diff] [blame] | 202 | /* only on e500mc/e200 */ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 203 | #define DBG_STACK_BASE dbgirq_ctx |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 204 | |
Kumar Gala | fca622c | 2008-04-30 05:23:21 -0500 | [diff] [blame] | 205 | #define EXC_LVL_FRAME_OVERHEAD (THREAD_SIZE - INT_FRAME_SIZE - EXC_LVL_SIZE) |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 206 | |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 207 | #ifdef CONFIG_SMP |
| 208 | #define BOOKE_LOAD_EXC_LEVEL_STACK(level) \ |
| 209 | mfspr r8,SPRN_PIR; \ |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 210 | slwi r8,r8,2; \ |
| 211 | addis r8,r8,level##_STACK_BASE@ha; \ |
| 212 | lwz r8,level##_STACK_BASE@l(r8); \ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 213 | addi r8,r8,EXC_LVL_FRAME_OVERHEAD; |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 214 | #else |
| 215 | #define BOOKE_LOAD_EXC_LEVEL_STACK(level) \ |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 216 | lis r8,level##_STACK_BASE@ha; \ |
| 217 | lwz r8,level##_STACK_BASE@l(r8); \ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 218 | addi r8,r8,EXC_LVL_FRAME_OVERHEAD; |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 219 | #endif |
| 220 | |
| 221 | /* |
| 222 | * Exception prolog for critical/machine check exceptions. This is a |
| 223 | * little different from the normal exception prolog above since a |
| 224 | * critical/machine check exception can potentially occur at any point |
| 225 | * during normal exception processing. Thus we cannot use the same SPRG |
| 226 | * registers as the normal prolog above. Instead we use a portion of the |
| 227 | * critical/machine check exception stack at low physical addresses. |
| 228 | */ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 229 | #define EXC_LEVEL_EXCEPTION_PROLOG(exc_level, intno, exc_level_srr0, exc_level_srr1) \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 230 | mtspr SPRN_SPRG_WSCRATCH_##exc_level,r8; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 231 | BOOKE_LOAD_EXC_LEVEL_STACK(exc_level);/* r8 points to the exc_level stack*/ \ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 232 | stw r9,GPR9(r8); /* save various registers */\ |
| 233 | mfcr r9; /* save CR in r9 for now */\ |
| 234 | stw r10,GPR10(r8); \ |
| 235 | stw r11,GPR11(r8); \ |
| 236 | stw r9,_CCR(r8); /* save CR on stack */\ |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 237 | mfspr r11,exc_level_srr1; /* check whether user or kernel */\ |
| 238 | DO_KVM BOOKE_INTERRUPT_##intno exc_level_srr1; \ |
Diana Craciun | 039daac | 2018-12-23 22:34:25 +0200 | [diff] [blame] | 239 | BOOKE_CLEAR_BTB(r10) \ |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 240 | andi. r11,r11,MSR_PR; \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 241 | mfspr r11,SPRN_SPRG_THREAD; /* if from user, start at top of */\ |
Christophe Leroy | 8c1fc5a | 2019-01-31 10:08:54 +0000 | [diff] [blame] | 242 | lwz r11, TASK_STACK - THREAD(r11); /* this thread's kernel stack */\ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 243 | addi r11,r11,EXC_LVL_FRAME_OVERHEAD; /* allocate stack frame */\ |
| 244 | beq 1f; \ |
| 245 | /* COMING FROM USER MODE */ \ |
| 246 | stw r9,_CCR(r11); /* save CR */\ |
| 247 | lwz r10,GPR10(r8); /* copy regs from exception stack */\ |
| 248 | lwz r9,GPR9(r8); \ |
| 249 | stw r10,GPR10(r11); \ |
| 250 | lwz r10,GPR11(r8); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 251 | stw r9,GPR9(r11); \ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 252 | stw r10,GPR11(r11); \ |
| 253 | b 2f; \ |
| 254 | /* COMING FROM PRIV MODE */ \ |
Christophe Leroy | ed1cd6d | 2019-01-31 10:08:58 +0000 | [diff] [blame] | 255 | 1: mr r11, r8; \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 256 | 2: mfspr r8,SPRN_SPRG_RSCRATCH_##exc_level; \ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 257 | stw r12,GPR12(r11); /* save various registers */\ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 258 | mflr r10; \ |
| 259 | stw r10,_LINK(r11); \ |
| 260 | mfspr r12,SPRN_DEAR; /* save DEAR and ESR in the frame */\ |
| 261 | stw r12,_DEAR(r11); /* since they may have had stuff */\ |
| 262 | mfspr r9,SPRN_ESR; /* in them at the point where the */\ |
| 263 | stw r9,_ESR(r11); /* exception was taken */\ |
| 264 | mfspr r12,exc_level_srr0; \ |
| 265 | stw r1,GPR1(r11); \ |
| 266 | mfspr r9,exc_level_srr1; \ |
| 267 | stw r1,0(r11); \ |
| 268 | mr r1,r11; \ |
| 269 | rlwinm r9,r9,0,14,12; /* clear MSR_WE (necessary?) */\ |
| 270 | stw r0,GPR0(r11); \ |
| 271 | SAVE_4GPRS(3, r11); \ |
| 272 | SAVE_2GPRS(7, r11) |
| 273 | |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 274 | #define CRITICAL_EXCEPTION_PROLOG(intno) \ |
| 275 | EXC_LEVEL_EXCEPTION_PROLOG(CRIT, intno, SPRN_CSRR0, SPRN_CSRR1) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 276 | #define DEBUG_EXCEPTION_PROLOG \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 277 | EXC_LEVEL_EXCEPTION_PROLOG(DBG, DEBUG, SPRN_DSRR0, SPRN_DSRR1) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 278 | #define MCHECK_EXCEPTION_PROLOG \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 279 | EXC_LEVEL_EXCEPTION_PROLOG(MC, MACHINE_CHECK, \ |
| 280 | SPRN_MCSRR0, SPRN_MCSRR1) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 281 | |
| 282 | /* |
Scott Wood | d30f6e4 | 2011-12-20 15:34:43 +0000 | [diff] [blame] | 283 | * Guest Doorbell -- this is a bit odd in that uses GSRR0/1 despite |
| 284 | * being delivered to the host. This exception can only happen |
| 285 | * inside a KVM guest -- so we just handle up to the DO_KVM rather |
| 286 | * than try to fit this into one of the existing prolog macros. |
| 287 | */ |
| 288 | #define GUEST_DOORBELL_EXCEPTION \ |
| 289 | START_EXCEPTION(GuestDoorbell); \ |
| 290 | mtspr SPRN_SPRG_WSCRATCH0, r10; /* save one register */ \ |
| 291 | mfspr r10, SPRN_SPRG_THREAD; \ |
| 292 | stw r11, THREAD_NORMSAVE(0)(r10); \ |
| 293 | mfspr r11, SPRN_SRR1; \ |
| 294 | stw r13, THREAD_NORMSAVE(2)(r10); \ |
| 295 | mfcr r13; /* save CR in r13 for now */\ |
| 296 | DO_KVM BOOKE_INTERRUPT_GUEST_DBELL SPRN_GSRR1; \ |
| 297 | trap |
| 298 | |
| 299 | /* |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 300 | * Exception vectors. |
| 301 | */ |
| 302 | #define START_EXCEPTION(label) \ |
| 303 | .align 5; \ |
| 304 | label: |
| 305 | |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 306 | #define EXCEPTION(n, intno, label, hdlr, xfer) \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 307 | START_EXCEPTION(label); \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 308 | NORMAL_EXCEPTION_PROLOG(intno); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 309 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
| 310 | xfer(n, hdlr) |
| 311 | |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 312 | #define CRITICAL_EXCEPTION(n, intno, label, hdlr) \ |
| 313 | START_EXCEPTION(label); \ |
| 314 | CRITICAL_EXCEPTION_PROLOG(intno); \ |
| 315 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 316 | EXC_XFER_TEMPLATE(hdlr, n+2, (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), \ |
Christophe Leroy | 1ae99b4 | 2019-04-30 12:39:00 +0000 | [diff] [blame] | 317 | crit_transfer_to_handler, ret_from_crit_exc) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 318 | |
| 319 | #define MCHECK_EXCEPTION(n, label, hdlr) \ |
| 320 | START_EXCEPTION(label); \ |
| 321 | MCHECK_EXCEPTION_PROLOG; \ |
| 322 | mfspr r5,SPRN_ESR; \ |
| 323 | stw r5,_ESR(r11); \ |
| 324 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
Benjamin Herrenschmidt | 47c0bd1 | 2007-12-21 15:39:21 +1100 | [diff] [blame] | 325 | EXC_XFER_TEMPLATE(hdlr, n+4, (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), \ |
Christophe Leroy | 1ae99b4 | 2019-04-30 12:39:00 +0000 | [diff] [blame] | 326 | mcheck_transfer_to_handler, ret_from_mcheck_exc) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 327 | |
Christophe Leroy | 1ae99b4 | 2019-04-30 12:39:00 +0000 | [diff] [blame] | 328 | #define EXC_XFER_TEMPLATE(hdlr, trap, msr, tfer, ret) \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 329 | li r10,trap; \ |
| 330 | stw r10,_TRAP(r11); \ |
| 331 | lis r10,msr@h; \ |
| 332 | ori r10,r10,msr@l; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 333 | bl tfer; \ |
| 334 | .long hdlr; \ |
| 335 | .long ret |
| 336 | |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 337 | #define EXC_XFER_STD(n, hdlr) \ |
Christophe Leroy | 1ae99b4 | 2019-04-30 12:39:00 +0000 | [diff] [blame] | 338 | EXC_XFER_TEMPLATE(hdlr, n, MSR_KERNEL, transfer_to_handler_full, \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 339 | ret_from_except_full) |
| 340 | |
| 341 | #define EXC_XFER_LITE(n, hdlr) \ |
Christophe Leroy | 1ae99b4 | 2019-04-30 12:39:00 +0000 | [diff] [blame] | 342 | EXC_XFER_TEMPLATE(hdlr, n+1, MSR_KERNEL, transfer_to_handler, \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 343 | ret_from_except) |
| 344 | |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 345 | /* Check for a single step debug exception while in an exception |
| 346 | * handler before state has been saved. This is to catch the case |
| 347 | * where an instruction that we are trying to single step causes |
| 348 | * an exception (eg ITLB/DTLB miss) and thus the first instruction of |
| 349 | * the exception handler generates a single step debug exception. |
| 350 | * |
| 351 | * If we get a debug trap on the first instruction of an exception handler, |
| 352 | * we reset the MSR_DE in the _exception handler's_ MSR (the debug trap is |
| 353 | * a critical exception, so we are using SPRN_CSRR1 to manipulate the MSR). |
| 354 | * The exception handler was handling a non-critical interrupt, so it will |
| 355 | * save (and later restore) the MSR via SPRN_CSRR1, which will still have |
| 356 | * the MSR_DE bit set. |
| 357 | */ |
Kumar Gala | eb0cd5fd | 2008-04-09 06:06:11 -0500 | [diff] [blame] | 358 | #define DEBUG_DEBUG_EXCEPTION \ |
| 359 | START_EXCEPTION(DebugDebug); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 360 | DEBUG_EXCEPTION_PROLOG; \ |
| 361 | \ |
| 362 | /* \ |
| 363 | * If there is a single step or branch-taken exception in an \ |
| 364 | * exception entry sequence, it was probably meant to apply to \ |
| 365 | * the code where the exception occurred (since exception entry \ |
| 366 | * doesn't turn off DE automatically). We simulate the effect \ |
| 367 | * of turning off DE on entry to an exception handler by turning \ |
Kumar Gala | fec6a82 | 2008-06-11 13:07:26 -0500 | [diff] [blame] | 368 | * off DE in the DSRR1 value and clearing the debug status. \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 369 | */ \ |
| 370 | mfspr r10,SPRN_DBSR; /* check single-step/branch taken */ \ |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 371 | andis. r10,r10,(DBSR_IC|DBSR_BT)@h; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 372 | beq+ 2f; \ |
| 373 | \ |
Bharat Bhushan | fc2a6cfe | 2013-04-29 22:18:11 +0000 | [diff] [blame] | 374 | lis r10,interrupt_base@h; /* check if exception in vectors */ \ |
| 375 | ori r10,r10,interrupt_base@l; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 376 | cmplw r12,r10; \ |
| 377 | blt+ 2f; /* addr below exception vectors */ \ |
| 378 | \ |
Bharat Bhushan | fc2a6cfe | 2013-04-29 22:18:11 +0000 | [diff] [blame] | 379 | lis r10,interrupt_end@h; \ |
| 380 | ori r10,r10,interrupt_end@l; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 381 | cmplw r12,r10; \ |
| 382 | bgt+ 2f; /* addr above exception vectors */ \ |
| 383 | \ |
| 384 | /* here it looks like we got an inappropriate debug exception. */ \ |
| 385 | 1: rlwinm r9,r9,0,~MSR_DE; /* clear DE in the CDRR1 value */ \ |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 386 | lis r10,(DBSR_IC|DBSR_BT)@h; /* clear the IC event */ \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 387 | mtspr SPRN_DBSR,r10; \ |
| 388 | /* restore state and get out */ \ |
| 389 | lwz r10,_CCR(r11); \ |
| 390 | lwz r0,GPR0(r11); \ |
| 391 | lwz r1,GPR1(r11); \ |
| 392 | mtcrf 0x80,r10; \ |
| 393 | mtspr SPRN_DSRR0,r12; \ |
| 394 | mtspr SPRN_DSRR1,r9; \ |
| 395 | lwz r9,GPR9(r11); \ |
| 396 | lwz r12,GPR12(r11); \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 397 | mtspr SPRN_SPRG_WSCRATCH_DBG,r8; \ |
| 398 | BOOKE_LOAD_EXC_LEVEL_STACK(DBG); /* r8 points to the debug stack */ \ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 399 | lwz r10,GPR10(r8); \ |
| 400 | lwz r11,GPR11(r8); \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 401 | mfspr r8,SPRN_SPRG_RSCRATCH_DBG; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 402 | \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 403 | PPC_RFDI; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 404 | b .; \ |
| 405 | \ |
Kumar Gala | fec6a82 | 2008-06-11 13:07:26 -0500 | [diff] [blame] | 406 | /* continue normal handling for a debug exception... */ \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 407 | 2: mfspr r4,SPRN_DBSR; \ |
| 408 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
Christophe Leroy | 1ae99b4 | 2019-04-30 12:39:00 +0000 | [diff] [blame] | 409 | EXC_XFER_TEMPLATE(DebugException, 0x2008, (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), debug_transfer_to_handler, ret_from_debug_exc) |
Kumar Gala | eb0cd5fd | 2008-04-09 06:06:11 -0500 | [diff] [blame] | 410 | |
| 411 | #define DEBUG_CRIT_EXCEPTION \ |
| 412 | START_EXCEPTION(DebugCrit); \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 413 | CRITICAL_EXCEPTION_PROLOG(DEBUG); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 414 | \ |
| 415 | /* \ |
| 416 | * If there is a single step or branch-taken exception in an \ |
| 417 | * exception entry sequence, it was probably meant to apply to \ |
| 418 | * the code where the exception occurred (since exception entry \ |
| 419 | * doesn't turn off DE automatically). We simulate the effect \ |
| 420 | * of turning off DE on entry to an exception handler by turning \ |
| 421 | * off DE in the CSRR1 value and clearing the debug status. \ |
| 422 | */ \ |
| 423 | mfspr r10,SPRN_DBSR; /* check single-step/branch taken */ \ |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 424 | andis. r10,r10,(DBSR_IC|DBSR_BT)@h; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 425 | beq+ 2f; \ |
| 426 | \ |
Bharat Bhushan | fc2a6cfe | 2013-04-29 22:18:11 +0000 | [diff] [blame] | 427 | lis r10,interrupt_base@h; /* check if exception in vectors */ \ |
| 428 | ori r10,r10,interrupt_base@l; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 429 | cmplw r12,r10; \ |
| 430 | blt+ 2f; /* addr below exception vectors */ \ |
| 431 | \ |
Bharat Bhushan | fc2a6cfe | 2013-04-29 22:18:11 +0000 | [diff] [blame] | 432 | lis r10,interrupt_end@h; \ |
| 433 | ori r10,r10,interrupt_end@l; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 434 | cmplw r12,r10; \ |
| 435 | bgt+ 2f; /* addr above exception vectors */ \ |
| 436 | \ |
| 437 | /* here it looks like we got an inappropriate debug exception. */ \ |
| 438 | 1: rlwinm r9,r9,0,~MSR_DE; /* clear DE in the CSRR1 value */ \ |
Roland McGrath | ec097c8 | 2009-05-28 21:26:38 +0000 | [diff] [blame] | 439 | lis r10,(DBSR_IC|DBSR_BT)@h; /* clear the IC event */ \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 440 | mtspr SPRN_DBSR,r10; \ |
| 441 | /* restore state and get out */ \ |
| 442 | lwz r10,_CCR(r11); \ |
| 443 | lwz r0,GPR0(r11); \ |
| 444 | lwz r1,GPR1(r11); \ |
| 445 | mtcrf 0x80,r10; \ |
| 446 | mtspr SPRN_CSRR0,r12; \ |
| 447 | mtspr SPRN_CSRR1,r9; \ |
| 448 | lwz r9,GPR9(r11); \ |
| 449 | lwz r12,GPR12(r11); \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 450 | mtspr SPRN_SPRG_WSCRATCH_CRIT,r8; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 451 | BOOKE_LOAD_EXC_LEVEL_STACK(CRIT); /* r8 points to the debug stack */ \ |
Kumar Gala | 369e757 | 2008-04-30 04:17:22 -0500 | [diff] [blame] | 452 | lwz r10,GPR10(r8); \ |
| 453 | lwz r11,GPR11(r8); \ |
Benjamin Herrenschmidt | ee43eb7 | 2009-07-14 20:52:54 +0000 | [diff] [blame] | 454 | mfspr r8,SPRN_SPRG_RSCRATCH_CRIT; \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 455 | \ |
| 456 | rfci; \ |
| 457 | b .; \ |
| 458 | \ |
| 459 | /* continue normal handling for a critical exception... */ \ |
| 460 | 2: mfspr r4,SPRN_DBSR; \ |
| 461 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
Christophe Leroy | 1ae99b4 | 2019-04-30 12:39:00 +0000 | [diff] [blame] | 462 | EXC_XFER_TEMPLATE(DebugException, 0x2002, (MSR_KERNEL & ~(MSR_ME|MSR_DE|MSR_CE)), crit_transfer_to_handler, ret_from_crit_exc) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 463 | |
Benjamin Herrenschmidt | 1bc54c0 | 2008-07-08 15:54:40 +1000 | [diff] [blame] | 464 | #define DATA_STORAGE_EXCEPTION \ |
| 465 | START_EXCEPTION(DataStorage) \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 466 | NORMAL_EXCEPTION_PROLOG(DATA_STORAGE); \ |
Benjamin Herrenschmidt | 1bc54c0 | 2008-07-08 15:54:40 +1000 | [diff] [blame] | 467 | mfspr r5,SPRN_ESR; /* Grab the ESR and save it */ \ |
| 468 | stw r5,_ESR(r11); \ |
| 469 | mfspr r4,SPRN_DEAR; /* Grab the DEAR */ \ |
Benjamin Herrenschmidt | a546498 | 2012-03-07 16:48:45 +1100 | [diff] [blame] | 470 | EXC_XFER_LITE(0x0300, handle_page_fault) |
Benjamin Herrenschmidt | 1bc54c0 | 2008-07-08 15:54:40 +1000 | [diff] [blame] | 471 | |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 472 | #define INSTRUCTION_STORAGE_EXCEPTION \ |
| 473 | START_EXCEPTION(InstructionStorage) \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 474 | NORMAL_EXCEPTION_PROLOG(INST_STORAGE); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 475 | mfspr r5,SPRN_ESR; /* Grab the ESR and save it */ \ |
| 476 | stw r5,_ESR(r11); \ |
| 477 | mr r4,r12; /* Pass SRR0 as arg2 */ \ |
| 478 | li r5,0; /* Pass zero as arg3 */ \ |
Benjamin Herrenschmidt | a546498 | 2012-03-07 16:48:45 +1100 | [diff] [blame] | 479 | EXC_XFER_LITE(0x0400, handle_page_fault) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 480 | |
| 481 | #define ALIGNMENT_EXCEPTION \ |
| 482 | START_EXCEPTION(Alignment) \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 483 | NORMAL_EXCEPTION_PROLOG(ALIGNMENT); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 484 | mfspr r4,SPRN_DEAR; /* Grab the DEAR and save it */ \ |
| 485 | stw r4,_DEAR(r11); \ |
| 486 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
Christophe Leroy | 642770d | 2019-04-30 12:38:59 +0000 | [diff] [blame] | 487 | EXC_XFER_STD(0x0600, alignment_exception) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 488 | |
| 489 | #define PROGRAM_EXCEPTION \ |
| 490 | START_EXCEPTION(Program) \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 491 | NORMAL_EXCEPTION_PROLOG(PROGRAM); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 492 | mfspr r4,SPRN_ESR; /* Grab the ESR and save it */ \ |
| 493 | stw r4,_ESR(r11); \ |
| 494 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
| 495 | EXC_XFER_STD(0x0700, program_check_exception) |
| 496 | |
| 497 | #define DECREMENTER_EXCEPTION \ |
| 498 | START_EXCEPTION(Decrementer) \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 499 | NORMAL_EXCEPTION_PROLOG(DECREMENTER); \ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 500 | lis r0,TSR_DIS@h; /* Setup the DEC interrupt mask */ \ |
| 501 | mtspr SPRN_TSR,r0; /* Clear the DEC interrupt */ \ |
| 502 | addi r3,r1,STACK_FRAME_OVERHEAD; \ |
| 503 | EXC_XFER_LITE(0x0900, timer_interrupt) |
| 504 | |
| 505 | #define FP_UNAVAILABLE_EXCEPTION \ |
| 506 | START_EXCEPTION(FloatingPointUnavailable) \ |
Scott Wood | cfac578 | 2011-12-20 15:34:40 +0000 | [diff] [blame] | 507 | NORMAL_EXCEPTION_PROLOG(FP_UNAVAIL); \ |
Michael Neuling | 6f3d8e6 | 2008-06-25 14:07:18 +1000 | [diff] [blame] | 508 | beq 1f; \ |
| 509 | bl load_up_fpu; /* if from user, just load it up */ \ |
| 510 | b fast_exception_return; \ |
| 511 | 1: addi r3,r1,STACK_FRAME_OVERHEAD; \ |
Christophe Leroy | 642770d | 2019-04-30 12:38:59 +0000 | [diff] [blame] | 512 | EXC_XFER_STD(0x800, kernel_fp_unavailable_exception) |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 513 | |
Christophe Leroy | 1a4b739 | 2019-04-30 12:39:03 +0000 | [diff] [blame] | 514 | #else /* __ASSEMBLY__ */ |
Kumar Gala | fca622c | 2008-04-30 05:23:21 -0500 | [diff] [blame] | 515 | struct exception_regs { |
| 516 | unsigned long mas0; |
| 517 | unsigned long mas1; |
| 518 | unsigned long mas2; |
| 519 | unsigned long mas3; |
| 520 | unsigned long mas6; |
| 521 | unsigned long mas7; |
| 522 | unsigned long srr0; |
| 523 | unsigned long srr1; |
| 524 | unsigned long csrr0; |
| 525 | unsigned long csrr1; |
| 526 | unsigned long dsrr0; |
| 527 | unsigned long dsrr1; |
| 528 | unsigned long saved_ksp_limit; |
| 529 | }; |
| 530 | |
| 531 | /* ensure this structure is always sized to a multiple of the stack alignment */ |
| 532 | #define STACK_EXC_LVL_FRAME_SIZE _ALIGN_UP(sizeof (struct exception_regs), 16) |
| 533 | |
| 534 | #endif /* __ASSEMBLY__ */ |
Becky Bruce | 63dafe5 | 2006-01-14 16:57:39 -0600 | [diff] [blame] | 535 | #endif /* __HEAD_BOOKE_H__ */ |