blob: ba94ce8c22d7b70360276ec813aafa1a59681d23 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Paul Mackerras047ea782005-11-19 20:17:32 +11002#ifndef _ASM_POWERPC_MMU_H_
3#define _ASM_POWERPC_MMU_H_
Arnd Bergmann88ced032005-12-16 22:43:46 +01004#ifdef __KERNEL__
Paul Mackerras047ea782005-11-19 20:17:32 +11005
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -07006#include <linux/types.h>
7
Christophe Leroyec0c4642018-07-05 16:24:57 +00008#include <asm/asm-const.h>
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +00009
10/*
11 * MMU features bit definitions
12 */
13
14/*
Aneesh Kumar K.V5a25b6f2016-07-27 13:19:01 +100015 * MMU families
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000016 */
17#define MMU_FTR_HPTE_TABLE ASM_CONST(0x00000001)
18#define MMU_FTR_TYPE_8xx ASM_CONST(0x00000002)
19#define MMU_FTR_TYPE_40x ASM_CONST(0x00000004)
20#define MMU_FTR_TYPE_44x ASM_CONST(0x00000008)
21#define MMU_FTR_TYPE_FSL_E ASM_CONST(0x00000010)
Michael Ellermancd680982014-07-08 17:10:45 +100022#define MMU_FTR_TYPE_47x ASM_CONST(0x00000020)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000023
Aneesh Kumar K.V5a25b6f2016-07-27 13:19:01 +100024/* Radix page table supported and enabled */
25#define MMU_FTR_TYPE_RADIX ASM_CONST(0x00000040)
26
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000027/*
Aneesh Kumar K.V5a25b6f2016-07-27 13:19:01 +100028 * Individual features below.
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000029 */
Aneesh Kumar K.V5a25b6f2016-07-27 13:19:01 +100030
Aneesh Kumar K.Vaccfad72016-07-13 15:05:24 +053031/*
Aneesh Kumar K.Ve6f81a92017-03-29 17:21:53 +110032 * Support for 68 bit VA space. We added that from ISA 2.05
33 */
34#define MMU_FTR_68_BIT_VA ASM_CONST(0x00002000)
35/*
Aneesh Kumar K.V984d7a12016-11-24 15:09:54 +053036 * Kernel read only support.
37 * We added the ppp value 0b110 in ISA 2.04.
38 */
39#define MMU_FTR_KERNEL_RO ASM_CONST(0x00004000)
40
41/*
Aneesh Kumar K.Vaccfad72016-07-13 15:05:24 +053042 * We need to clear top 16bits of va (from the remaining 64 bits )in
43 * tlbie* instructions
44 */
45#define MMU_FTR_TLBIE_CROP_VA ASM_CONST(0x00008000)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000046
47/* Enable use of high BAT registers */
48#define MMU_FTR_USE_HIGH_BATS ASM_CONST(0x00010000)
49
50/* Enable >32-bit physical addresses on 32-bit processor, only used
Christophe Leroyd7cceda2018-11-17 10:24:56 +000051 * by CONFIG_PPC_BOOK3S_32 currently as BookE supports that from day 1
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +000052 */
53#define MMU_FTR_BIG_PHYS ASM_CONST(0x00020000)
54
Benjamin Herrenschmidtf048aac2008-12-18 19:13:38 +000055/* Enable use of broadcast TLB invalidations. We don't always set it
56 * on processors that support it due to other constraints with the
57 * use of such invalidations
58 */
59#define MMU_FTR_USE_TLBIVAX_BCAST ASM_CONST(0x00040000)
60
Kumar Galac3071952009-02-10 22:26:06 -060061/* Enable use of tlbilx invalidate instructions.
Benjamin Herrenschmidtf048aac2008-12-18 19:13:38 +000062 */
Kumar Galac3071952009-02-10 22:26:06 -060063#define MMU_FTR_USE_TLBILX ASM_CONST(0x00080000)
Benjamin Herrenschmidtf048aac2008-12-18 19:13:38 +000064
65/* This indicates that the processor cannot handle multiple outstanding
66 * broadcast tlbivax or tlbsync. This makes the code use a spinlock
67 * around such invalidate forms.
68 */
69#define MMU_FTR_LOCK_BCAST_INVAL ASM_CONST(0x00100000)
70
Kumar Gala2319f122009-03-19 03:55:41 +000071/* This indicates that the processor doesn't handle way selection
72 * properly and needs SW to track and update the LRU state. This
73 * is specific to an errata on e300c2/c3/c4 class parts
74 */
75#define MMU_FTR_NEED_DTLB_SW_LRU ASM_CONST(0x00200000)
76
Kumar Galadf5d6ec2009-08-24 15:52:48 +000077/* Enable use of TLB reservation. Processor should support tlbsrx.
78 * instruction and MAS0[WQ].
79 */
80#define MMU_FTR_USE_TLBRSRV ASM_CONST(0x00800000)
81
82/* Use paired MAS registers (MAS7||MAS3, etc.)
83 */
84#define MMU_FTR_USE_PAIRED_MAS ASM_CONST(0x01000000)
85
Michael Ellerman13b3d132014-07-10 12:29:20 +100086/* Doesn't support the B bit (1T segment) in SLBIE
Matt Evans44ae3ab2011-04-06 19:48:50 +000087 */
Michael Ellerman13b3d132014-07-10 12:29:20 +100088#define MMU_FTR_NO_SLBIE_B ASM_CONST(0x02000000)
Matt Evans44ae3ab2011-04-06 19:48:50 +000089
90/* Support 16M large pages
91 */
92#define MMU_FTR_16M_PAGE ASM_CONST(0x04000000)
93
94/* Supports TLBIEL variant
95 */
96#define MMU_FTR_TLBIEL ASM_CONST(0x08000000)
97
98/* Supports tlbies w/o locking
99 */
100#define MMU_FTR_LOCKLESS_TLBIE ASM_CONST(0x10000000)
101
102/* Large pages can be marked CI
103 */
104#define MMU_FTR_CI_LARGE_PAGE ASM_CONST(0x20000000)
105
106/* 1T segments available
107 */
108#define MMU_FTR_1T_SEGMENT ASM_CONST(0x40000000)
109
Michael Ellerman890274c2019-04-18 16:51:24 +1000110/*
111 * Supports KUAP (key 0 controlling userspace addresses) on radix
112 */
113#define MMU_FTR_RADIX_KUAP ASM_CONST(0x80000000)
114
Matt Evans44ae3ab2011-04-06 19:48:50 +0000115/* MMU feature bit sets for various CPUs */
116#define MMU_FTRS_DEFAULT_HPTE_ARCH_V2 \
117 MMU_FTR_HPTE_TABLE | MMU_FTR_PPCAS_ARCH_V2
Nicholas Piggin471d7ff2018-02-21 05:08:29 +1000118#define MMU_FTRS_POWER MMU_FTRS_DEFAULT_HPTE_ARCH_V2
119#define MMU_FTRS_PPC970 MMU_FTRS_POWER | MMU_FTR_TLBIE_CROP_VA
120#define MMU_FTRS_POWER5 MMU_FTRS_POWER | MMU_FTR_LOCKLESS_TLBIE
Aneesh Kumar K.Ve6f81a92017-03-29 17:21:53 +1100121#define MMU_FTRS_POWER6 MMU_FTRS_POWER5 | MMU_FTR_KERNEL_RO | MMU_FTR_68_BIT_VA
122#define MMU_FTRS_POWER7 MMU_FTRS_POWER6
123#define MMU_FTRS_POWER8 MMU_FTRS_POWER6
124#define MMU_FTRS_POWER9 MMU_FTRS_POWER6
Matt Evans44ae3ab2011-04-06 19:48:50 +0000125#define MMU_FTRS_CELL MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
126 MMU_FTR_CI_LARGE_PAGE
127#define MMU_FTRS_PA6T MMU_FTRS_DEFAULT_HPTE_ARCH_V2 | \
128 MMU_FTR_CI_LARGE_PAGE | MMU_FTR_NO_SLBIE_B
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000129#ifndef __ASSEMBLY__
Kevin Hao4db73272016-07-23 14:42:41 +0530130#include <linux/bug.h>
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000131#include <asm/cputable.h>
Christophe Leroy696dffa2019-04-26 15:58:02 +0000132#include <asm/page.h>
133
134typedef pte_t *pgtable_t;
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000135
Becky Bruce3160b092011-06-28 14:54:47 -0500136#ifdef CONFIG_PPC_FSL_BOOK3E
137#include <asm/percpu.h>
138DECLARE_PER_CPU(int, next_tlbcam_idx);
139#endif
140
Michael Ellerman773edea2016-05-11 15:30:47 +1000141enum {
Christophe Leroy712877f2018-11-16 17:08:03 +0000142 MMU_FTRS_POSSIBLE =
143#ifdef CONFIG_PPC_BOOK3S
144 MMU_FTR_HPTE_TABLE |
145#endif
146#ifdef CONFIG_PPC_8xx
147 MMU_FTR_TYPE_8xx |
148#endif
149#ifdef CONFIG_40x
150 MMU_FTR_TYPE_40x |
151#endif
152#ifdef CONFIG_44x
153 MMU_FTR_TYPE_44x |
154#endif
155#if defined(CONFIG_E200) || defined(CONFIG_E500)
156 MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS | MMU_FTR_USE_TLBILX |
157#endif
158#ifdef CONFIG_PPC_47x
159 MMU_FTR_TYPE_47x | MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL |
160#endif
161#ifdef CONFIG_PPC_BOOK3S_32
162 MMU_FTR_USE_HIGH_BATS | MMU_FTR_NEED_DTLB_SW_LRU |
163#endif
164#ifdef CONFIG_PPC_BOOK3E_64
Michael Ellerman773edea2016-05-11 15:30:47 +1000165 MMU_FTR_USE_TLBRSRV | MMU_FTR_USE_PAIRED_MAS |
Christophe Leroy712877f2018-11-16 17:08:03 +0000166#endif
167#ifdef CONFIG_PPC_BOOK3S_64
Michael Ellerman773edea2016-05-11 15:30:47 +1000168 MMU_FTR_NO_SLBIE_B | MMU_FTR_16M_PAGE | MMU_FTR_TLBIEL |
169 MMU_FTR_LOCKLESS_TLBIE | MMU_FTR_CI_LARGE_PAGE |
Aneesh Kumar K.Vaccfad72016-07-13 15:05:24 +0530170 MMU_FTR_1T_SEGMENT | MMU_FTR_TLBIE_CROP_VA |
Aneesh Kumar K.Ve6f81a92017-03-29 17:21:53 +1100171 MMU_FTR_KERNEL_RO | MMU_FTR_68_BIT_VA |
Christophe Leroy712877f2018-11-16 17:08:03 +0000172#endif
Aneesh Kumar K.Va8ed87c2016-04-29 23:26:06 +1000173#ifdef CONFIG_PPC_RADIX_MMU
Aneesh Kumar K.V5a25b6f2016-07-27 13:19:01 +1000174 MMU_FTR_TYPE_RADIX |
Michael Ellerman890274c2019-04-18 16:51:24 +1000175#ifdef CONFIG_PPC_KUAP
176 MMU_FTR_RADIX_KUAP |
177#endif /* CONFIG_PPC_KUAP */
178#endif /* CONFIG_PPC_RADIX_MMU */
Aneesh Kumar K.Va8ed87c2016-04-29 23:26:06 +1000179 0,
Michael Ellerman773edea2016-05-11 15:30:47 +1000180};
181
Michael Ellermana141cca2016-07-27 20:48:36 +1000182static inline bool early_mmu_has_feature(unsigned long feature)
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000183{
Michael Ellermana81dc9d2016-07-27 13:39:42 +1000184 return !!(MMU_FTRS_POSSIBLE & cur_cpu_spec->mmu_features & feature);
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000185}
186
Kevin Haoc12e6f22016-07-23 14:42:42 +0530187#ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
188#include <linux/jump_label.h>
189
190#define NUM_MMU_FTR_KEYS 32
191
192extern struct static_key_true mmu_feature_keys[NUM_MMU_FTR_KEYS];
193
194extern void mmu_feature_keys_init(void);
195
196static __always_inline bool mmu_has_feature(unsigned long feature)
197{
198 int i;
199
Michael Ellermanb5fa0f72017-01-24 16:36:57 +1100200#ifndef __clang__ /* clang can't cope with this */
Kevin Haoc12e6f22016-07-23 14:42:42 +0530201 BUILD_BUG_ON(!__builtin_constant_p(feature));
Michael Ellermanb5fa0f72017-01-24 16:36:57 +1100202#endif
Kevin Haoc12e6f22016-07-23 14:42:42 +0530203
Aneesh Kumar K.Vc812c7d2016-07-23 14:42:43 +0530204#ifdef CONFIG_JUMP_LABEL_FEATURE_CHECK_DEBUG
205 if (!static_key_initialized) {
206 printk("Warning! mmu_has_feature() used prior to jump label init!\n");
207 dump_stack();
208 return early_mmu_has_feature(feature);
209 }
210#endif
211
Kevin Haoc12e6f22016-07-23 14:42:42 +0530212 if (!(MMU_FTRS_POSSIBLE & feature))
213 return false;
214
215 i = __builtin_ctzl(feature);
216 return static_branch_likely(&mmu_feature_keys[i]);
217}
218
219static inline void mmu_clear_feature(unsigned long feature)
220{
221 int i;
222
223 i = __builtin_ctzl(feature);
224 cur_cpu_spec->mmu_features &= ~feature;
225 static_branch_disable(&mmu_feature_keys[i]);
226}
227#else
228
229static inline void mmu_feature_keys_init(void)
230{
231
232}
233
Michael Ellermana141cca2016-07-27 20:48:36 +1000234static inline bool mmu_has_feature(unsigned long feature)
235{
236 return early_mmu_has_feature(feature);
237}
238
Dave Kleikamp91b191c2011-07-04 18:38:03 +0000239static inline void mmu_clear_feature(unsigned long feature)
240{
241 cur_cpu_spec->mmu_features &= ~feature;
242}
Kevin Haoc12e6f22016-07-23 14:42:42 +0530243#endif /* CONFIG_JUMP_LABEL */
Dave Kleikamp91b191c2011-07-04 18:38:03 +0000244
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000245extern unsigned int __start___mmu_ftr_fixup, __stop___mmu_ftr_fixup;
246
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700247#ifdef CONFIG_PPC64
248/* This is our real memory area size on ppc64 server, on embedded, we
249 * make it match the size our of bolted TLB area
250 */
251extern u64 ppc64_rma_size;
Benjamin Herrenschmidtfe036a02016-08-19 14:22:37 +0530252
253/* Cleanup function used by kexec */
254extern void mmu_cleanup_all(void);
255extern void radix__mmu_cleanup_all(void);
Paul Mackerras9d661952016-11-21 16:00:58 +1100256
257/* Functions for creating and updating partition table on POWER9 */
258extern void mmu_partition_table_init(void);
259extern void mmu_partition_table_set_entry(unsigned int lpid, unsigned long dw0,
260 unsigned long dw1);
Benjamin Herrenschmidtcd3db0c2010-07-06 15:39:02 -0700261#endif /* CONFIG_PPC64 */
262
Aneesh Kumar K.V78f1dbd2012-09-10 02:52:57 +0000263struct mm_struct;
264#ifdef CONFIG_DEBUG_VM
265extern void assert_pte_locked(struct mm_struct *mm, unsigned long addr);
266#else /* CONFIG_DEBUG_VM */
267static inline void assert_pte_locked(struct mm_struct *mm, unsigned long addr)
268{
269}
270#endif /* !CONFIG_DEBUG_VM */
271
Michael Ellermanbab4c8d2016-07-27 13:37:58 +1000272#ifdef CONFIG_PPC_RADIX_MMU
273static inline bool radix_enabled(void)
274{
275 return mmu_has_feature(MMU_FTR_TYPE_RADIX);
276}
Michael Ellermana141cca2016-07-27 20:48:36 +1000277
278static inline bool early_radix_enabled(void)
279{
280 return early_mmu_has_feature(MMU_FTR_TYPE_RADIX);
281}
Michael Ellermanbab4c8d2016-07-27 13:37:58 +1000282#else
283static inline bool radix_enabled(void)
284{
285 return false;
286}
Michael Ellermana141cca2016-07-27 20:48:36 +1000287
288static inline bool early_radix_enabled(void)
289{
290 return false;
291}
Michael Ellermanbab4c8d2016-07-27 13:37:58 +1000292#endif
293
Ram Pai087003e2018-01-18 17:50:41 -0800294#ifdef CONFIG_PPC_MEM_KEYS
295extern u16 get_mm_addr_key(struct mm_struct *mm, unsigned long address);
296#else
297static inline u16 get_mm_addr_key(struct mm_struct *mm, unsigned long address)
298{
299 return 0;
300}
301#endif /* CONFIG_PPC_MEM_KEYS */
302
Christophe Leroy28ea38b2019-02-21 19:08:45 +0000303#ifdef CONFIG_STRICT_KERNEL_RWX
304static inline bool strict_kernel_rwx_enabled(void)
305{
306 return rodata_enabled;
307}
308#else
309static inline bool strict_kernel_rwx_enabled(void)
310{
311 return false;
312}
313#endif
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000314#endif /* !__ASSEMBLY__ */
315
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000316/* The kernel use the constants below to index in the page sizes array.
317 * The use of fixed constants for this purpose is better for performances
318 * of the low level hash refill handlers.
319 *
320 * A non supported page size has a "shift" field set to 0
321 *
322 * Any new page size being implemented can get a new entry in here. Whether
323 * the kernel will use it or not is a different matter though. The actual page
324 * size used by hugetlbfs is not defined here and may be made variable
325 *
326 * Note: This array ended up being a false good idea as it's growing to the
327 * point where I wonder if we should replace it with something different,
328 * to think about, feedback welcome. --BenH.
329 */
330
Scott Wooda8b91e42012-06-14 13:40:55 +0000331/* These are #defines as they have to be used in assembly */
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000332#define MMU_PAGE_4K 0
333#define MMU_PAGE_16K 1
334#define MMU_PAGE_64K 2
335#define MMU_PAGE_64K_AP 3 /* "Admixed pages" (hash64 only) */
336#define MMU_PAGE_256K 4
Christophe Leroy4b9142862016-12-07 08:47:28 +0100337#define MMU_PAGE_512K 5
338#define MMU_PAGE_1M 6
339#define MMU_PAGE_2M 7
340#define MMU_PAGE_4M 8
341#define MMU_PAGE_8M 9
342#define MMU_PAGE_16M 10
343#define MMU_PAGE_64M 11
344#define MMU_PAGE_256M 12
345#define MMU_PAGE_1G 13
346#define MMU_PAGE_16G 14
347#define MMU_PAGE_64G 15
Benjamin Herrenschmidt57e2a992009-07-28 11:59:34 +1000348
Aneesh Kumar K.Ve6f81a92017-03-29 17:21:53 +1100349/*
350 * N.B. we need to change the type of hpte_page_sizes if this gets to be > 16
351 * Also we need to change he type of mm_context.low/high_slices_psize.
352 */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100353#define MMU_PAGE_COUNT 16
Benjamin Herrenschmidt7c03d652008-12-18 19:13:32 +0000354
Aneesh Kumar K.V11a6f6a2016-04-29 23:25:41 +1000355#ifdef CONFIG_PPC_BOOK3S_64
356#include <asm/book3s/64/mmu.h>
357#else /* CONFIG_PPC_BOOK3S_64 */
358
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000359#ifndef __ASSEMBLY__
360/* MMU initialization */
361extern void early_init_mmu(void);
362extern void early_init_mmu_secondary(void);
363extern void setup_initial_memory_limit(phys_addr_t first_memblock_base,
364 phys_addr_t first_memblock_size);
Michael Ellerman1a01dc82016-07-26 20:09:30 +1000365static inline void mmu_early_init_devtree(void) { }
Christophe Leroy40058332019-02-21 10:37:53 +0000366
367extern void *abatron_pteptrs[2];
Aneesh Kumar K.V756d08d2016-04-29 23:25:57 +1000368#endif /* __ASSEMBLY__ */
Aneesh Kumar K.V11a6f6a2016-04-29 23:25:41 +1000369#endif
370
Christophe Leroy68289ae2018-11-17 10:25:02 +0000371#if defined(CONFIG_PPC_BOOK3S_32)
David Gibson4db68bf2007-06-13 14:52:54 +1000372/* 32-bit classic hash table MMU */
Aneesh Kumar K.Vf64e8082016-03-01 12:59:20 +0530373#include <asm/book3s/32/mmu-hash.h>
Christophe Leroy994da932018-11-29 14:06:55 +0000374#elif defined(CONFIG_PPC_MMU_NOHASH)
375#include <asm/nohash/mmu.h>
David Gibson1f8d4192005-05-05 16:15:13 -0700376#endif
David Gibson1f8d4192005-05-05 16:15:13 -0700377
Arnd Bergmann88ced032005-12-16 22:43:46 +0100378#endif /* __KERNEL__ */
Paul Mackerras047ea782005-11-19 20:17:32 +1100379#endif /* _ASM_POWERPC_MMU_H_ */