Thomas Gleixner | c942fdd | 2019-05-27 08:55:06 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2000, 2001 Broadcom Corporation |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 4 | */ |
| 5 | #include <linux/clocksource.h> |
Deng-Cheng Zhu | 262f1c9 | 2015-03-07 10:30:34 -0800 | [diff] [blame] | 6 | #include <linux/sched_clock.h> |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 7 | |
| 8 | #include <asm/addrspace.h> |
| 9 | #include <asm/io.h> |
| 10 | #include <asm/time.h> |
| 11 | |
| 12 | #include <asm/sibyte/sb1250.h> |
| 13 | #include <asm/sibyte/sb1250_regs.h> |
| 14 | #include <asm/sibyte/sb1250_int.h> |
| 15 | #include <asm/sibyte/sb1250_scd.h> |
| 16 | |
| 17 | #define SB1250_HPT_NUM 3 |
| 18 | #define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */ |
| 19 | |
| 20 | /* |
| 21 | * The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over |
| 22 | * again. |
| 23 | */ |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 24 | static inline u64 sb1250_hpt_get_cycles(void) |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 25 | { |
| 26 | unsigned int count; |
Deng-Cheng Zhu | 02710fc | 2015-03-07 10:30:32 -0800 | [diff] [blame] | 27 | void __iomem *addr; |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 28 | |
Deng-Cheng Zhu | 02710fc | 2015-03-07 10:30:32 -0800 | [diff] [blame] | 29 | addr = IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT)); |
| 30 | count = G_SCD_TIMER_CNT(__raw_readq(addr)); |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 31 | |
| 32 | return SB1250_HPT_VALUE - count; |
| 33 | } |
| 34 | |
Thomas Gleixner | a5a1d1c | 2016-12-21 20:32:01 +0100 | [diff] [blame] | 35 | static u64 sb1250_hpt_read(struct clocksource *cs) |
Deng-Cheng Zhu | 02710fc | 2015-03-07 10:30:32 -0800 | [diff] [blame] | 36 | { |
| 37 | return sb1250_hpt_get_cycles(); |
| 38 | } |
| 39 | |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 40 | struct clocksource bcm1250_clocksource = { |
Ralf Baechle | f99f2cc | 2007-11-13 00:35:13 +0000 | [diff] [blame] | 41 | .name = "bcm1250-counter-3", |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 42 | .rating = 200, |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 43 | .read = sb1250_hpt_read, |
| 44 | .mask = CLOCKSOURCE_MASK(23), |
| 45 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 46 | }; |
| 47 | |
Deng-Cheng Zhu | 262f1c9 | 2015-03-07 10:30:34 -0800 | [diff] [blame] | 48 | static u64 notrace sb1250_read_sched_clock(void) |
| 49 | { |
| 50 | return sb1250_hpt_get_cycles(); |
| 51 | } |
| 52 | |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 53 | void __init sb1250_clocksource_init(void) |
| 54 | { |
| 55 | struct clocksource *cs = &bcm1250_clocksource; |
| 56 | |
| 57 | /* Setup hpt using timer #3 but do not enable irq for it */ |
| 58 | __raw_writeq(0, |
| 59 | IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, |
| 60 | R_SCD_TIMER_CFG))); |
| 61 | __raw_writeq(SB1250_HPT_VALUE, |
| 62 | IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, |
| 63 | R_SCD_TIMER_INIT))); |
| 64 | __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS, |
| 65 | IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, |
| 66 | R_SCD_TIMER_CFG))); |
| 67 | |
John Stultz | 75c4fd8 | 2010-04-26 20:23:11 -0700 | [diff] [blame] | 68 | clocksource_register_hz(cs, V_SCD_TIMER_FREQ); |
Deng-Cheng Zhu | 262f1c9 | 2015-03-07 10:30:34 -0800 | [diff] [blame] | 69 | |
| 70 | sched_clock_register(sb1250_read_sched_clock, 23, V_SCD_TIMER_FREQ); |
Ralf Baechle | 217dd11 | 2007-11-01 01:57:55 +0000 | [diff] [blame] | 71 | } |