blob: fa2fa3e104ac34b2cefb37d70acdd67e0199a5c0 [file] [log] [blame]
Thomas Gleixnerc942fdd2019-05-27 08:55:06 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Ralf Baechle217dd112007-11-01 01:57:55 +00002/*
3 * Copyright (C) 2000, 2001 Broadcom Corporation
Ralf Baechle217dd112007-11-01 01:57:55 +00004 */
5#include <linux/clocksource.h>
Deng-Cheng Zhu262f1c92015-03-07 10:30:34 -08006#include <linux/sched_clock.h>
Ralf Baechle217dd112007-11-01 01:57:55 +00007
8#include <asm/addrspace.h>
9#include <asm/io.h>
10#include <asm/time.h>
11
12#include <asm/sibyte/sb1250.h>
13#include <asm/sibyte/sb1250_regs.h>
14#include <asm/sibyte/sb1250_int.h>
15#include <asm/sibyte/sb1250_scd.h>
16
17#define SB1250_HPT_NUM 3
18#define SB1250_HPT_VALUE M_SCD_TIMER_CNT /* max value */
19
20/*
21 * The HPT is free running from SB1250_HPT_VALUE down to 0 then starts over
22 * again.
23 */
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +010024static inline u64 sb1250_hpt_get_cycles(void)
Ralf Baechle217dd112007-11-01 01:57:55 +000025{
26 unsigned int count;
Deng-Cheng Zhu02710fc2015-03-07 10:30:32 -080027 void __iomem *addr;
Ralf Baechle217dd112007-11-01 01:57:55 +000028
Deng-Cheng Zhu02710fc2015-03-07 10:30:32 -080029 addr = IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM, R_SCD_TIMER_CNT));
30 count = G_SCD_TIMER_CNT(__raw_readq(addr));
Ralf Baechle217dd112007-11-01 01:57:55 +000031
32 return SB1250_HPT_VALUE - count;
33}
34
Thomas Gleixnera5a1d1c2016-12-21 20:32:01 +010035static u64 sb1250_hpt_read(struct clocksource *cs)
Deng-Cheng Zhu02710fc2015-03-07 10:30:32 -080036{
37 return sb1250_hpt_get_cycles();
38}
39
Ralf Baechle217dd112007-11-01 01:57:55 +000040struct clocksource bcm1250_clocksource = {
Ralf Baechlef99f2cc2007-11-13 00:35:13 +000041 .name = "bcm1250-counter-3",
Ralf Baechle70342282013-01-22 12:59:30 +010042 .rating = 200,
Ralf Baechle217dd112007-11-01 01:57:55 +000043 .read = sb1250_hpt_read,
44 .mask = CLOCKSOURCE_MASK(23),
45 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
46};
47
Deng-Cheng Zhu262f1c92015-03-07 10:30:34 -080048static u64 notrace sb1250_read_sched_clock(void)
49{
50 return sb1250_hpt_get_cycles();
51}
52
Ralf Baechle217dd112007-11-01 01:57:55 +000053void __init sb1250_clocksource_init(void)
54{
55 struct clocksource *cs = &bcm1250_clocksource;
56
57 /* Setup hpt using timer #3 but do not enable irq for it */
58 __raw_writeq(0,
59 IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM,
60 R_SCD_TIMER_CFG)));
61 __raw_writeq(SB1250_HPT_VALUE,
62 IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM,
63 R_SCD_TIMER_INIT)));
64 __raw_writeq(M_SCD_TIMER_ENABLE | M_SCD_TIMER_MODE_CONTINUOUS,
65 IOADDR(A_SCD_TIMER_REGISTER(SB1250_HPT_NUM,
66 R_SCD_TIMER_CFG)));
67
John Stultz75c4fd82010-04-26 20:23:11 -070068 clocksource_register_hz(cs, V_SCD_TIMER_FREQ);
Deng-Cheng Zhu262f1c92015-03-07 10:30:34 -080069
70 sched_clock_register(sb1250_read_sched_clock, 23, V_SCD_TIMER_FREQ);
Ralf Baechle217dd112007-11-01 01:57:55 +000071}