blob: c1c85eb3484f319d853b854b96a272cd6f3c6e06 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * linux/arch/arm/mm/proc-v6.S
4 *
5 * Copyright (C) 2001 Deep Blue Solutions Ltd.
Hyok S. Choid090ddd2006-06-28 14:10:01 +01006 * Modified by Catalin Marinas for noMMU support
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This is the "shell" of the ARMv6 processor support.
9 */
Tim Abbott991da172009-04-27 14:02:22 -040010#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/linkage.h>
12#include <asm/assembler.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020013#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010014#include <asm/hwcap.h>
Russell King74945c82006-03-16 14:44:36 +000015#include <asm/pgtable-hwdef.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/pgtable.h>
17
18#include "proc-macros.S"
19
20#define D_CACHE_LINE_SIZE 32
21
Russell King3747b362006-03-27 16:59:07 +010022#define TTB_C (1 << 0)
23#define TTB_S (1 << 1)
24#define TTB_IMP (1 << 2)
25#define TTB_RGN_NC (0 << 3)
26#define TTB_RGN_WBWA (1 << 3)
27#define TTB_RGN_WT (2 << 3)
28#define TTB_RGN_WB (3 << 3)
29
Russell Kingf00ec482010-09-04 10:47:48 +010030#define TTB_FLAGS_UP TTB_RGN_WBWA
31#define PMD_FLAGS_UP PMD_SECT_WB
32#define TTB_FLAGS_SMP TTB_RGN_WBWA|TTB_S
33#define PMD_FLAGS_SMP PMD_SECT_WBWA|PMD_SECT_S
Russell Kingf2131d32007-02-08 20:46:20 +000034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035ENTRY(cpu_v6_proc_init)
Russell King6ebbf2c2014-06-30 16:29:12 +010036 ret lr
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38ENTRY(cpu_v6_proc_fin)
Tony Lindgren67c5587a2005-10-19 23:00:56 +010039 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
40 bic r0, r0, #0x1000 @ ...i............
41 bic r0, r0, #0x0006 @ .............ca.
42 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King6ebbf2c2014-06-30 16:29:12 +010043 ret lr
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
45/*
46 * cpu_v6_reset(loc)
47 *
48 * Perform a soft reset of the system. Put the CPU into the
49 * same state as it would be if it had been reset, and branch
50 * to what would be the reset vector.
51 *
52 * - loc - location to jump to for soft reset
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 */
54 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000055 .pushsection .idmap.text, "ax"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056ENTRY(cpu_v6_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010057 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
58 bic r1, r1, #0x1 @ ...............m
59 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
60 mov r1, #0
61 mcr p15, 0, r1, c7, c5, 4 @ ISB
Russell King6ebbf2c2014-06-30 16:29:12 +010062 ret r0
Will Deacon1a4baaf2011-11-15 13:25:04 +000063ENDPROC(cpu_v6_reset)
64 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
66/*
67 * cpu_v6_do_idle()
68 *
69 * Idle the processor (eg, wait for interrupt).
70 *
71 * IRQs are already disabled.
72 */
73ENTRY(cpu_v6_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000074 mov r1, #0
75 mcr p15, 0, r1, c7, c10, 4 @ DWB - WFI may enter a low-power mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 mcr p15, 0, r1, c7, c0, 4 @ wait for interrupt
Russell King6ebbf2c2014-06-30 16:29:12 +010077 ret lr
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79ENTRY(cpu_v6_dcache_clean_area)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
81 add r0, r0, #D_CACHE_LINE_SIZE
82 subs r1, r1, #D_CACHE_LINE_SIZE
83 bhi 1b
Russell King6ebbf2c2014-06-30 16:29:12 +010084 ret lr
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86/*
Nicolas Pitre2b6e2042012-11-07 21:22:08 +010087 * cpu_v6_switch_mm(pgd_phys, tsk)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 *
89 * Set the translation table base pointer to be pgd_phys
90 *
91 * - pgd_phys - physical address of new TTB
92 *
93 * It is assumed that:
94 * - we are not using split page tables
95 */
96ENTRY(cpu_v6_switch_mm)
Hyok S. Choid090ddd2006-06-28 14:10:01 +010097#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 mov r2, #0
Ben Dooks251019f2013-02-11 12:25:05 +010099 mmid r1, r1 @ get mm->context.id
Russell Kingf00ec482010-09-04 10:47:48 +0100100 ALT_SMP(orr r0, r0, #TTB_FLAGS_SMP)
101 ALT_UP(orr r0, r0, #TTB_FLAGS_UP)
Russell Kingd93742f52005-08-15 16:53:38 +0100102 mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 mcr p15, 0, r2, c7, c10, 4 @ drain write buffer
104 mcr p15, 0, r0, c2, c0, 0 @ set TTB 0
Will Deacon575320d2012-07-06 15:43:03 +0100105#ifdef CONFIG_PID_IN_CONTEXTIDR
106 mrc p15, 0, r2, c13, c0, 1 @ read current context ID
107 bic r2, r2, #0xff @ extract the PID
108 and r1, r1, #0xff
109 orr r1, r1, r2 @ insert into new context ID
110#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 mcr p15, 0, r1, c13, c0, 1 @ set context ID
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100112#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100113 ret lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115/*
Russell Kingad1ae2f2006-12-13 14:34:43 +0000116 * cpu_v6_set_pte_ext(ptep, pte, ext)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 *
118 * Set a level 2 translation table entry.
119 *
120 * - ptep - pointer to level 2 translation table entry
121 * (hardware version is stored at -1024 bytes)
122 * - pte - PTE value to store
Russell Kingad1ae2f2006-12-13 14:34:43 +0000123 * - ext - value for extended PTE bits
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 */
Russell King639b0ae2008-09-06 21:07:45 +0100125 armv6_mt_table cpu_v6
126
Russell Kingad1ae2f2006-12-13 14:34:43 +0000127ENTRY(cpu_v6_set_pte_ext)
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100128#ifdef CONFIG_MMU
Russell King639b0ae2008-09-06 21:07:45 +0100129 armv6_set_pte_ext cpu_v6
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100130#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100131 ret lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Russell Kingf6b0fa02011-02-06 15:48:39 +0000133/* Suspend/resume support: taken from arch/arm/mach-s3c64xx/sleep.S */
134.globl cpu_v6_suspend_size
Russell King1aede682011-08-28 10:30:34 +0100135.equ cpu_v6_suspend_size, 4 * 6
Russell Kingb6c7aab2013-04-08 11:44:57 +0100136#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +0000137ENTRY(cpu_v6_do_suspend)
Russell King1aede682011-08-28 10:30:34 +0100138 stmfd sp!, {r4 - r9, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000139 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Will Deaconaa1aadc2012-02-23 13:51:38 +0000140#ifdef CONFIG_MMU
Russell King1aede682011-08-28 10:30:34 +0100141 mrc p15, 0, r5, c3, c0, 0 @ Domain ID
142 mrc p15, 0, r6, c2, c0, 1 @ Translation table base 1
Will Deaconaa1aadc2012-02-23 13:51:38 +0000143#endif
Russell King1aede682011-08-28 10:30:34 +0100144 mrc p15, 0, r7, c1, c0, 1 @ auxiliary control register
145 mrc p15, 0, r8, c1, c0, 2 @ co-processor access control
146 mrc p15, 0, r9, c1, c0, 0 @ control register
147 stmia r0, {r4 - r9}
148 ldmfd sp!, {r4- r9, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000149ENDPROC(cpu_v6_do_suspend)
150
151ENTRY(cpu_v6_do_resume)
152 mov ip, #0
153 mcr p15, 0, ip, c7, c14, 0 @ clean+invalidate D cache
154 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
155 mcr p15, 0, ip, c7, c15, 0 @ clean+invalidate cache
156 mcr p15, 0, ip, c7, c10, 4 @ drain write buffer
Russell King1aede682011-08-28 10:30:34 +0100157 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
158 ldmia r0, {r4 - r9}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000159 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Will Deaconaa1aadc2012-02-23 13:51:38 +0000160#ifdef CONFIG_MMU
Russell King1aede682011-08-28 10:30:34 +0100161 mcr p15, 0, r5, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100162 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
163 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
164 mcr p15, 0, r1, c2, c0, 0 @ Translation table base 0
Russell King1aede682011-08-28 10:30:34 +0100165 mcr p15, 0, r6, c2, c0, 1 @ Translation table base 1
Will Deaconaa1aadc2012-02-23 13:51:38 +0000166 mcr p15, 0, ip, c2, c0, 2 @ TTB control register
167#endif
Russell King1aede682011-08-28 10:30:34 +0100168 mcr p15, 0, r7, c1, c0, 1 @ auxiliary control register
169 mcr p15, 0, r8, c1, c0, 2 @ co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000170 mcr p15, 0, ip, c7, c5, 4 @ ISB
Russell King1aede682011-08-28 10:30:34 +0100171 mov r0, r9 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000172 b cpu_resume_mmu
173ENDPROC(cpu_v6_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000174#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Dave Martin7b7dc6e2011-06-23 17:25:46 +0100176 string cpu_v6_name, "ARMv6-compatible processor"
Saeed Bisharaedabd382009-08-06 15:12:43 +0300177
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 .align
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180/*
181 * __v6_setup
182 *
183 * Initialise TLB, Caches, and MMU state ready to switch the MMU
184 * on. Return in r0 the new CP15 C1 control register setting.
185 *
186 * We automatically detect if we have a Harvard cache, and use the
187 * Harvard cache control instructions insead of the unified cache
188 * control instructions.
189 *
190 * This should be able to cover all ARMv6 cores.
191 *
192 * It is assumed that:
193 * - cache type register is implemented
194 */
195__v6_setup:
Russell King862184f2005-11-07 21:05:42 +0000196#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100197 ALT_SMP(mrc p15, 0, r0, c1, c0, 1) @ Enable SMP/nAMP mode
198 ALT_UP(nop)
Russell King862184f2005-11-07 21:05:42 +0000199 orr r0, r0, #0x20
Russell Kingf00ec482010-09-04 10:47:48 +0100200 ALT_SMP(mcr p15, 0, r0, c1, c0, 1)
201 ALT_UP(nop)
Russell King862184f2005-11-07 21:05:42 +0000202#endif
Russell King862184f2005-11-07 21:05:42 +0000203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 mov r0, #0
205 mcr p15, 0, r0, c7, c14, 0 @ clean+invalidate D cache
206 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
207 mcr p15, 0, r0, c7, c15, 0 @ clean+invalidate cache
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100208#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 mcr p15, 0, r0, c8, c7, 0 @ invalidate I + D TLBs
210 mcr p15, 0, r0, c2, c0, 2 @ TTB control register
Russell Kingf00ec482010-09-04 10:47:48 +0100211 ALT_SMP(orr r4, r4, #TTB_FLAGS_SMP)
212 ALT_UP(orr r4, r4, #TTB_FLAGS_UP)
Catalin Marinasd4279582011-05-26 11:22:44 +0100213 ALT_SMP(orr r8, r8, #TTB_FLAGS_SMP)
214 ALT_UP(orr r8, r8, #TTB_FLAGS_UP)
215 mcr p15, 0, r8, c2, c0, 1 @ load TTB1
Hyok S. Choid090ddd2006-06-28 14:10:01 +0100216#endif /* CONFIG_MMU */
Will Deaconbae0ca22014-02-07 19:12:20 +0100217 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer and
218 @ complete invalidations
Russell King22b190862006-06-29 15:09:57 +0100219 adr r5, v6_crval
220 ldmia r5, {r5, r6}
Ben Dooks457c2402013-02-12 18:59:57 +0000221 ARM_BE8(orr r6, r6, #1 << 25) @ big-endian page tables
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 mrc p15, 0, r0, c1, c0, 0 @ read control register
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 bic r0, r0, r5 @ clear bits them
Russell King22b190862006-06-29 15:09:57 +0100224 orr r0, r0, r6 @ set them
Catalin Marinas145e10e2011-08-15 11:04:41 +0100225#ifdef CONFIG_ARM_ERRATA_364296
226 /*
227 * Workaround for the 364296 ARM1136 r0p2 erratum (possible cache data
228 * corruption with hit-under-miss enabled). The conditional code below
229 * (setting the undocumented bit 31 in the auxiliary control register
230 * and the FI bit in the control register) disables hit-under-miss
231 * without putting the processor into full low interrupt latency mode.
232 */
233 ldr r6, =0x4107b362 @ id for ARM1136 r0p2
234 mrc p15, 0, r5, c0, c0, 0 @ get processor id
235 teq r5, r6 @ check for the faulty core
236 mrceq p15, 0, r5, c1, c0, 1 @ load aux control reg
237 orreq r5, r5, #(1 << 31) @ set the undocumented bit 31
238 mcreq p15, 0, r5, c1, c0, 1 @ write aux control reg
239 orreq r0, r0, #(1 << 21) @ low interrupt latency configuration
240#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100241 ret lr @ return to head.S:__ret
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
243 /*
244 * V X F I D LR
245 * .... ...E PUI. .T.T 4RVI ZFRS BLDP WCAM
246 * rrrr rrrx xxx0 0101 xxxx xxxx x111 xxxx < forced
247 * 0 110 0011 1.00 .111 1101 < we want
248 */
Russell King22b190862006-06-29 15:09:57 +0100249 .type v6_crval, #object
250v6_crval:
251 crval clear=0x01e0fb7f, mmuset=0x00c0387d, ucset=0x00c0187c
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252
Russell King5085f3f2010-10-01 15:37:05 +0100253 __INITDATA
254
Dave Martin7b7dc6e2011-06-23 17:25:46 +0100255 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
256 define_processor_functions v6, dabort=v6_early_abort, pabort=v6_pabort, suspend=1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257
Russell King5085f3f2010-10-01 15:37:05 +0100258 .section ".rodata"
259
Dave Martin7b7dc6e2011-06-23 17:25:46 +0100260 string cpu_arch_name, "armv6"
261 string cpu_elf_name, "v6"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 .align
263
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100264 .section ".proc.info.init", #alloc
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265
266 /*
267 * Match any ARMv6 processor core.
268 */
269 .type __v6_proc_info, #object
270__v6_proc_info:
271 .long 0x0007b000
272 .long 0x0007f000
Russell Kingf00ec482010-09-04 10:47:48 +0100273 ALT_SMP(.long \
274 PMD_TYPE_SECT | \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 PMD_SECT_AP_WRITE | \
Russell King4b46d642009-11-01 17:44:24 +0000276 PMD_SECT_AP_READ | \
Russell Kingf00ec482010-09-04 10:47:48 +0100277 PMD_FLAGS_SMP)
278 ALT_UP(.long \
279 PMD_TYPE_SECT | \
280 PMD_SECT_AP_WRITE | \
281 PMD_SECT_AP_READ | \
282 PMD_FLAGS_UP)
Russell King8799ee92006-06-29 18:24:21 +0100283 .long PMD_TYPE_SECT | \
284 PMD_SECT_XN | \
285 PMD_SECT_AP_WRITE | \
286 PMD_SECT_AP_READ
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100287 initfn __v6_setup, __v6_proc_info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 .long cpu_arch_name
289 .long cpu_elf_name
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100290 /* See also feat_v6_fixup() for HWCAP_TLS */
291 .long HWCAP_SWP|HWCAP_HALF|HWCAP_THUMB|HWCAP_FAST_MULT|HWCAP_EDSP|HWCAP_JAVA|HWCAP_TLS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 .long cpu_v6_name
293 .long v6_processor_functions
294 .long v6wbi_tlb_fns
295 .long v6_user_fns
296 .long v6_cache_fns
297 .size __v6_proc_info, . - __v6_proc_info