blob: 2d8f90546591721cd427f738f7ab63981c3ddaeb [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
Santosh Shilimkarb2b97622010-06-16 22:19:48 +05302/*
3 * OMAP MPUSS low power code
4 *
5 * Copyright (C) 2011 Texas Instruments, Inc.
6 * Santosh Shilimkar <santosh.shilimkar@ti.com>
7 *
8 * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
9 * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
10 * CPU0 and CPU1 LPRM modules.
11 * CPU0, CPU1 and MPUSS each have there own power domain and
12 * hence multiple low power combinations of MPUSS are possible.
13 *
14 * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
15 * because the mode is not supported by hw constraints of dormant
16 * mode. While waking up from the dormant mode, a reset signal
17 * to the Cortex-A9 processor must be asserted by the external
18 * power controller.
19 *
20 * With architectural inputs and hardware recommendations, only
21 * below modes are supported from power gain vs latency point of view.
22 *
23 * CPU0 CPU1 MPUSS
24 * ----------------------------------------------
25 * ON ON ON
26 * ON(Inactive) OFF ON(Inactive)
27 * OFF OFF CSWR
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053028 * OFF OFF OSWR
29 * OFF OFF OFF(Device OFF *TBD)
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053030 * ----------------------------------------------
31 *
32 * Note: CPU0 is the master core and it is the last CPU to go down
33 * and first to wake-up when MPUSS low power states are excercised
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053034 */
35
36#include <linux/kernel.h>
37#include <linux/io.h>
38#include <linux/errno.h>
39#include <linux/linkage.h>
40#include <linux/smp.h>
41
42#include <asm/cacheflush.h>
43#include <asm/tlbflush.h>
44#include <asm/smp_scu.h>
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053045#include <asm/pgalloc.h>
46#include <asm/suspend.h>
Tony Lindgren8a8be462016-11-07 16:50:11 -070047#include <asm/virt.h>
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053048#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053049
Tony Lindgrene4c060d2012-10-05 13:25:59 -070050#include "soc.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053051#include "common.h"
Tony Lindgrenc49f34b2012-08-31 16:08:07 -070052#include "omap44xx.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053053#include "omap4-sar-layout.h"
54#include "pm.h"
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053055#include "prcm_mpu44xx.h"
Santosh Shilimkara89726d2013-02-06 19:39:07 +053056#include "prcm_mpu54xx.h"
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053057#include "prminst44xx.h"
58#include "prcm44xx.h"
59#include "prm44xx.h"
60#include "prm-regbits-44xx.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053061
Tony Lindgren0573b952016-06-22 01:59:39 -070062static void __iomem *sar_base;
Tony Lindgren351b7c42017-03-22 11:01:48 -070063static u32 old_cpu1_ns_pa_addr;
Tony Lindgren0573b952016-06-22 01:59:39 -070064
Tony Lindgrenb3bf2892016-07-03 23:29:45 -070065#if defined(CONFIG_PM) && defined(CONFIG_SMP)
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053066
67struct omap4_cpu_pm_info {
68 struct powerdomain *pwrdm;
69 void __iomem *scu_sar_addr;
70 void __iomem *wkup_sar_addr;
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053071 void __iomem *l2x0_sar_addr;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053072};
73
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053074/**
75 * struct cpu_pm_ops - CPU pm operations
76 * @finish_suspend: CPU suspend finisher function pointer
77 * @resume: CPU resume function pointer
78 * @scu_prepare: CPU Snoop Control program function pointer
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -050079 * @hotplug_restart: CPU restart function pointer
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053080 *
81 * Structure holds functions pointer for CPU low power operations like
82 * suspend, resume and scu programming.
83 */
84struct cpu_pm_ops {
85 int (*finish_suspend)(unsigned long cpu_state);
86 void (*resume)(void);
87 void (*scu_prepare)(unsigned int cpu_id, unsigned int cpu_state);
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -050088 void (*hotplug_restart)(void);
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053089};
90
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053091static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info);
Santosh Shilimkare44f9a72010-06-16 22:19:49 +053092static struct powerdomain *mpuss_pd;
Santosh Shilimkara89726d2013-02-06 19:39:07 +053093static u32 cpu_context_offset;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053094
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053095static int default_finish_suspend(unsigned long cpu_state)
96{
97 omap_do_wfi();
98 return 0;
99}
100
101static void dummy_cpu_resume(void)
102{}
103
104static void dummy_scu_prepare(unsigned int cpu_id, unsigned int cpu_state)
105{}
106
Sekhar Norif734a9b2015-07-11 20:29:15 +0530107static struct cpu_pm_ops omap_pm_ops = {
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530108 .finish_suspend = default_finish_suspend,
109 .resume = dummy_cpu_resume,
110 .scu_prepare = dummy_scu_prepare,
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -0500111 .hotplug_restart = dummy_cpu_resume,
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530112};
113
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530114/*
115 * Program the wakeup routine address for the CPU0 and CPU1
116 * used for OFF or DORMANT wakeup.
117 */
118static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr)
119{
120 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
121
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530122 if (pm_info->wkup_sar_addr)
123 writel_relaxed(addr, pm_info->wkup_sar_addr);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530124}
125
126/*
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530127 * Store the SCU power status value to scratchpad memory
128 */
129static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state)
130{
131 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
132 u32 scu_pwr_st;
133
134 switch (cpu_state) {
135 case PWRDM_POWER_RET:
136 scu_pwr_st = SCU_PM_DORMANT;
137 break;
138 case PWRDM_POWER_OFF:
139 scu_pwr_st = SCU_PM_POWEROFF;
140 break;
141 case PWRDM_POWER_ON:
142 case PWRDM_POWER_INACTIVE:
143 default:
144 scu_pwr_st = SCU_PM_NORMAL;
145 break;
146 }
147
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530148 if (pm_info->scu_sar_addr)
149 writel_relaxed(scu_pwr_st, pm_info->scu_sar_addr);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530150}
151
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530152/* Helper functions for MPUSS OSWR */
153static inline void mpuss_clear_prev_logic_pwrst(void)
154{
155 u32 reg;
156
157 reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
158 OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
159 omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION,
160 OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
161}
162
163static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id)
164{
165 u32 reg;
166
167 if (cpu_id) {
168 reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530169 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530170 omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530171 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530172 } else {
173 reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530174 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530175 omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530176 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530177 }
178}
179
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530180/*
181 * Store the CPU cluster state for L2X0 low power operations.
182 */
183static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state)
184{
185 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
186
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530187 if (pm_info->l2x0_sar_addr)
188 writel_relaxed(save_state, pm_info->l2x0_sar_addr);
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530189}
190
191/*
192 * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
193 * in every restore MPUSS OFF path.
194 */
195#ifdef CONFIG_CACHE_L2X0
Russell King7a09b282014-04-05 10:57:44 +0100196static void __init save_l2x0_context(void)
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530197{
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530198 void __iomem *l2x0_base = omap4_get_l2cache_base();
199
200 if (l2x0_base && sar_base) {
201 writel_relaxed(l2x0_saved_regs.aux_ctrl,
202 sar_base + L2X0_AUXCTRL_OFFSET);
203 writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
204 sar_base + L2X0_PREFETCH_CTRL_OFFSET);
205 }
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530206}
207#else
Russell King7a09b282014-04-05 10:57:44 +0100208static void __init save_l2x0_context(void)
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530209{}
210#endif
211
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530212/**
213 * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
214 * The purpose of this function is to manage low power programming
215 * of OMAP4 MPUSS subsystem
216 * @cpu : CPU ID
217 * @power_state: Low power state.
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530218 *
219 * MPUSS states for the context save:
220 * save_state =
221 * 0 - Nothing lost and no need to save: MPUSS INACTIVE
222 * 1 - CPUx L1 and logic lost: MPUSS CSWR
223 * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
224 * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530225 */
226int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state)
227{
Paul Walmsley32d174e2013-01-26 00:58:13 -0700228 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
Nishanth Menona30d81b2014-10-21 15:24:36 -0500229 unsigned int save_state = 0, cpu_logic_state = PWRDM_POWER_RET;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530230 unsigned int wakeup_cpu;
231
232 if (omap_rev() == OMAP4430_REV_ES1_0)
233 return -ENXIO;
234
235 switch (power_state) {
236 case PWRDM_POWER_ON:
237 case PWRDM_POWER_INACTIVE:
238 save_state = 0;
239 break;
240 case PWRDM_POWER_OFF:
Nishanth Menona30d81b2014-10-21 15:24:36 -0500241 cpu_logic_state = PWRDM_POWER_OFF;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530242 save_state = 1;
243 break;
244 case PWRDM_POWER_RET:
Tony Lindgrencbf26422016-11-07 16:50:11 -0700245 if (IS_PM44XX_ERRATUM(PM_OMAP4_CPU_OSWR_DISABLE))
Rajendra Nayak6099dd32013-05-27 15:46:44 +0530246 save_state = 0;
Tony Lindgrencbf26422016-11-07 16:50:11 -0700247 break;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530248 default:
249 /*
250 * CPUx CSWR is invalid hardware state. Also CPUx OSWR
251 * doesn't make much scense, since logic is lost and $L1
252 * needs to be cleaned because of coherency. This makes
253 * CPUx OSWR equivalent to CPUX OFF and hence not supported
254 */
255 WARN_ON(1);
256 return -ENXIO;
257 }
258
Kevin Hilmane0555482012-05-11 16:00:24 -0700259 pwrdm_pre_transition(NULL);
Santosh Shilimkar49404dd2011-01-10 01:02:15 +0530260
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530261 /*
262 * Check MPUSS next state and save interrupt controller if needed.
263 * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
264 */
265 mpuss_clear_prev_logic_pwrst();
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530266 if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) &&
267 (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF))
268 save_state = 2;
269
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530270 cpu_clear_prev_logic_pwrst(cpu);
Paul Walmsley32d174e2013-01-26 00:58:13 -0700271 pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
Nishanth Menona30d81b2014-10-21 15:24:36 -0500272 pwrdm_set_logic_retst(pm_info->pwrdm, cpu_logic_state);
Florian Fainelli64fc2a92017-01-15 03:59:29 +0100273 set_cpu_wakeup_addr(cpu, __pa_symbol(omap_pm_ops.resume));
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530274 omap_pm_ops.scu_prepare(cpu, power_state);
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530275 l2x0_pwrst_prepare(cpu, save_state);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530276
277 /*
278 * Call low level function with targeted low power state.
279 */
Santosh Shilimkar72433eb2013-02-13 14:25:24 +0530280 if (save_state)
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530281 cpu_suspend(save_state, omap_pm_ops.finish_suspend);
Santosh Shilimkar72433eb2013-02-13 14:25:24 +0530282 else
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530283 omap_pm_ops.finish_suspend(save_state);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530284
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300285 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) && cpu)
286 gic_dist_enable();
287
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530288 /*
289 * Restore the CPUx power state to ON otherwise CPUx
290 * power domain can transitions to programmed low power
291 * state while doing WFI outside the low powe code. On
292 * secure devices, CPUx does WFI which can result in
293 * domain transition
294 */
295 wakeup_cpu = smp_processor_id();
Paul Walmsley32d174e2013-01-26 00:58:13 -0700296 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530297
Kevin Hilmane0555482012-05-11 16:00:24 -0700298 pwrdm_post_transition(NULL);
Santosh Shilimkar49404dd2011-01-10 01:02:15 +0530299
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530300 return 0;
301}
302
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530303/**
304 * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
305 * @cpu : CPU ID
306 * @power_state: CPU low power state.
307 */
Paul Gortmaker8bd26e32013-06-17 15:43:14 -0400308int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530309{
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300310 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
Paul Walmsley32d174e2013-01-26 00:58:13 -0700311 unsigned int cpu_state = 0;
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530312
313 if (omap_rev() == OMAP4430_REV_ES1_0)
314 return -ENXIO;
315
Nishanth Menon3e6a1c92014-07-24 10:24:19 -0500316 /* Use the achievable power state for the domain */
317 power_state = pwrdm_get_valid_lp_state(pm_info->pwrdm,
318 false, power_state);
319
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530320 if (power_state == PWRDM_POWER_OFF)
321 cpu_state = 1;
322
Paul Walmsley32d174e2013-01-26 00:58:13 -0700323 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
324 pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
Florian Fainelli64fc2a92017-01-15 03:59:29 +0100325 set_cpu_wakeup_addr(cpu, __pa_symbol(omap_pm_ops.hotplug_restart));
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530326 omap_pm_ops.scu_prepare(cpu, power_state);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530327
328 /*
Masanari Iida260db902012-07-12 00:56:57 +0900329 * CPU never retuns back if targeted power state is OFF mode.
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530330 * CPU ONLINE follows normal CPU ONLINE ptah via
Santosh Shilimkarbaf4b7d2013-04-05 18:29:02 +0530331 * omap4_secondary_startup().
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530332 */
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530333 omap_pm_ops.finish_suspend(cpu_state);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530334
Paul Walmsley32d174e2013-01-26 00:58:13 -0700335 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530336 return 0;
337}
338
339
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530340/*
Santosh Shilimkar6d846c42012-04-12 17:01:52 +0530341 * Enable Mercury Fast HG retention mode by default.
342 */
343static void enable_mercury_retention_mode(void)
344{
345 u32 reg;
346
347 reg = omap4_prcm_mpu_read_inst_reg(OMAP54XX_PRCM_MPU_DEVICE_INST,
348 OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET);
349 /* Enable HG_EN, HG_RAMPUP = fast mode */
350 reg |= BIT(24) | BIT(25);
351 omap4_prcm_mpu_write_inst_reg(reg, OMAP54XX_PRCM_MPU_DEVICE_INST,
352 OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET);
353}
354
355/*
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530356 * Initialise OMAP4 MPUSS
357 */
358int __init omap4_mpuss_init(void)
359{
360 struct omap4_cpu_pm_info *pm_info;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530361
362 if (omap_rev() == OMAP4430_REV_ES1_0) {
363 WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
364 return -ENODEV;
365 }
366
367 /* Initilaise per CPU PM information */
368 pm_info = &per_cpu(omap4_pm_info, 0x0);
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530369 if (sar_base) {
370 pm_info->scu_sar_addr = sar_base + SCU_OFFSET0;
Tony Lindgren8a8be462016-11-07 16:50:11 -0700371 if (cpu_is_omap44xx())
372 pm_info->wkup_sar_addr = sar_base +
373 CPU0_WAKEUP_NS_PA_ADDR_OFFSET;
374 else
375 pm_info->wkup_sar_addr = sar_base +
376 OMAP5_CPU0_WAKEUP_NS_PA_ADDR_OFFSET;
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530377 pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0;
378 }
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530379 pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm");
380 if (!pm_info->pwrdm) {
381 pr_err("Lookup failed for CPU0 pwrdm\n");
382 return -ENODEV;
383 }
384
385 /* Clear CPU previous power domain state */
386 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530387 cpu_clear_prev_logic_pwrst(0);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530388
389 /* Initialise CPU0 power domain state to ON */
390 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
391
392 pm_info = &per_cpu(omap4_pm_info, 0x1);
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530393 if (sar_base) {
394 pm_info->scu_sar_addr = sar_base + SCU_OFFSET1;
Tony Lindgren8a8be462016-11-07 16:50:11 -0700395 if (cpu_is_omap44xx())
396 pm_info->wkup_sar_addr = sar_base +
397 CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
398 else
399 pm_info->wkup_sar_addr = sar_base +
400 OMAP5_CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530401 pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1;
402 }
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300403
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530404 pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm");
405 if (!pm_info->pwrdm) {
406 pr_err("Lookup failed for CPU1 pwrdm\n");
407 return -ENODEV;
408 }
409
410 /* Clear CPU previous power domain state */
411 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530412 cpu_clear_prev_logic_pwrst(1);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530413
414 /* Initialise CPU1 power domain state to ON */
415 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
416
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530417 mpuss_pd = pwrdm_lookup("mpu_pwrdm");
418 if (!mpuss_pd) {
419 pr_err("Failed to lookup MPUSS power domain\n");
420 return -ENODEV;
421 }
422 pwrdm_clear_all_prev_pwrst(mpuss_pd);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530423 mpuss_clear_prev_logic_pwrst();
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530424
Rajendra Nayak325f29da2013-05-03 15:34:40 +0530425 if (sar_base) {
426 /* Save device type on scratchpad for low level code to use */
427 writel_relaxed((omap_type() != OMAP2_DEVICE_TYPE_GP) ? 1 : 0,
428 sar_base + OMAP_TYPE_OFFSET);
429 save_l2x0_context();
430 }
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530431
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530432 if (cpu_is_omap44xx()) {
433 omap_pm_ops.finish_suspend = omap4_finish_suspend;
434 omap_pm_ops.resume = omap4_cpu_resume;
435 omap_pm_ops.scu_prepare = scu_pwrst_prepare;
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -0500436 omap_pm_ops.hotplug_restart = omap4_secondary_startup;
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530437 cpu_context_offset = OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET;
438 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
439 cpu_context_offset = OMAP54XX_RM_CPU0_CPU0_CONTEXT_OFFSET;
Santosh Shilimkar6d846c42012-04-12 17:01:52 +0530440 enable_mercury_retention_mode();
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530441 }
442
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -0500443 if (cpu_is_omap446x())
444 omap_pm_ops.hotplug_restart = omap4460_secondary_startup;
445
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530446 return 0;
447}
448
449#endif
Tony Lindgren0573b952016-06-22 01:59:39 -0700450
Arnd Bergmann6f921202017-04-21 23:55:28 +0200451u32 omap4_get_cpu1_ns_pa_addr(void)
452{
453 return old_cpu1_ns_pa_addr;
454}
455
Tony Lindgren0573b952016-06-22 01:59:39 -0700456/*
457 * For kexec, we must set CPU1_WAKEUP_NS_PA_ADDR to point to
458 * current kernel's secondary_startup() early before
459 * clockdomains_init(). Otherwise clockdomain_init() can
460 * wake CPU1 and cause a hang.
461 */
462void __init omap4_mpuss_early_init(void)
463{
464 unsigned long startup_pa;
Tony Lindgren351b7c42017-03-22 11:01:48 -0700465 void __iomem *ns_pa_addr;
Tony Lindgren0573b952016-06-22 01:59:39 -0700466
Tony Lindgren351b7c42017-03-22 11:01:48 -0700467 if (!(soc_is_omap44xx() || soc_is_omap54xx()))
Tony Lindgren0573b952016-06-22 01:59:39 -0700468 return;
469
470 sar_base = omap4_get_sar_ram_base();
471
Tony Lindgren351b7c42017-03-22 11:01:48 -0700472 /* Save old NS_PA_ADDR for validity checks later on */
473 if (soc_is_omap44xx())
474 ns_pa_addr = sar_base + CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
475 else
476 ns_pa_addr = sar_base + OMAP5_CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
477 old_cpu1_ns_pa_addr = readl_relaxed(ns_pa_addr);
478
479 if (soc_is_omap443x())
Florian Fainelli64fc2a92017-01-15 03:59:29 +0100480 startup_pa = __pa_symbol(omap4_secondary_startup);
Tony Lindgren351b7c42017-03-22 11:01:48 -0700481 else if (soc_is_omap446x())
Florian Fainelli64fc2a92017-01-15 03:59:29 +0100482 startup_pa = __pa_symbol(omap4460_secondary_startup);
Tony Lindgren8a8be462016-11-07 16:50:11 -0700483 else if ((__boot_cpu_mode & MODE_MASK) == HYP_MODE)
Florian Fainelli64fc2a92017-01-15 03:59:29 +0100484 startup_pa = __pa_symbol(omap5_secondary_hyp_startup);
Tony Lindgren8a8be462016-11-07 16:50:11 -0700485 else
Florian Fainelli64fc2a92017-01-15 03:59:29 +0100486 startup_pa = __pa_symbol(omap5_secondary_startup);
Tony Lindgren0573b952016-06-22 01:59:39 -0700487
Tony Lindgren351b7c42017-03-22 11:01:48 -0700488 if (soc_is_omap44xx())
Tony Lindgren8a8be462016-11-07 16:50:11 -0700489 writel_relaxed(startup_pa, sar_base +
490 CPU1_WAKEUP_NS_PA_ADDR_OFFSET);
491 else
492 writel_relaxed(startup_pa, sar_base +
493 OMAP5_CPU1_WAKEUP_NS_PA_ADDR_OFFSET);
Tony Lindgren0573b952016-06-22 01:59:39 -0700494}