blob: f99ed524fe41f3b9f806ccb0ae71ec8c10e1b15f [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Russell King4baa9922008-08-02 10:55:55 +01003 * arch/arm/include/asm/mmu_context.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * Copyright (C) 1996 Russell King.
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Changelog:
8 * 27-06-1996 RMK Created
9 */
10#ifndef __ASM_ARM_MMU_CONTEXT_H
11#define __ASM_ARM_MMU_CONTEXT_H
12
Russell King8dc39b82005-11-16 17:23:57 +000013#include <linux/compiler.h>
Russell King87c52572008-11-29 17:35:51 +000014#include <linux/sched.h>
Ingo Molnar589ee622017-02-04 00:16:44 +010015#include <linux/mm_types.h>
Andy Lutomirski88f10e32016-04-26 09:39:05 -070016#include <linux/preempt.h>
Ingo Molnar589ee622017-02-04 00:16:44 +010017
Russell King4fe15ba2005-11-06 19:47:04 +000018#include <asm/cacheflush.h>
Russell King46097c72008-08-10 18:10:19 +010019#include <asm/cachetype.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/proc-fns.h>
Will Deacon621a0142013-06-12 12:25:56 +010021#include <asm/smp_plat.h>
Will Deaconf9d4861f2012-01-20 12:01:13 +010022#include <asm-generic/mm_hooks.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Nicolas Pitre3e996752012-11-25 03:24:32 +010024void __check_vmalloc_seq(struct mm_struct *mm);
Russell Kingff0daca2006-06-29 20:17:15 +010025
Russell King516793c2007-05-17 10:19:23 +010026#ifdef CONFIG_CPU_HAS_ASID
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Will Deaconb5466f82012-06-15 14:47:31 +010028void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk);
Arnd Bergmann7d74a5f2016-02-18 16:00:23 +010029static inline int
30init_new_context(struct task_struct *tsk, struct mm_struct *mm)
31{
32 atomic64_set(&mm->context.id, 0);
33 return 0;
34}
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Marc Zyngier0d0752b2013-06-21 12:07:27 +010036#ifdef CONFIG_ARM_ERRATA_798181
37void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
38 cpumask_t *mask);
39#else /* !CONFIG_ARM_ERRATA_798181 */
40static inline void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
41 cpumask_t *mask)
42{
43}
44#endif /* CONFIG_ARM_ERRATA_798181 */
Catalin Marinas93dc6882013-03-26 23:35:04 +010045
Catalin Marinas7fec1b52011-11-28 13:53:28 +000046#else /* !CONFIG_CPU_HAS_ASID */
47
Catalin Marinasb9d4d422011-11-28 21:57:24 +000048#ifdef CONFIG_MMU
49
Catalin Marinas7fec1b52011-11-28 13:53:28 +000050static inline void check_and_switch_context(struct mm_struct *mm,
51 struct task_struct *tsk)
Russell Kingff0daca2006-06-29 20:17:15 +010052{
Nicolas Pitre3e996752012-11-25 03:24:32 +010053 if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
54 __check_vmalloc_seq(mm);
Catalin Marinasb9d4d422011-11-28 21:57:24 +000055
56 if (irqs_disabled())
57 /*
58 * cpu_switch_mm() needs to flush the VIVT caches. To avoid
59 * high interrupt latencies, defer the call and continue
60 * running with the old mm. Since we only support UP systems
61 * on non-ASID CPUs, the old mm will remain valid until the
62 * finish_arch_post_lock_switch() call.
63 */
Catalin Marinasbdae73c2013-07-23 16:15:36 +010064 mm->context.switch_pending = 1;
Catalin Marinasb9d4d422011-11-28 21:57:24 +000065 else
66 cpu_switch_mm(mm->pgd, mm);
Russell Kingff0daca2006-06-29 20:17:15 +010067}
68
Steven Rostedtef0491e2016-05-13 15:30:13 +020069#ifndef MODULE
Catalin Marinasb9d4d422011-11-28 21:57:24 +000070#define finish_arch_post_lock_switch \
71 finish_arch_post_lock_switch
72static inline void finish_arch_post_lock_switch(void)
73{
Catalin Marinasbdae73c2013-07-23 16:15:36 +010074 struct mm_struct *mm = current->mm;
75
76 if (mm && mm->context.switch_pending) {
77 /*
78 * Preemption must be disabled during cpu_switch_mm() as we
79 * have some stateful cache flush implementations. Check
80 * switch_pending again in case we were preempted and the
81 * switch to this mm was already done.
82 */
83 preempt_disable();
84 if (mm->context.switch_pending) {
85 mm->context.switch_pending = 0;
86 cpu_switch_mm(mm->pgd, mm);
87 }
88 preempt_enable_no_resched();
Catalin Marinasb9d4d422011-11-28 21:57:24 +000089 }
90}
Steven Rostedtef0491e2016-05-13 15:30:13 +020091#endif /* !MODULE */
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Catalin Marinasb9d4d422011-11-28 21:57:24 +000093#endif /* CONFIG_MMU */
94
Arnd Bergmann7d74a5f2016-02-18 16:00:23 +010095static inline int
96init_new_context(struct task_struct *tsk, struct mm_struct *mm)
97{
98 return 0;
99}
100
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000101
102#endif /* CONFIG_CPU_HAS_ASID */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
104#define destroy_context(mm) do { } while(0)
Will Deaconb5466f82012-06-15 14:47:31 +0100105#define activate_mm(prev,next) switch_mm(prev, next, NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107/*
108 * This is called when "tsk" is about to enter lazy TLB mode.
109 *
110 * mm: describes the currently active mm context
111 * tsk: task which is entering lazy tlb
112 * cpu: cpu number which is entering lazy tlb
113 *
114 * tsk->mm will be NULL
115 */
116static inline void
117enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
118{
119}
120
121/*
122 * This is the actual mm switch as far as the scheduler
123 * is concerned. No registers are touched. We avoid
124 * calling the CPU specific function when the mm hasn't
125 * actually changed.
126 */
127static inline void
128switch_mm(struct mm_struct *prev, struct mm_struct *next,
129 struct task_struct *tsk)
130{
Russell King002547b2006-06-20 20:46:52 +0100131#ifdef CONFIG_MMU
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 unsigned int cpu = smp_processor_id();
133
Will Deacon621a0142013-06-12 12:25:56 +0100134 /*
135 * __sync_icache_dcache doesn't broadcast the I-cache invalidation,
136 * so check for possible thread migration and invalidate the I-cache
137 * if we're new to this CPU.
138 */
139 if (cache_ops_need_broadcast() &&
140 !cpumask_empty(mm_cpumask(next)) &&
Rusty Russell56f8ba82009-09-24 09:34:49 -0600141 !cpumask_test_cpu(cpu, mm_cpumask(next)))
Catalin Marinas826cbda2008-06-13 10:28:36 +0100142 __flush_icache_all();
Will Deacon621a0142013-06-12 12:25:56 +0100143
Rusty Russell56f8ba82009-09-24 09:34:49 -0600144 if (!cpumask_test_and_set_cpu(cpu, mm_cpumask(next)) || prev != next) {
Catalin Marinas7fec1b52011-11-28 13:53:28 +0000145 check_and_switch_context(next, tsk);
Russell King7e5e6e92005-11-03 20:32:45 +0000146 if (cache_is_vivt())
Rusty Russell56f8ba82009-09-24 09:34:49 -0600147 cpumask_clear_cpu(cpu, mm_cpumask(prev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 }
Russell King002547b2006-06-20 20:46:52 +0100149#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150}
151
152#define deactivate_mm(tsk,mm) do { } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154#endif