blob: da446180f17b98e31c922f0cd132e379dc7ac752 [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001/* SPDX-License-Identifier: GPL-2.0-only */
Vineet Gupta5dda4dc2013-01-18 15:12:19 +05302/*
3 * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com)
4 *
Vineet Gupta5dda4dc2013-01-18 15:12:19 +05305 * vineetg: May 2011
6 * -Folded PAGE_PRESENT (used by VM) and PAGE_VALID (used by MMU) into 1.
7 * They are semantically the same although in different contexts
8 * VALID marks a TLB entry exists and it will only happen if PRESENT
9 * - Utilise some unused free bits to confine PTE flags to 12 bits
10 * This is a must for 4k pg-sz
11 *
Adam Buchbinder7423cc02016-02-23 15:24:55 -080012 * vineetg: Mar 2011 - changes to accommodate MMU TLB Page Descriptor mods
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053013 * -TLB Locking never really existed, except for initial specs
14 * -SILENT_xxx not needed for our port
15 * -Per my request, MMU V3 changes the layout of some of the bits
16 * to avoid a few shifts in TLB Miss handlers.
17 *
18 * vineetg: April 2010
19 * -PGD entry no longer contains any flags. If empty it is 0, otherwise has
20 * Pg-Tbl ptr. Thus pmd_present(), pmd_valid(), pmd_set( ) become simpler
21 *
22 * vineetg: April 2010
23 * -Switched form 8:11:13 split for page table lookup to 11:8:13
24 * -this speeds up page table allocation itself as we now have to memset 1K
25 * instead of 8k per page table.
26 * -TODO: Right now page table alloc is 8K and rest 7K is unused
27 * need to optimise it
28 *
29 * Amit Bhor, Sameer Dhavale: Codito Technologies 2004
30 */
31
32#ifndef _ASM_ARC_PGTABLE_H
33#define _ASM_ARC_PGTABLE_H
34
Vineet Gupta868a6532017-05-05 11:59:41 -070035#include <linux/const.h>
Kirill A. Shutemov9849a562017-03-09 17:24:05 +030036#define __ARCH_USE_5LEVEL_HACK
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053037#include <asm-generic/pgtable-nopmd.h>
Vineet Gupta868a6532017-05-05 11:59:41 -070038#include <asm/page.h>
39#include <asm/mmu.h> /* to propagate CONFIG_ARC_MMU_VER <n> */
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053040
41/**************************************************************************
42 * Page Table Flags
43 *
44 * ARC700 MMU only deals with softare managed TLB entries.
45 * Page Tables are purely for Linux VM's consumption and the bits below are
46 * suited to that (uniqueness). Hence some are not implemented in the TLB and
47 * some have different value in TLB.
Andrea Gelmini25474762016-05-21 13:45:35 +020048 * e.g. MMU v2: K_READ bit is 8 and so is GLOBAL (possible because they live in
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053049 * seperate PD0 and PD1, which combined forms a translation entry)
50 * while for PTE perspective, they are 8 and 9 respectively
51 * with MMU v3: Most bits (except SHARED) represent the exact hardware pos
52 * (saves some bit shift ops in TLB Miss hdlrs)
53 */
54
55#if (CONFIG_ARC_MMU_VER <= 2)
56
57#define _PAGE_ACCESSED (1<<1) /* Page is accessed (S) */
58#define _PAGE_CACHEABLE (1<<2) /* Page is cached (H) */
Vineet Gupta64b703e2013-06-17 18:12:13 +053059#define _PAGE_EXECUTE (1<<3) /* Page has user execute perm (H) */
60#define _PAGE_WRITE (1<<4) /* Page has user write perm (H) */
61#define _PAGE_READ (1<<5) /* Page has user read perm (H) */
Vineet Gupta129cbed2013-12-05 12:05:05 +053062#define _PAGE_DIRTY (1<<6) /* Page modified (dirty) (S) */
Vineet Gupta24830fc2015-02-16 19:01:29 +053063#define _PAGE_SPECIAL (1<<7)
Vineet Guptad091fcb2013-06-17 19:44:06 +053064#define _PAGE_GLOBAL (1<<8) /* Page is global (H) */
65#define _PAGE_PRESENT (1<<10) /* TLB entry is valid (H) */
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053066
Vineet Gupta64b703e2013-06-17 18:12:13 +053067#else /* MMU v3 onwards */
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053068
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053069#define _PAGE_CACHEABLE (1<<0) /* Page is cached (H) */
Vineet Gupta64b703e2013-06-17 18:12:13 +053070#define _PAGE_EXECUTE (1<<1) /* Page has user execute perm (H) */
71#define _PAGE_WRITE (1<<2) /* Page has user write perm (H) */
72#define _PAGE_READ (1<<3) /* Page has user read perm (H) */
Vineet Guptad091fcb2013-06-17 19:44:06 +053073#define _PAGE_ACCESSED (1<<4) /* Page is accessed (S) */
Vineet Gupta129cbed2013-12-05 12:05:05 +053074#define _PAGE_DIRTY (1<<5) /* Page modified (dirty) (S) */
Vineet Gupta24830fc2015-02-16 19:01:29 +053075#define _PAGE_SPECIAL (1<<6)
Vineet Guptad7a512b2015-04-06 17:22:39 +053076
77#if (CONFIG_ARC_MMU_VER >= 4)
78#define _PAGE_WTHRU (1<<7) /* Page cache mode write-thru (H) */
79#endif
80
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053081#define _PAGE_GLOBAL (1<<8) /* Page is global (H) */
82#define _PAGE_PRESENT (1<<9) /* TLB entry is valid (H) */
Vineet Guptad7a512b2015-04-06 17:22:39 +053083
84#if (CONFIG_ARC_MMU_VER >= 4)
Vineet Guptafe6c1b82014-07-08 18:43:47 +053085#define _PAGE_HW_SZ (1<<10) /* Page Size indicator (H): 0 normal, 1 super */
Vineet Guptad7a512b2015-04-06 17:22:39 +053086#endif
87
Vineet Guptad091fcb2013-06-17 19:44:06 +053088#define _PAGE_SHARED_CODE (1<<11) /* Shared Code page with cmn vaddr
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053089 usable for shared TLB entries (H) */
Vineet Guptafe6c1b82014-07-08 18:43:47 +053090
91#define _PAGE_UNUSED_BIT (1<<12)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053092#endif
93
Vineet Gupta64b703e2013-06-17 18:12:13 +053094/* vmalloc permissions */
95#define _K_PAGE_PERMS (_PAGE_EXECUTE | _PAGE_WRITE | _PAGE_READ | \
Vineet Guptaa9505492013-05-21 15:25:11 +053096 _PAGE_GLOBAL | _PAGE_PRESENT)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +053097
Vineet Gupta129cbed2013-12-05 12:05:05 +053098#ifndef CONFIG_ARC_CACHE_PAGES
99#undef _PAGE_CACHEABLE
100#define _PAGE_CACHEABLE 0
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530101#endif
102
Vineet Guptafe6c1b82014-07-08 18:43:47 +0530103#ifndef _PAGE_HW_SZ
104#define _PAGE_HW_SZ 0
105#endif
106
Vineet Gupta129cbed2013-12-05 12:05:05 +0530107/* Defaults for every user page */
108#define ___DEF (_PAGE_PRESENT | _PAGE_CACHEABLE)
Vineet Guptaa9505492013-05-21 15:25:11 +0530109
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530110/* Set of bits not changed in pte_modify */
Vineet Gupta3925a162016-07-28 11:35:50 -0700111#define _PAGE_CHG_MASK (PAGE_MASK | _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_SPECIAL)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530112
113/* More Abbrevaited helpers */
114#define PAGE_U_NONE __pgprot(___DEF)
115#define PAGE_U_R __pgprot(___DEF | _PAGE_READ)
116#define PAGE_U_W_R __pgprot(___DEF | _PAGE_READ | _PAGE_WRITE)
117#define PAGE_U_X_R __pgprot(___DEF | _PAGE_READ | _PAGE_EXECUTE)
118#define PAGE_U_X_W_R __pgprot(___DEF | _PAGE_READ | _PAGE_WRITE | \
119 _PAGE_EXECUTE)
120
121#define PAGE_SHARED PAGE_U_W_R
122
Vineet Gupta64b703e2013-06-17 18:12:13 +0530123/* While kernel runs out of unstranslated space, vmalloc/modules use a chunk of
124 * user vaddr space - visible in all addr spaces, but kernel mode only
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530125 * Thus Global, all-kernel-access, no-user-access, cached
126 */
Vineet Gupta129cbed2013-12-05 12:05:05 +0530127#define PAGE_KERNEL __pgprot(_K_PAGE_PERMS | _PAGE_CACHEABLE)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530128
129/* ioremap */
Vineet Guptaa9505492013-05-21 15:25:11 +0530130#define PAGE_KERNEL_NO_CACHE __pgprot(_K_PAGE_PERMS)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530131
Vineet Guptada1677b2013-05-14 13:28:17 +0530132/* Masks for actual TLB "PD"s */
Vineet Guptafe6c1b82014-07-08 18:43:47 +0530133#define PTE_BITS_IN_PD0 (_PAGE_GLOBAL | _PAGE_PRESENT | _PAGE_HW_SZ)
Vineet Gupta64b703e2013-06-17 18:12:13 +0530134#define PTE_BITS_RWX (_PAGE_EXECUTE | _PAGE_WRITE | _PAGE_READ)
Vineet Gupta5a364c22015-02-06 18:44:57 +0300135
136#ifdef CONFIG_ARC_HAS_PAE40
137#define PTE_BITS_NON_RWX_IN_PD1 (0xff00000000 | PAGE_MASK | _PAGE_CACHEABLE)
138#else
Vineet Gupta64b703e2013-06-17 18:12:13 +0530139#define PTE_BITS_NON_RWX_IN_PD1 (PAGE_MASK | _PAGE_CACHEABLE)
Vineet Gupta5a364c22015-02-06 18:44:57 +0300140#endif
Vineet Guptada1677b2013-05-14 13:28:17 +0530141
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530142/**************************************************************************
143 * Mapping of vm_flags (Generic VM) to PTE flags (arch specific)
144 *
145 * Certain cases have 1:1 mapping
146 * e.g. __P101 means VM_READ, VM_EXEC and !VM_SHARED
147 * which directly corresponds to PAGE_U_X_R
148 *
149 * Other rules which cause the divergence from 1:1 mapping
150 *
151 * 1. Although ARC700 can do exclusive execute/write protection (meaning R
152 * can be tracked independet of X/W unlike some other CPUs), still to
153 * keep things consistent with other archs:
154 * -Write implies Read: W => R
155 * -Execute implies Read: X => R
156 *
157 * 2. Pvt Writable doesn't have Write Enabled initially: Pvt-W => !W
158 * This is to enable COW mechanism
159 */
160 /* xwr */
161#define __P000 PAGE_U_NONE
162#define __P001 PAGE_U_R
163#define __P010 PAGE_U_R /* Pvt-W => !W */
164#define __P011 PAGE_U_R /* Pvt-W => !W */
165#define __P100 PAGE_U_X_R /* X => R */
166#define __P101 PAGE_U_X_R
167#define __P110 PAGE_U_X_R /* Pvt-W => !W and X => R */
168#define __P111 PAGE_U_X_R /* Pvt-W => !W */
169
170#define __S000 PAGE_U_NONE
171#define __S001 PAGE_U_R
172#define __S010 PAGE_U_W_R /* W => R */
173#define __S011 PAGE_U_W_R
174#define __S100 PAGE_U_X_R /* X => R */
175#define __S101 PAGE_U_X_R
176#define __S110 PAGE_U_X_W_R /* X => R */
177#define __S111 PAGE_U_X_W_R
178
179/****************************************************************
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530180 * 2 tier (PGD:PTE) software page walker
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530181 *
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530182 * [31] 32 bit virtual address [0]
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530183 * -------------------------------------------------------
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530184 * | | <------------ PGDIR_SHIFT ----------> |
185 * | | |
186 * | BITS_FOR_PGD | BITS_FOR_PTE | <-- PAGE_SHIFT --> |
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530187 * -------------------------------------------------------
188 * | | |
189 * | | --> off in page frame
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530190 * | ---> index into Page Table
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530191 * ----> index into Page Directory
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530192 *
193 * In a single page size configuration, only PAGE_SHIFT is fixed
194 * So both PGD and PTE sizing can be tweaked
195 * e.g. 8K page (PAGE_SHIFT 13) can have
196 * - PGDIR_SHIFT 21 -> 11:8:13 address split
197 * - PGDIR_SHIFT 24 -> 8:11:13 address split
198 *
199 * If Super Page is configured, PGDIR_SHIFT becomes fixed too,
200 * so the sizing flexibility is gone.
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530201 */
202
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530203#if defined(CONFIG_ARC_HUGEPAGE_16M)
204#define PGDIR_SHIFT 24
205#elif defined(CONFIG_ARC_HUGEPAGE_2M)
206#define PGDIR_SHIFT 21
207#else
208/*
209 * Only Normal page support so "hackable" (see comment above)
210 * Default value provides 11:8:13 (8K), 11:9:12 (4K)
211 */
212#define PGDIR_SHIFT 21
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530213#endif
214
Vineet Gupta37eda9d2016-02-10 06:52:07 +0530215#define BITS_FOR_PTE (PGDIR_SHIFT - PAGE_SHIFT)
216#define BITS_FOR_PGD (32 - PGDIR_SHIFT)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530217
Noam Camus15ca68a2014-09-07 22:52:33 +0300218#define PGDIR_SIZE _BITUL(PGDIR_SHIFT) /* vaddr span, not PDG sz */
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530219#define PGDIR_MASK (~(PGDIR_SIZE-1))
220
Alexey Brodkind4084642015-09-02 20:43:30 +0300221#define PTRS_PER_PTE _BITUL(BITS_FOR_PTE)
222#define PTRS_PER_PGD _BITUL(BITS_FOR_PGD)
223
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530224/*
225 * Number of entries a user land program use.
226 * TASK_SIZE is the maximum vaddr that can be used by a userland program.
227 */
228#define USER_PTRS_PER_PGD (TASK_SIZE / PGDIR_SIZE)
229
230/*
231 * No special requirements for lowest virtual address we permit any user space
232 * mapping to be mapped at.
233 */
Kirill A. Shutemovd016bf72015-02-11 15:26:41 -0800234#define FIRST_USER_ADDRESS 0UL
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530235
236
237/****************************************************************
238 * Bucket load of VM Helpers
239 */
240
241#ifndef __ASSEMBLY__
242
243#define pte_ERROR(e) \
244 pr_crit("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
245#define pgd_ERROR(e) \
246 pr_crit("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
247
248/* the zero page used for uninitialized and anonymous pages */
249extern char empty_zero_page[PAGE_SIZE];
250#define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
251
252#define pte_unmap(pte) do { } while (0)
253#define pte_unmap_nested(pte) do { } while (0)
254
255#define set_pte(pteptr, pteval) ((*(pteptr)) = (pteval))
256#define set_pmd(pmdptr, pmdval) (*(pmdptr) = pmdval)
257
258/* find the page descriptor of the Page Tbl ref by PMD entry */
259#define pmd_page(pmd) virt_to_page(pmd_val(pmd) & PAGE_MASK)
260
261/* find the logical addr (phy for ARC) of the Page Tbl ref by PMD entry */
262#define pmd_page_vaddr(pmd) (pmd_val(pmd) & PAGE_MASK)
263
264/* In a 2 level sys, setup the PGD entry with PTE value */
265static inline void pmd_set(pmd_t *pmdp, pte_t *ptep)
266{
267 pmd_val(*pmdp) = (unsigned long)ptep;
268}
269
270#define pte_none(x) (!pte_val(x))
271#define pte_present(x) (pte_val(x) & _PAGE_PRESENT)
272#define pte_clear(mm, addr, ptep) set_pte_at(mm, addr, ptep, __pte(0))
273
274#define pmd_none(x) (!pmd_val(x))
275#define pmd_bad(x) ((pmd_val(x) & ~PAGE_MASK))
276#define pmd_present(x) (pmd_val(x))
277#define pmd_clear(xp) do { pmd_val(*(xp)) = 0; } while (0)
278
Vineet Gupta2519d752016-05-05 14:53:48 +0530279#define pte_page(pte) pfn_to_page(pte_pfn(pte))
Vineet Gupta336e2132015-03-05 17:06:31 +0530280#define mk_pte(page, prot) pfn_pte(page_to_pfn(page), prot)
Yuriy Kolerov6a8b2ca72016-11-28 07:07:17 +0300281#define pfn_pte(pfn, prot) __pte(__pfn_to_phys(pfn) | pgprot_val(prot))
Vineet Gupta2519d752016-05-05 14:53:48 +0530282
283/* Don't use virt_to_pfn for macros below: could cause truncations for PAE40*/
284#define pte_pfn(pte) (pte_val(pte) >> PAGE_SHIFT)
285#define __pte_index(addr) (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530286
287/*
288 * pte_offset gets a @ptr to PMD entry (PGD in our 2-tier paging system)
289 * and returns ptr to PTE entry corresponding to @addr
290 */
291#define pte_offset(dir, addr) ((pte_t *)(pmd_page_vaddr(*dir)) +\
292 __pte_index(addr))
293
294/* No mapping of Page Tables in high mem etc, so following same as above */
295#define pte_offset_kernel(dir, addr) pte_offset(dir, addr)
296#define pte_offset_map(dir, addr) pte_offset(dir, addr)
297
298/* Zoo of pte_xxx function */
299#define pte_read(pte) (pte_val(pte) & _PAGE_READ)
300#define pte_write(pte) (pte_val(pte) & _PAGE_WRITE)
Vineet Gupta129cbed2013-12-05 12:05:05 +0530301#define pte_dirty(pte) (pte_val(pte) & _PAGE_DIRTY)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530302#define pte_young(pte) (pte_val(pte) & _PAGE_ACCESSED)
Vineet Gupta24830fc2015-02-16 19:01:29 +0530303#define pte_special(pte) (pte_val(pte) & _PAGE_SPECIAL)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530304
305#define PTE_BIT_FUNC(fn, op) \
306 static inline pte_t pte_##fn(pte_t pte) { pte_val(pte) op; return pte; }
307
Vineet Guptafe6c1b82014-07-08 18:43:47 +0530308PTE_BIT_FUNC(mknotpresent, &= ~(_PAGE_PRESENT));
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530309PTE_BIT_FUNC(wrprotect, &= ~(_PAGE_WRITE));
310PTE_BIT_FUNC(mkwrite, |= (_PAGE_WRITE));
Vineet Gupta129cbed2013-12-05 12:05:05 +0530311PTE_BIT_FUNC(mkclean, &= ~(_PAGE_DIRTY));
312PTE_BIT_FUNC(mkdirty, |= (_PAGE_DIRTY));
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530313PTE_BIT_FUNC(mkold, &= ~(_PAGE_ACCESSED));
314PTE_BIT_FUNC(mkyoung, |= (_PAGE_ACCESSED));
315PTE_BIT_FUNC(exprotect, &= ~(_PAGE_EXECUTE));
316PTE_BIT_FUNC(mkexec, |= (_PAGE_EXECUTE));
Vineet Gupta24830fc2015-02-16 19:01:29 +0530317PTE_BIT_FUNC(mkspecial, |= (_PAGE_SPECIAL));
Vineet Guptafe6c1b82014-07-08 18:43:47 +0530318PTE_BIT_FUNC(mkhuge, |= (_PAGE_HW_SZ));
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530319
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530320static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
321{
322 return __pte((pte_val(pte) & _PAGE_CHG_MASK) | pgprot_val(newprot));
323}
324
325/* Macro to mark a page protection as uncacheable */
326#define pgprot_noncached(prot) (__pgprot(pgprot_val(prot) & ~_PAGE_CACHEABLE))
327
328static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
329 pte_t *ptep, pte_t pteval)
330{
331 set_pte(ptep, pteval);
332}
333
334/*
335 * All kernel related VM pages are in init's mm.
336 */
337#define pgd_offset_k(address) pgd_offset(&init_mm, address)
338#define pgd_index(addr) ((addr) >> PGDIR_SHIFT)
339#define pgd_offset(mm, addr) (((mm)->pgd)+pgd_index(addr))
340
341/*
342 * Macro to quickly access the PGD entry, utlising the fact that some
343 * arch may cache the pointer to Page Directory of "current" task
344 * in a MMU register
345 *
346 * Thus task->mm->pgd (3 pointer dereferences, cache misses etc simply
347 * becomes read a register
348 *
349 * ********CAUTION*******:
350 * Kernel code might be dealing with some mm_struct of NON "current"
351 * Thus use this macro only when you are certain that "current" is current
352 * e.g. when dealing with signal frame setup code etc
353 */
Vineet Gupta41195d22013-01-18 15:12:23 +0530354#ifndef CONFIG_SMP
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530355#define pgd_offset_fast(mm, addr) \
356({ \
357 pgd_t *pgd_base = (pgd_t *) read_aux_reg(ARC_REG_SCRATCH_DATA0); \
358 pgd_base + pgd_index(addr); \
359})
Vineet Gupta41195d22013-01-18 15:12:23 +0530360#else
361#define pgd_offset_fast(mm, addr) pgd_offset(mm, addr)
362#endif
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530363
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530364extern pgd_t swapper_pg_dir[] __aligned(PAGE_SIZE);
365void update_mmu_cache(struct vm_area_struct *vma, unsigned long address,
366 pte_t *ptep);
367
368/* Encode swap {type,off} tuple into PTE
369 * We reserve 13 bits for 5-bit @type, keeping bits 12-5 zero, ensuring that
Kirill A. Shutemov18747152015-02-10 14:10:12 -0800370 * PAGE_PRESENT is zero in a PTE holding swap "identifier"
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530371 */
372#define __swp_entry(type, off) ((swp_entry_t) { \
373 ((type) & 0x1f) | ((off) << 13) })
374
375/* Decode a PTE containing swap "identifier "into constituents */
376#define __swp_type(pte_lookalike) (((pte_lookalike).val) & 0x1f)
Alexey Brodkin6e376112018-06-28 16:59:14 -0700377#define __swp_offset(pte_lookalike) ((pte_lookalike).val >> 13)
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530378
379/* NOPs, to keep generic kernel happy */
380#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
381#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
382
383#define kern_addr_valid(addr) (1)
384
385/*
386 * remap a physical page `pfn' of size `size' with page protection `prot'
387 * into virtual address `from'
388 */
Vineet Guptafe6c1b82014-07-08 18:43:47 +0530389#ifdef CONFIG_TRANSPARENT_HUGEPAGE
390#include <asm/hugepage.h>
391#endif
392
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530393#include <asm-generic/pgtable.h>
394
Vineet Gupta5bba49f2013-05-09 19:20:43 +0530395/* to cope with aliasing VIPT cache */
396#define HAVE_ARCH_UNMAPPED_AREA
397
Vineet Gupta5dda4dc2013-01-18 15:12:19 +0530398/*
399 * No page table caches to initialise
400 */
401#define pgtable_cache_init() do { } while (0)
402
403#endif /* __ASSEMBLY__ */
404
405#endif