blob: 7f75df4f8390774805dbc19ca4a69cb7ea808c6e [file] [log] [blame]
Russell King96f60e32012-08-15 13:59:49 +01001/*
2 * Copyright (C) 2012 Russell King
3 * Rewritten from the dovefb driver, and Armada510 manuals.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9#include <drm/drmP.h>
Russell King47dc4132018-07-30 11:52:34 +010010#include <drm/drm_atomic.h>
Dave Airliebcd21a42018-01-05 09:43:46 +100011#include <drm/drm_atomic_helper.h>
Russell King47dc4132018-07-30 11:52:34 +010012#include <drm/drm_plane_helper.h>
Russell Kingd40af7b2018-07-30 11:52:34 +010013#include <drm/armada_drm.h>
Russell King96f60e32012-08-15 13:59:49 +010014#include "armada_crtc.h"
15#include "armada_drm.h"
16#include "armada_fb.h"
17#include "armada_gem.h"
18#include "armada_hw.h"
Russell King96f60e32012-08-15 13:59:49 +010019#include "armada_ioctlP.h"
Russell Kingd40af7b2018-07-30 11:52:34 +010020#include "armada_plane.h"
Russell Kingc8a220c2016-05-17 13:51:08 +010021#include "armada_trace.h"
Russell King96f60e32012-08-15 13:59:49 +010022
Russell King61ba2522018-07-30 11:52:34 +010023#define DEFAULT_BRIGHTNESS 0
24#define DEFAULT_CONTRAST 0x4000
25#define DEFAULT_SATURATION 0x4000
26
Russell King28a2aeb2015-07-15 18:11:23 +010027struct armada_ovl_plane {
Russell King561f60b2015-07-15 18:11:24 +010028 struct armada_plane base;
Russell King63b93c02018-07-30 11:52:34 +010029 struct armada_plane_work works[2];
30 bool next_work;
Russell King3acea7b2018-07-30 11:52:34 +010031 bool wait_vblank;
Russell King96f60e32012-08-15 13:59:49 +010032};
Russell King561f60b2015-07-15 18:11:24 +010033#define drm_to_armada_ovl_plane(p) \
34 container_of(p, struct armada_ovl_plane, base.base)
Russell King96f60e32012-08-15 13:59:49 +010035
Russell King61ba2522018-07-30 11:52:34 +010036struct armada_overlay_state {
37 struct drm_plane_state base;
Russell Kingc96103b2018-07-30 11:52:34 +010038 u32 colorkey_yr;
39 u32 colorkey_ug;
40 u32 colorkey_vb;
41 u32 colorkey_mode;
42 u32 colorkey_enable;
Russell King61ba2522018-07-30 11:52:34 +010043 s16 brightness;
44 u16 contrast;
45 u16 saturation;
46};
47#define drm_to_overlay_state(s) \
48 container_of(s, struct armada_overlay_state, base)
49
50static inline u32 armada_spu_contrast(struct drm_plane_state *state)
51{
52 return drm_to_overlay_state(state)->brightness << 16 |
53 drm_to_overlay_state(state)->contrast;
54}
55
56static inline u32 armada_spu_saturation(struct drm_plane_state *state)
57{
58 /* Docs say 15:0, but it seems to actually be 31:16 on Armada 510 */
59 return drm_to_overlay_state(state)->saturation << 16;
60}
Russell King96f60e32012-08-15 13:59:49 +010061
Russell King96f60e32012-08-15 13:59:49 +010062/* === Plane support === */
Russell King4a8506d2015-08-07 09:33:05 +010063static void armada_ovl_plane_work(struct armada_crtc *dcrtc,
Russell Kingeaab0132017-07-07 15:55:53 +010064 struct armada_plane_work *work)
Russell King96f60e32012-08-15 13:59:49 +010065{
Russell Kinga3f6a182017-07-08 10:16:48 +010066 unsigned long flags;
Russell King96f60e32012-08-15 13:59:49 +010067
Russell Kingeaab0132017-07-07 15:55:53 +010068 trace_armada_ovl_plane_work(&dcrtc->crtc, work->plane);
Russell Kingc8a220c2016-05-17 13:51:08 +010069
Russell Kinga3f6a182017-07-08 10:16:48 +010070 spin_lock_irqsave(&dcrtc->irq_lock, flags);
Russell Kingeaa66272017-07-08 10:22:10 +010071 armada_drm_crtc_update_regs(dcrtc, work->regs);
Russell Kinga3f6a182017-07-08 10:16:48 +010072 spin_unlock_irqrestore(&dcrtc->irq_lock, flags);
Russell King96f60e32012-08-15 13:59:49 +010073}
74
Russell King47dc4132018-07-30 11:52:34 +010075static void armada_drm_overlay_plane_atomic_update(struct drm_plane *plane,
76 struct drm_plane_state *old_state)
77{
78 struct drm_plane_state *state = plane->state;
79 struct armada_crtc *dcrtc;
80 struct armada_regs *regs;
Russell King3acea7b2018-07-30 11:52:34 +010081 unsigned int idx;
82 u32 cfg, cfg_mask, val;
Russell King47dc4132018-07-30 11:52:34 +010083
84 DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
85
86 if (!state->fb || WARN_ON(!state->crtc))
87 return;
88
89 DRM_DEBUG_KMS("[PLANE:%d:%s] is on [CRTC:%d:%s] with [FB:%d] visible %u->%u\n",
90 plane->base.id, plane->name,
91 state->crtc->base.id, state->crtc->name,
92 state->fb->base.id,
93 old_state->visible, state->visible);
94
95 dcrtc = drm_to_armada_crtc(state->crtc);
96 regs = dcrtc->regs + dcrtc->regs_idx;
97
Russell King3acea7b2018-07-30 11:52:34 +010098 drm_to_armada_ovl_plane(plane)->wait_vblank = false;
99
100 idx = 0;
101 if (!old_state->visible && state->visible)
102 armada_reg_queue_mod(regs, idx,
103 0, CFG_PDWN16x66 | CFG_PDWN32x66,
104 LCD_SPU_SRAM_PARA1);
105 val = armada_rect_hw_fp(&state->src);
106 if (armada_rect_hw_fp(&old_state->src) != val)
107 armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_HPXL_VLN);
108 val = armada_rect_yx(&state->dst);
109 if (armada_rect_yx(&old_state->dst) != val)
110 armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_OVSA_HPXL_VLN);
111 val = armada_rect_hw(&state->dst);
112 if (armada_rect_hw(&old_state->dst) != val)
113 armada_reg_queue_set(regs, idx, val, LCD_SPU_DZM_HPXL_VLN);
114 /* FIXME: overlay on an interlaced display */
115 if (old_state->src.x1 != state->src.x1 ||
116 old_state->src.y1 != state->src.y1 ||
117 old_state->fb != state->fb) {
118 const struct drm_format_info *format;
119 u16 src_x = state->src.x1 >> 16;
120 u16 src_y = state->src.y1 >> 16;
121 u32 addrs[3];
122
123 armada_drm_plane_calc_addrs(addrs, state->fb, src_x, src_y);
124
125 armada_reg_queue_set(regs, idx, addrs[0],
126 LCD_SPU_DMA_START_ADDR_Y0);
127 armada_reg_queue_set(regs, idx, addrs[1],
128 LCD_SPU_DMA_START_ADDR_U0);
129 armada_reg_queue_set(regs, idx, addrs[2],
130 LCD_SPU_DMA_START_ADDR_V0);
131 armada_reg_queue_set(regs, idx, addrs[0],
132 LCD_SPU_DMA_START_ADDR_Y1);
133 armada_reg_queue_set(regs, idx, addrs[1],
134 LCD_SPU_DMA_START_ADDR_U1);
135 armada_reg_queue_set(regs, idx, addrs[2],
136 LCD_SPU_DMA_START_ADDR_V1);
137
138 val = state->fb->pitches[0] << 16 | state->fb->pitches[0];
139 armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_PITCH_YC);
140 val = state->fb->pitches[1] << 16 | state->fb->pitches[2];
141 armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_PITCH_UV);
142
143 cfg = CFG_DMA_FMT(drm_fb_to_armada_fb(state->fb)->fmt) |
144 CFG_DMA_MOD(drm_fb_to_armada_fb(state->fb)->mod) |
145 CFG_CBSH_ENA;
146 if (state->visible)
147 cfg |= CFG_DMA_ENA;
148
149 /*
150 * Shifting a YUV packed format image by one pixel causes the
151 * U/V planes to swap. Compensate for it by also toggling
152 * the UV swap.
153 */
154 format = state->fb->format;
155 if (format->num_planes == 1 && src_x & (format->hsub - 1))
156 cfg ^= CFG_DMA_MOD(CFG_SWAPUV);
157 cfg_mask = CFG_CBSH_ENA | CFG_DMAFORMAT |
158 CFG_DMA_MOD(CFG_SWAPRB | CFG_SWAPUV |
159 CFG_SWAPYU | CFG_YUV2RGB) |
160 CFG_DMA_FTOGGLE | CFG_DMA_TSTMODE |
161 CFG_DMA_ENA;
162
163 drm_to_armada_ovl_plane(plane)->wait_vblank = true;
164 } else if (old_state->visible != state->visible) {
165 cfg = state->visible ? CFG_DMA_ENA : 0;
166 cfg_mask = CFG_DMA_ENA;
167 } else {
168 cfg = cfg_mask = 0;
169 }
170 if (drm_rect_width(&old_state->src) != drm_rect_width(&state->src) ||
171 drm_rect_width(&old_state->dst) != drm_rect_width(&state->dst)) {
172 cfg_mask |= CFG_DMA_HSMOOTH;
173 if (drm_rect_width(&state->src) >> 16 !=
174 drm_rect_width(&state->dst))
175 cfg |= CFG_DMA_HSMOOTH;
176 }
177
178 if (cfg_mask)
179 armada_reg_queue_mod(regs, idx, cfg, cfg_mask,
180 LCD_SPU_DMA_CTRL0);
181
Russell King61ba2522018-07-30 11:52:34 +0100182 val = armada_spu_contrast(state);
183 if ((!old_state->visible && state->visible) ||
184 armada_spu_contrast(old_state) != val)
185 armada_reg_queue_set(regs, idx, val, LCD_SPU_CONTRAST);
186 val = armada_spu_saturation(state);
187 if ((!old_state->visible && state->visible) ||
188 armada_spu_saturation(old_state) != val)
189 armada_reg_queue_set(regs, idx, val, LCD_SPU_SATURATION);
190 if (!old_state->visible && state->visible)
191 armada_reg_queue_set(regs, idx, 0x00002000, LCD_SPU_CBSH_HUE);
Russell Kingc96103b2018-07-30 11:52:34 +0100192 val = drm_to_overlay_state(state)->colorkey_yr;
193 if ((!old_state->visible && state->visible) ||
194 drm_to_overlay_state(old_state)->colorkey_yr != val)
195 armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_Y);
196 val = drm_to_overlay_state(state)->colorkey_ug;
197 if ((!old_state->visible && state->visible) ||
198 drm_to_overlay_state(old_state)->colorkey_ug != val)
199 armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_U);
200 val = drm_to_overlay_state(state)->colorkey_vb;
201 if ((!old_state->visible && state->visible) ||
202 drm_to_overlay_state(old_state)->colorkey_vb != val)
203 armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_V);
204 val = drm_to_overlay_state(state)->colorkey_mode;
205 if ((!old_state->visible && state->visible) ||
206 drm_to_overlay_state(old_state)->colorkey_mode != val)
207 armada_reg_queue_mod(regs, idx, val, CFG_CKMODE_MASK |
208 CFG_ALPHAM_MASK | CFG_ALPHA_MASK,
209 LCD_SPU_DMA_CTRL1);
210 val = drm_to_overlay_state(state)->colorkey_enable;
211 if (((!old_state->visible && state->visible) ||
212 drm_to_overlay_state(old_state)->colorkey_enable != val) &&
213 dcrtc->variant->has_spu_adv_reg)
214 armada_reg_queue_mod(regs, idx, val, ADV_GRACOLORKEY |
215 ADV_VIDCOLORKEY, LCD_SPU_ADV_REG);
Russell King61ba2522018-07-30 11:52:34 +0100216
Russell King3acea7b2018-07-30 11:52:34 +0100217 dcrtc->regs_idx += idx;
Russell King47dc4132018-07-30 11:52:34 +0100218}
219
220static void armada_drm_overlay_plane_atomic_disable(struct drm_plane *plane,
221 struct drm_plane_state *old_state)
222{
Russell King47dc4132018-07-30 11:52:34 +0100223 struct armada_crtc *dcrtc;
224 struct armada_regs *regs;
225 unsigned int idx = 0;
226
227 DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name);
228
229 if (!old_state->crtc)
230 return;
231
232 DRM_DEBUG_KMS("[PLANE:%d:%s] was on [CRTC:%d:%s] with [FB:%d]\n",
233 plane->base.id, plane->name,
234 old_state->crtc->base.id, old_state->crtc->name,
235 old_state->fb->base.id);
236
Russell King47dc4132018-07-30 11:52:34 +0100237 dcrtc = drm_to_armada_crtc(old_state->crtc);
238 regs = dcrtc->regs + dcrtc->regs_idx;
239
240 /* Disable plane and power down the YUV FIFOs */
241 armada_reg_queue_mod(regs, idx, 0, CFG_DMA_ENA, LCD_SPU_DMA_CTRL0);
242 armada_reg_queue_mod(regs, idx, CFG_PDWN16x66 | CFG_PDWN32x66, 0,
243 LCD_SPU_SRAM_PARA1);
244
245 dcrtc->regs_idx += idx;
246
247 if (dcrtc->plane == plane)
248 dcrtc->plane = NULL;
249}
250
251static const struct drm_plane_helper_funcs armada_overlay_plane_helper_funcs = {
252 .prepare_fb = armada_drm_plane_prepare_fb,
253 .cleanup_fb = armada_drm_plane_cleanup_fb,
254 .atomic_check = armada_drm_plane_atomic_check,
255 .atomic_update = armada_drm_overlay_plane_atomic_update,
256 .atomic_disable = armada_drm_overlay_plane_atomic_disable,
257};
258
259static int armada_overlay_commit(struct drm_plane *plane,
260 struct drm_plane_state *state)
Russell King96f60e32012-08-15 13:59:49 +0100261{
Russell King28a2aeb2015-07-15 18:11:23 +0100262 struct armada_ovl_plane *dplane = drm_to_armada_ovl_plane(plane);
Russell King47dc4132018-07-30 11:52:34 +0100263 const struct drm_plane_helper_funcs *plane_funcs;
264 struct armada_crtc *dcrtc = drm_to_armada_crtc(state->crtc);
Russell Kingd9241552017-07-08 10:22:25 +0100265 struct armada_plane_work *work;
Russell King96f60e32012-08-15 13:59:49 +0100266 int ret;
267
Russell King47dc4132018-07-30 11:52:34 +0100268 plane_funcs = plane->helper_private;
269 ret = plane_funcs->atomic_check(plane, state);
Russell King98fb74f2015-06-15 10:17:57 +0100270 if (ret)
Russell King47dc4132018-07-30 11:52:34 +0100271 goto put_state;
Russell King98fb74f2015-06-15 10:17:57 +0100272
Russell King63b93c02018-07-30 11:52:34 +0100273 work = &dplane->works[dplane->next_work];
Russell King96f60e32012-08-15 13:59:49 +0100274
Russell King47dc4132018-07-30 11:52:34 +0100275 if (plane->state->fb != state->fb) {
Russell King96f60e32012-08-15 13:59:49 +0100276 /*
277 * Take a reference on the new framebuffer - we want to
278 * hold on to it while the hardware is displaying it.
279 */
Russell King47dc4132018-07-30 11:52:34 +0100280 drm_framebuffer_reference(state->fb);
Russell King96f60e32012-08-15 13:59:49 +0100281
Russell King47dc4132018-07-30 11:52:34 +0100282 work->old_fb = plane->state->fb;
Russell Kingb972a802017-07-08 10:16:52 +0100283 } else {
Russell Kingeaa66272017-07-08 10:22:10 +0100284 work->old_fb = NULL;
Russell King96f60e32012-08-15 13:59:49 +0100285 }
286
Russell King47dc4132018-07-30 11:52:34 +0100287 /* Point of no return */
288 swap(plane->state, state);
Russell King98fb74f2015-06-15 10:17:57 +0100289
Russell King61ba2522018-07-30 11:52:34 +0100290 /* No CRTC, can't update */
291 if (!plane->state->crtc)
292 goto put_state;
293
Russell King47dc4132018-07-30 11:52:34 +0100294 dcrtc->regs_idx = 0;
295 dcrtc->regs = work->regs;
296
297 plane_funcs->atomic_update(plane, state);
298
299 /* If nothing was updated, short-circuit */
Russell King3acea7b2018-07-30 11:52:34 +0100300 if (dcrtc->regs_idx == 0)
Russell King47dc4132018-07-30 11:52:34 +0100301 goto put_state;
302
303 armada_reg_queue_end(dcrtc->regs, dcrtc->regs_idx);
Russell Kingd19f6ee2017-07-08 10:22:31 +0100304
Russell King07da3c72017-07-08 10:22:34 +0100305 /* Wait for pending work to complete */
306 if (armada_drm_plane_work_wait(&dplane->base, HZ / 25) == 0)
307 armada_drm_plane_work_cancel(dcrtc, &dplane->base);
308
Russell Kingd19f6ee2017-07-08 10:22:31 +0100309 /* Just updating the position/size? */
Russell King3acea7b2018-07-30 11:52:34 +0100310 if (!dplane->wait_vblank) {
Russell Kingd19f6ee2017-07-08 10:22:31 +0100311 armada_ovl_plane_work(dcrtc, work);
Russell King47dc4132018-07-30 11:52:34 +0100312 goto put_state;
Russell Kingd19f6ee2017-07-08 10:22:31 +0100313 }
Russell King96f60e32012-08-15 13:59:49 +0100314
Russell Kingc96103b2018-07-30 11:52:34 +0100315 dcrtc->plane = plane;
Russell King96f60e32012-08-15 13:59:49 +0100316
Russell King65843e9a2017-07-08 10:22:33 +0100317 /* Queue it for update on the next interrupt if we are enabled */
318 ret = armada_drm_plane_work_queue(dcrtc, work);
Russell King47dc4132018-07-30 11:52:34 +0100319 if (ret) {
Russell King65843e9a2017-07-08 10:22:33 +0100320 DRM_ERROR("failed to queue plane work: %d\n", ret);
Russell King47dc4132018-07-30 11:52:34 +0100321 ret = 0;
322 }
Russell King96f60e32012-08-15 13:59:49 +0100323
Russell King63b93c02018-07-30 11:52:34 +0100324 dplane->next_work = !dplane->next_work;
Russell King96f60e32012-08-15 13:59:49 +0100325
Russell King47dc4132018-07-30 11:52:34 +0100326put_state:
Russell King61ba2522018-07-30 11:52:34 +0100327 plane->funcs->atomic_destroy_state(plane, state);
Russell King47dc4132018-07-30 11:52:34 +0100328 return ret;
329}
330
331static int
332armada_ovl_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
333 struct drm_framebuffer *fb,
334 int crtc_x, int crtc_y, unsigned crtc_w, unsigned crtc_h,
335 uint32_t src_x, uint32_t src_y, uint32_t src_w, uint32_t src_h,
336 struct drm_modeset_acquire_ctx *ctx)
337{
338 struct drm_plane_state *state;
339
340 trace_armada_ovl_plane_update(plane, crtc, fb,
341 crtc_x, crtc_y, crtc_w, crtc_h,
342 src_x, src_y, src_w, src_h);
343
344 /* Construct new state for the overlay plane */
Russell King61ba2522018-07-30 11:52:34 +0100345 state = plane->funcs->atomic_duplicate_state(plane);
Russell King47dc4132018-07-30 11:52:34 +0100346 if (!state)
347 return -ENOMEM;
348
349 state->crtc = crtc;
350 drm_atomic_set_fb_for_plane(state, fb);
351 state->crtc_x = crtc_x;
352 state->crtc_y = crtc_y;
353 state->crtc_h = crtc_h;
354 state->crtc_w = crtc_w;
355 state->src_x = src_x;
356 state->src_y = src_y;
357 state->src_h = src_h;
358 state->src_w = src_w;
359
360 return armada_overlay_commit(plane, state);
Russell King96f60e32012-08-15 13:59:49 +0100361}
362
Russell King28a2aeb2015-07-15 18:11:23 +0100363static void armada_ovl_plane_destroy(struct drm_plane *plane)
Russell King96f60e32012-08-15 13:59:49 +0100364{
Russell King28a2aeb2015-07-15 18:11:23 +0100365 struct armada_ovl_plane *dplane = drm_to_armada_ovl_plane(plane);
Russell King41dbb2d2015-06-15 10:13:30 +0100366
367 drm_plane_cleanup(plane);
368
369 kfree(dplane);
Russell King96f60e32012-08-15 13:59:49 +0100370}
371
Russell King28a2aeb2015-07-15 18:11:23 +0100372static int armada_ovl_plane_set_property(struct drm_plane *plane,
Russell King96f60e32012-08-15 13:59:49 +0100373 struct drm_property *property, uint64_t val)
374{
Russell Kingc96103b2018-07-30 11:52:34 +0100375 struct drm_plane_state *state;
376 int ret;
Russell King96f60e32012-08-15 13:59:49 +0100377
Russell Kingc96103b2018-07-30 11:52:34 +0100378 state = plane->funcs->atomic_duplicate_state(plane);
379 if (!state)
380 return -ENOMEM;
Russell King61ba2522018-07-30 11:52:34 +0100381
Russell Kingc96103b2018-07-30 11:52:34 +0100382 ret = plane->funcs->atomic_set_property(plane, state, property, val);
383 if (ret) {
384 plane->funcs->atomic_destroy_state(plane, state);
385 return ret;
Russell King96f60e32012-08-15 13:59:49 +0100386 }
387
Russell Kingc96103b2018-07-30 11:52:34 +0100388 return armada_overlay_commit(plane, state);
Russell King96f60e32012-08-15 13:59:49 +0100389}
390
Russell King61ba2522018-07-30 11:52:34 +0100391static void armada_overlay_reset(struct drm_plane *plane)
392{
393 struct armada_overlay_state *state;
394
395 if (plane->state)
396 __drm_atomic_helper_plane_destroy_state(plane->state);
397 kfree(plane->state);
398
399 state = kzalloc(sizeof(*state), GFP_KERNEL);
400 if (state) {
401 state->base.plane = plane;
402 state->base.rotation = DRM_MODE_ROTATE_0;
Russell Kingc96103b2018-07-30 11:52:34 +0100403 state->colorkey_yr = 0xfefefe00;
404 state->colorkey_ug = 0x01010100;
405 state->colorkey_vb = 0x01010100;
406 state->colorkey_mode = CFG_CKMODE(CKMODE_RGB) |
407 CFG_ALPHAM_GRA | CFG_ALPHA(0);
408 state->colorkey_enable = ADV_GRACOLORKEY;
Russell King61ba2522018-07-30 11:52:34 +0100409 state->brightness = DEFAULT_BRIGHTNESS;
410 state->contrast = DEFAULT_CONTRAST;
411 state->saturation = DEFAULT_SATURATION;
412 }
413 plane->state = &state->base;
414}
415
416struct drm_plane_state *
417armada_overlay_duplicate_state(struct drm_plane *plane)
418{
419 struct armada_overlay_state *state;
420
421 if (WARN_ON(!plane->state))
422 return NULL;
423
424 state = kmemdup(plane->state, sizeof(*state), GFP_KERNEL);
425 if (state)
426 __drm_atomic_helper_plane_duplicate_state(plane, &state->base);
427 return &state->base;
428}
429
430static int armada_overlay_set_property(struct drm_plane *plane,
431 struct drm_plane_state *state, struct drm_property *property,
432 uint64_t val)
433{
434 struct armada_private *priv = plane->dev->dev_private;
435
Russell Kingc96103b2018-07-30 11:52:34 +0100436#define K2R(val) (((val) >> 0) & 0xff)
437#define K2G(val) (((val) >> 8) & 0xff)
438#define K2B(val) (((val) >> 16) & 0xff)
439 if (property == priv->colorkey_prop) {
440#define CCC(v) ((v) << 24 | (v) << 16 | (v) << 8)
441 drm_to_overlay_state(state)->colorkey_yr = CCC(K2R(val));
442 drm_to_overlay_state(state)->colorkey_ug = CCC(K2G(val));
443 drm_to_overlay_state(state)->colorkey_vb = CCC(K2B(val));
444#undef CCC
445 } else if (property == priv->colorkey_min_prop) {
446 drm_to_overlay_state(state)->colorkey_yr &= ~0x00ff0000;
447 drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 16;
448 drm_to_overlay_state(state)->colorkey_ug &= ~0x00ff0000;
449 drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 16;
450 drm_to_overlay_state(state)->colorkey_vb &= ~0x00ff0000;
451 drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 16;
452 } else if (property == priv->colorkey_max_prop) {
453 drm_to_overlay_state(state)->colorkey_yr &= ~0xff000000;
454 drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 24;
455 drm_to_overlay_state(state)->colorkey_ug &= ~0xff000000;
456 drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 24;
457 drm_to_overlay_state(state)->colorkey_vb &= ~0xff000000;
458 drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 24;
459 } else if (property == priv->colorkey_val_prop) {
460 drm_to_overlay_state(state)->colorkey_yr &= ~0x0000ff00;
461 drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 8;
462 drm_to_overlay_state(state)->colorkey_ug &= ~0x0000ff00;
463 drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 8;
464 drm_to_overlay_state(state)->colorkey_vb &= ~0x0000ff00;
465 drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 8;
466 } else if (property == priv->colorkey_alpha_prop) {
467 drm_to_overlay_state(state)->colorkey_yr &= ~0x000000ff;
468 drm_to_overlay_state(state)->colorkey_yr |= K2R(val);
469 drm_to_overlay_state(state)->colorkey_ug &= ~0x000000ff;
470 drm_to_overlay_state(state)->colorkey_ug |= K2G(val);
471 drm_to_overlay_state(state)->colorkey_vb &= ~0x000000ff;
472 drm_to_overlay_state(state)->colorkey_vb |= K2B(val);
473 } else if (property == priv->colorkey_mode_prop) {
474 if (val == CKMODE_DISABLE) {
475 drm_to_overlay_state(state)->colorkey_mode =
476 CFG_CKMODE(CKMODE_DISABLE) |
477 CFG_ALPHAM_CFG | CFG_ALPHA(255);
478 drm_to_overlay_state(state)->colorkey_enable = 0;
479 } else {
480 drm_to_overlay_state(state)->colorkey_mode =
481 CFG_CKMODE(val) |
482 CFG_ALPHAM_GRA | CFG_ALPHA(0);
483 drm_to_overlay_state(state)->colorkey_enable =
484 ADV_GRACOLORKEY;
485 }
486 } else if (property == priv->brightness_prop) {
Russell King61ba2522018-07-30 11:52:34 +0100487 drm_to_overlay_state(state)->brightness = val - 256;
488 } else if (property == priv->contrast_prop) {
489 drm_to_overlay_state(state)->contrast = val;
490 } else if (property == priv->saturation_prop) {
491 drm_to_overlay_state(state)->saturation = val;
492 } else {
493 return -EINVAL;
494 }
495 return 0;
496}
497
498static int armada_overlay_get_property(struct drm_plane *plane,
499 const struct drm_plane_state *state, struct drm_property *property,
500 uint64_t *val)
501{
502 struct armada_private *priv = plane->dev->dev_private;
503
Russell Kingc96103b2018-07-30 11:52:34 +0100504#define C2K(c,s) (((c) >> (s)) & 0xff)
505#define R2BGR(r,g,b,s) (C2K(r,s) << 0 | C2K(g,s) << 8 | C2K(b,s) << 16)
506 if (property == priv->colorkey_prop) {
507 /* Do best-efforts here for this property */
508 *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
509 drm_to_overlay_state(state)->colorkey_ug,
510 drm_to_overlay_state(state)->colorkey_vb, 16);
511 /* If min != max, or min != val, error out */
512 if (*val != R2BGR(drm_to_overlay_state(state)->colorkey_yr,
513 drm_to_overlay_state(state)->colorkey_ug,
514 drm_to_overlay_state(state)->colorkey_vb, 24) ||
515 *val != R2BGR(drm_to_overlay_state(state)->colorkey_yr,
516 drm_to_overlay_state(state)->colorkey_ug,
517 drm_to_overlay_state(state)->colorkey_vb, 8))
518 return -EINVAL;
519 } else if (property == priv->colorkey_min_prop) {
520 *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
521 drm_to_overlay_state(state)->colorkey_ug,
522 drm_to_overlay_state(state)->colorkey_vb, 16);
523 } else if (property == priv->colorkey_max_prop) {
524 *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
525 drm_to_overlay_state(state)->colorkey_ug,
526 drm_to_overlay_state(state)->colorkey_vb, 24);
527 } else if (property == priv->colorkey_val_prop) {
528 *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
529 drm_to_overlay_state(state)->colorkey_ug,
530 drm_to_overlay_state(state)->colorkey_vb, 8);
531 } else if (property == priv->colorkey_alpha_prop) {
532 *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr,
533 drm_to_overlay_state(state)->colorkey_ug,
534 drm_to_overlay_state(state)->colorkey_vb, 0);
535 } else if (property == priv->colorkey_mode_prop) {
536 *val = (drm_to_overlay_state(state)->colorkey_mode &
537 CFG_CKMODE_MASK) >> ffs(CFG_CKMODE_MASK);
538 } else if (property == priv->brightness_prop) {
Russell King61ba2522018-07-30 11:52:34 +0100539 *val = drm_to_overlay_state(state)->brightness + 256;
540 } else if (property == priv->contrast_prop) {
541 *val = drm_to_overlay_state(state)->contrast;
542 } else if (property == priv->saturation_prop) {
543 *val = drm_to_overlay_state(state)->saturation;
544 } else {
545 return -EINVAL;
546 }
547 return 0;
548}
549
Russell King28a2aeb2015-07-15 18:11:23 +0100550static const struct drm_plane_funcs armada_ovl_plane_funcs = {
551 .update_plane = armada_ovl_plane_update,
Russell King47dc4132018-07-30 11:52:34 +0100552 .disable_plane = drm_plane_helper_disable,
Russell King28a2aeb2015-07-15 18:11:23 +0100553 .destroy = armada_ovl_plane_destroy,
554 .set_property = armada_ovl_plane_set_property,
Russell King61ba2522018-07-30 11:52:34 +0100555 .reset = armada_overlay_reset,
556 .atomic_duplicate_state = armada_overlay_duplicate_state,
557 .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
558 .atomic_set_property = armada_overlay_set_property,
559 .atomic_get_property = armada_overlay_get_property,
Russell King96f60e32012-08-15 13:59:49 +0100560};
561
Russell King28a2aeb2015-07-15 18:11:23 +0100562static const uint32_t armada_ovl_formats[] = {
Russell King96f60e32012-08-15 13:59:49 +0100563 DRM_FORMAT_UYVY,
564 DRM_FORMAT_YUYV,
565 DRM_FORMAT_YUV420,
566 DRM_FORMAT_YVU420,
567 DRM_FORMAT_YUV422,
568 DRM_FORMAT_YVU422,
569 DRM_FORMAT_VYUY,
570 DRM_FORMAT_YVYU,
571 DRM_FORMAT_ARGB8888,
572 DRM_FORMAT_ABGR8888,
573 DRM_FORMAT_XRGB8888,
574 DRM_FORMAT_XBGR8888,
575 DRM_FORMAT_RGB888,
576 DRM_FORMAT_BGR888,
577 DRM_FORMAT_ARGB1555,
578 DRM_FORMAT_ABGR1555,
579 DRM_FORMAT_RGB565,
580 DRM_FORMAT_BGR565,
581};
582
Arvind Yadav8a63ca52017-07-01 16:24:42 +0530583static const struct drm_prop_enum_list armada_drm_colorkey_enum_list[] = {
Russell King96f60e32012-08-15 13:59:49 +0100584 { CKMODE_DISABLE, "disabled" },
585 { CKMODE_Y, "Y component" },
586 { CKMODE_U, "U component" },
587 { CKMODE_V, "V component" },
588 { CKMODE_RGB, "RGB" },
589 { CKMODE_R, "R component" },
590 { CKMODE_G, "G component" },
591 { CKMODE_B, "B component" },
592};
593
594static int armada_overlay_create_properties(struct drm_device *dev)
595{
596 struct armada_private *priv = dev->dev_private;
597
598 if (priv->colorkey_prop)
599 return 0;
600
601 priv->colorkey_prop = drm_property_create_range(dev, 0,
602 "colorkey", 0, 0xffffff);
603 priv->colorkey_min_prop = drm_property_create_range(dev, 0,
604 "colorkey_min", 0, 0xffffff);
605 priv->colorkey_max_prop = drm_property_create_range(dev, 0,
606 "colorkey_max", 0, 0xffffff);
607 priv->colorkey_val_prop = drm_property_create_range(dev, 0,
608 "colorkey_val", 0, 0xffffff);
609 priv->colorkey_alpha_prop = drm_property_create_range(dev, 0,
610 "colorkey_alpha", 0, 0xffffff);
611 priv->colorkey_mode_prop = drm_property_create_enum(dev, 0,
612 "colorkey_mode",
613 armada_drm_colorkey_enum_list,
614 ARRAY_SIZE(armada_drm_colorkey_enum_list));
615 priv->brightness_prop = drm_property_create_range(dev, 0,
616 "brightness", 0, 256 + 255);
617 priv->contrast_prop = drm_property_create_range(dev, 0,
618 "contrast", 0, 0x7fff);
619 priv->saturation_prop = drm_property_create_range(dev, 0,
620 "saturation", 0, 0x7fff);
621
622 if (!priv->colorkey_prop)
623 return -ENOMEM;
624
625 return 0;
626}
627
628int armada_overlay_plane_create(struct drm_device *dev, unsigned long crtcs)
629{
630 struct armada_private *priv = dev->dev_private;
631 struct drm_mode_object *mobj;
Russell King28a2aeb2015-07-15 18:11:23 +0100632 struct armada_ovl_plane *dplane;
Russell King96f60e32012-08-15 13:59:49 +0100633 int ret;
634
635 ret = armada_overlay_create_properties(dev);
636 if (ret)
637 return ret;
638
639 dplane = kzalloc(sizeof(*dplane), GFP_KERNEL);
640 if (!dplane)
641 return -ENOMEM;
642
Russell King5740d272015-07-15 18:11:25 +0100643 ret = armada_drm_plane_init(&dplane->base);
644 if (ret) {
645 kfree(dplane);
646 return ret;
647 }
648
Russell King63b93c02018-07-30 11:52:34 +0100649 dplane->works[0].plane = &dplane->base.base;
650 dplane->works[0].fn = armada_ovl_plane_work;
651 dplane->works[1].plane = &dplane->base.base;
652 dplane->works[1].fn = armada_ovl_plane_work;
Russell King96f60e32012-08-15 13:59:49 +0100653
Russell King47dc4132018-07-30 11:52:34 +0100654 drm_plane_helper_add(&dplane->base.base,
655 &armada_overlay_plane_helper_funcs);
656
Russell King561f60b2015-07-15 18:11:24 +0100657 ret = drm_universal_plane_init(dev, &dplane->base.base, crtcs,
Russell Kingd563c242015-07-15 18:11:24 +0100658 &armada_ovl_plane_funcs,
659 armada_ovl_formats,
660 ARRAY_SIZE(armada_ovl_formats),
Ben Widawskye6fc3b62017-07-23 20:46:38 -0700661 NULL,
Ville Syrjäläb0b3b792015-12-09 16:19:55 +0200662 DRM_PLANE_TYPE_OVERLAY, NULL);
Russell King28a2aeb2015-07-15 18:11:23 +0100663 if (ret) {
664 kfree(dplane);
665 return ret;
666 }
Russell King96f60e32012-08-15 13:59:49 +0100667
Russell King561f60b2015-07-15 18:11:24 +0100668 mobj = &dplane->base.base.base;
Russell King96f60e32012-08-15 13:59:49 +0100669 drm_object_attach_property(mobj, priv->colorkey_prop,
670 0x0101fe);
671 drm_object_attach_property(mobj, priv->colorkey_min_prop,
672 0x0101fe);
673 drm_object_attach_property(mobj, priv->colorkey_max_prop,
674 0x0101fe);
675 drm_object_attach_property(mobj, priv->colorkey_val_prop,
676 0x0101fe);
677 drm_object_attach_property(mobj, priv->colorkey_alpha_prop,
678 0x000000);
679 drm_object_attach_property(mobj, priv->colorkey_mode_prop,
680 CKMODE_RGB);
Russell King61ba2522018-07-30 11:52:34 +0100681 drm_object_attach_property(mobj, priv->brightness_prop,
682 256 + DEFAULT_BRIGHTNESS);
Russell King96f60e32012-08-15 13:59:49 +0100683 drm_object_attach_property(mobj, priv->contrast_prop,
Russell King61ba2522018-07-30 11:52:34 +0100684 DEFAULT_CONTRAST);
Russell King96f60e32012-08-15 13:59:49 +0100685 drm_object_attach_property(mobj, priv->saturation_prop,
Russell King61ba2522018-07-30 11:52:34 +0100686 DEFAULT_SATURATION);
Russell King96f60e32012-08-15 13:59:49 +0100687
688 return 0;
689}