blob: aa12fb3ed92e32da1b180f6b4cb35e72bb534cac [file] [log] [blame]
Thomas Gleixner16216332019-05-19 15:51:31 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Thierry Reding0134b932011-12-21 07:47:07 +01002/*
3 * drivers/pwm/pwm-tegra.c
4 *
5 * Tegra pulse-width-modulation controller driver
6 *
7 * Copyright (c) 2010, NVIDIA Corporation.
8 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
Thierry Reding0134b932011-12-21 07:47:07 +01009 */
10
11#include <linux/clk.h>
12#include <linux/err.h>
13#include <linux/io.h>
14#include <linux/module.h>
15#include <linux/of.h>
Laxman Dewangane9be88a2016-06-22 17:17:23 +053016#include <linux/of_device.h>
Thierry Reding0134b932011-12-21 07:47:07 +010017#include <linux/pwm.h>
18#include <linux/platform_device.h>
Laxman Dewangan4a813b22017-04-07 15:04:02 +053019#include <linux/pinctrl/consumer.h>
Thierry Reding0134b932011-12-21 07:47:07 +010020#include <linux/slab.h>
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053021#include <linux/reset.h>
Thierry Reding0134b932011-12-21 07:47:07 +010022
23#define PWM_ENABLE (1 << 31)
24#define PWM_DUTY_WIDTH 8
25#define PWM_DUTY_SHIFT 16
26#define PWM_SCALE_WIDTH 13
27#define PWM_SCALE_SHIFT 0
28
Laxman Dewangane9be88a2016-06-22 17:17:23 +053029struct tegra_pwm_soc {
30 unsigned int num_channels;
Laxman Dewangan0527eb32017-05-02 19:35:37 +053031
32 /* Maximum IP frequency for given SoCs */
33 unsigned long max_frequency;
Laxman Dewangane9be88a2016-06-22 17:17:23 +053034};
35
Thierry Reding0134b932011-12-21 07:47:07 +010036struct tegra_pwm_chip {
Thierry Redinge17c0b22016-07-11 11:26:52 +020037 struct pwm_chip chip;
38 struct device *dev;
Thierry Reding0134b932011-12-21 07:47:07 +010039
Thierry Redinge17c0b22016-07-11 11:26:52 +020040 struct clk *clk;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053041 struct reset_control*rst;
Thierry Reding0134b932011-12-21 07:47:07 +010042
Laxman Dewangan46fa8bc2017-04-13 19:40:27 +053043 unsigned long clk_rate;
44
Thierry Reding4f57f5a2016-07-11 11:27:29 +020045 void __iomem *regs;
Laxman Dewangane9be88a2016-06-22 17:17:23 +053046
47 const struct tegra_pwm_soc *soc;
Thierry Reding0134b932011-12-21 07:47:07 +010048};
49
50static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
51{
52 return container_of(chip, struct tegra_pwm_chip, chip);
53}
54
55static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
56{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020057 return readl(chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010058}
59
60static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
61 unsigned long val)
62{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020063 writel(val, chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010064}
65
66static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
67 int duty_ns, int period_ns)
68{
69 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
Thierry Reding6db78b22017-04-12 18:29:23 +020070 unsigned long long c = duty_ns, hz;
71 unsigned long rate;
Thierry Reding0134b932011-12-21 07:47:07 +010072 u32 val = 0;
73 int err;
74
75 /*
76 * Convert from duty_ns / period_ns to a fixed number of duty ticks
77 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
78 * nearest integer during division.
79 */
Hyong Bin Kimb979ed52016-06-22 17:17:21 +053080 c *= (1 << PWM_DUTY_WIDTH);
Laxman Dewangan90241fb2017-04-07 15:03:59 +053081 c = DIV_ROUND_CLOSEST_ULL(c, period_ns);
Thierry Reding0134b932011-12-21 07:47:07 +010082
83 val = (u32)c << PWM_DUTY_SHIFT;
84
85 /*
86 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
87 * cycles at the PWM clock rate will take period_ns nanoseconds.
88 */
Laxman Dewangan46fa8bc2017-04-13 19:40:27 +053089 rate = pc->clk_rate >> PWM_DUTY_WIDTH;
Thierry Reding0134b932011-12-21 07:47:07 +010090
Laxman Dewangan250b76f2017-04-07 15:04:00 +053091 /* Consider precision in PWM_SCALE_WIDTH rate calculation */
Thierry Reding6db78b22017-04-12 18:29:23 +020092 hz = DIV_ROUND_CLOSEST_ULL(100ULL * NSEC_PER_SEC, period_ns);
93 rate = DIV_ROUND_CLOSEST_ULL(100ULL * rate, hz);
Thierry Reding0134b932011-12-21 07:47:07 +010094
95 /*
96 * Since the actual PWM divider is the register's frequency divider
97 * field minus 1, we need to decrement to get the correct value to
98 * write to the register.
99 */
100 if (rate > 0)
101 rate--;
102
103 /*
104 * Make sure that the rate will fit in the register's frequency
105 * divider field.
106 */
107 if (rate >> PWM_SCALE_WIDTH)
108 return -EINVAL;
109
110 val |= rate << PWM_SCALE_SHIFT;
111
112 /*
113 * If the PWM channel is disabled, make sure to turn on the clock
114 * before writing the register. Otherwise, keep it enabled.
115 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200116 if (!pwm_is_enabled(pwm)) {
Thierry Reding0134b932011-12-21 07:47:07 +0100117 err = clk_prepare_enable(pc->clk);
118 if (err < 0)
119 return err;
120 } else
121 val |= PWM_ENABLE;
122
123 pwm_writel(pc, pwm->hwpwm, val);
124
125 /*
126 * If the PWM is not enabled, turn the clock off again to save power.
127 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200128 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100129 clk_disable_unprepare(pc->clk);
130
131 return 0;
132}
133
134static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
135{
136 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
137 int rc = 0;
138 u32 val;
139
140 rc = clk_prepare_enable(pc->clk);
141 if (rc < 0)
142 return rc;
143
144 val = pwm_readl(pc, pwm->hwpwm);
145 val |= PWM_ENABLE;
146 pwm_writel(pc, pwm->hwpwm, val);
147
148 return 0;
149}
150
151static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
152{
153 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
154 u32 val;
155
156 val = pwm_readl(pc, pwm->hwpwm);
157 val &= ~PWM_ENABLE;
158 pwm_writel(pc, pwm->hwpwm, val);
159
160 clk_disable_unprepare(pc->clk);
161}
162
163static const struct pwm_ops tegra_pwm_ops = {
164 .config = tegra_pwm_config,
165 .enable = tegra_pwm_enable,
166 .disable = tegra_pwm_disable,
167 .owner = THIS_MODULE,
168};
169
170static int tegra_pwm_probe(struct platform_device *pdev)
171{
172 struct tegra_pwm_chip *pwm;
173 struct resource *r;
174 int ret;
175
176 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
Jingoo Han474b6902014-04-23 18:41:10 +0900177 if (!pwm)
Thierry Reding0134b932011-12-21 07:47:07 +0100178 return -ENOMEM;
Thierry Reding0134b932011-12-21 07:47:07 +0100179
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530180 pwm->soc = of_device_get_match_data(&pdev->dev);
Thierry Reding0134b932011-12-21 07:47:07 +0100181 pwm->dev = &pdev->dev;
182
183 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding4f57f5a2016-07-11 11:27:29 +0200184 pwm->regs = devm_ioremap_resource(&pdev->dev, r);
185 if (IS_ERR(pwm->regs))
186 return PTR_ERR(pwm->regs);
Thierry Reding0134b932011-12-21 07:47:07 +0100187
188 platform_set_drvdata(pdev, pwm);
189
Axel Lin0c8f5272012-07-01 13:00:51 +0800190 pwm->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding0134b932011-12-21 07:47:07 +0100191 if (IS_ERR(pwm->clk))
192 return PTR_ERR(pwm->clk);
193
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530194 /* Set maximum frequency of the IP */
195 ret = clk_set_rate(pwm->clk, pwm->soc->max_frequency);
196 if (ret < 0) {
197 dev_err(&pdev->dev, "Failed to set max frequency: %d\n", ret);
198 return ret;
199 }
200
201 /*
202 * The requested and configured frequency may differ due to
203 * clock register resolutions. Get the configured frequency
204 * so that PWM period can be calculated more accurately.
205 */
Laxman Dewangan46fa8bc2017-04-13 19:40:27 +0530206 pwm->clk_rate = clk_get_rate(pwm->clk);
207
Philipp Zabel6b03ef22017-07-19 17:26:14 +0200208 pwm->rst = devm_reset_control_get_exclusive(&pdev->dev, "pwm");
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530209 if (IS_ERR(pwm->rst)) {
210 ret = PTR_ERR(pwm->rst);
211 dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
212 return ret;
213 }
214
215 reset_control_deassert(pwm->rst);
216
Thierry Reding0134b932011-12-21 07:47:07 +0100217 pwm->chip.dev = &pdev->dev;
218 pwm->chip.ops = &tegra_pwm_ops;
219 pwm->chip.base = -1;
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530220 pwm->chip.npwm = pwm->soc->num_channels;
Thierry Reding0134b932011-12-21 07:47:07 +0100221
222 ret = pwmchip_add(&pwm->chip);
223 if (ret < 0) {
224 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530225 reset_control_assert(pwm->rst);
Thierry Reding0134b932011-12-21 07:47:07 +0100226 return ret;
227 }
228
229 return 0;
230}
231
Bill Pemberton77f37912012-11-19 13:26:09 -0500232static int tegra_pwm_remove(struct platform_device *pdev)
Thierry Reding0134b932011-12-21 07:47:07 +0100233{
234 struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
Thierry Redingc009c562016-07-11 11:08:29 +0200235 unsigned int i;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530236 int err;
Thierry Reding0134b932011-12-21 07:47:07 +0100237
238 if (WARN_ON(!pc))
239 return -ENODEV;
240
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530241 err = clk_prepare_enable(pc->clk);
242 if (err < 0)
243 return err;
244
Thierry Redingc009c562016-07-11 11:08:29 +0200245 for (i = 0; i < pc->chip.npwm; i++) {
Thierry Reding0134b932011-12-21 07:47:07 +0100246 struct pwm_device *pwm = &pc->chip.pwms[i];
247
Boris Brezillon5c312522015-07-01 10:21:47 +0200248 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100249 if (clk_prepare_enable(pc->clk) < 0)
250 continue;
251
252 pwm_writel(pc, i, 0);
253
254 clk_disable_unprepare(pc->clk);
255 }
256
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530257 reset_control_assert(pc->rst);
258 clk_disable_unprepare(pc->clk);
259
Axel Lin0c8f5272012-07-01 13:00:51 +0800260 return pwmchip_remove(&pc->chip);
Thierry Reding0134b932011-12-21 07:47:07 +0100261}
262
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530263#ifdef CONFIG_PM_SLEEP
264static int tegra_pwm_suspend(struct device *dev)
265{
266 return pinctrl_pm_select_sleep_state(dev);
267}
268
269static int tegra_pwm_resume(struct device *dev)
270{
271 return pinctrl_pm_select_default_state(dev);
272}
273#endif
274
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530275static const struct tegra_pwm_soc tegra20_pwm_soc = {
276 .num_channels = 4,
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530277 .max_frequency = 48000000UL,
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530278};
279
280static const struct tegra_pwm_soc tegra186_pwm_soc = {
281 .num_channels = 1,
Laxman Dewangan0527eb32017-05-02 19:35:37 +0530282 .max_frequency = 102000000UL,
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530283};
284
Thierry Redingf1a88702013-04-18 10:04:14 +0200285static const struct of_device_id tegra_pwm_of_match[] = {
Laxman Dewangane9be88a2016-06-22 17:17:23 +0530286 { .compatible = "nvidia,tegra20-pwm", .data = &tegra20_pwm_soc },
287 { .compatible = "nvidia,tegra186-pwm", .data = &tegra186_pwm_soc },
Thierry Reding140fd972011-12-21 08:04:13 +0100288 { }
289};
Thierry Reding140fd972011-12-21 08:04:13 +0100290MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
Thierry Reding140fd972011-12-21 08:04:13 +0100291
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530292static const struct dev_pm_ops tegra_pwm_pm_ops = {
293 SET_SYSTEM_SLEEP_PM_OPS(tegra_pwm_suspend, tegra_pwm_resume)
294};
295
Thierry Reding0134b932011-12-21 07:47:07 +0100296static struct platform_driver tegra_pwm_driver = {
297 .driver = {
298 .name = "tegra-pwm",
Stephen Warren838bf092013-02-15 15:02:22 -0700299 .of_match_table = tegra_pwm_of_match,
Laxman Dewangan4a813b22017-04-07 15:04:02 +0530300 .pm = &tegra_pwm_pm_ops,
Thierry Reding0134b932011-12-21 07:47:07 +0100301 },
302 .probe = tegra_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500303 .remove = tegra_pwm_remove,
Thierry Reding0134b932011-12-21 07:47:07 +0100304};
305
306module_platform_driver(tegra_pwm_driver);
307
308MODULE_LICENSE("GPL");
309MODULE_AUTHOR("NVIDIA Corporation");
310MODULE_ALIAS("platform:tegra-pwm");