blob: 5a29bf01c0e885b0d0835cef77ba652d79aac72b [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Andrew F. Davisbb5cdf82017-12-05 14:29:31 -06002 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 * Author: Rob Clark <rob@ti.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Laurent Pinchart69a12262015-03-05 21:38:16 +020018#include <drm/drm_atomic.h>
19#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020020#include <drm/drm_crtc.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050021#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010022#include <drm/drm_plane_helper.h>
Peter Ujfalusia7631c42017-11-30 14:12:37 +020023#include <linux/math64.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020024
25#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060026
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +020027#define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base)
28
29struct omap_crtc_state {
30 /* Must be first. */
31 struct drm_crtc_state base;
32 /* Shadow values for legacy userspace support. */
33 unsigned int rotation;
34 unsigned int zpos;
35};
36
Rob Clarkcd5351f2011-11-12 12:09:40 -060037#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
38
39struct omap_crtc {
40 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060041
Rob Clarkbb5c2d92012-01-16 12:51:16 -060042 const char *name;
Laurent Pinchart67dfd2d2018-03-06 23:38:21 +020043 struct omap_drm_pipeline *pipe;
Rob Clarkf5f94542012-12-04 13:59:12 -060044 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060045
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030046 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060047
Tomi Valkeinena36af732015-02-26 15:20:24 +020048 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030049
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030050 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030051 bool pending;
52 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030053 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060054};
55
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020056/* -----------------------------------------------------------------------------
57 * Helper Functions
58 */
59
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030060struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020061{
62 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030063 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020064}
65
66enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
67{
68 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
69 return omap_crtc->channel;
70}
71
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030072static bool omap_crtc_is_pending(struct drm_crtc *crtc)
73{
74 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
75 unsigned long flags;
76 bool pending;
77
78 spin_lock_irqsave(&crtc->dev->event_lock, flags);
79 pending = omap_crtc->pending;
80 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
81
82 return pending;
83}
84
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030085int omap_crtc_wait_pending(struct drm_crtc *crtc)
86{
87 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
88
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020089 /*
90 * Timeout is set to a "sufficiently" high value, which should cover
91 * a single frame refresh even on slower displays.
92 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030093 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030094 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020095 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030096}
97
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020098/* -----------------------------------------------------------------------------
99 * DSS Manager Functions
100 */
101
Rob Clarkf5f94542012-12-04 13:59:12 -0600102/*
103 * Manager-ops, callbacks from output when they need to configure
104 * the upstream part of the video pipe.
105 *
106 * Most of these we can ignore until we add support for command-mode
107 * panels.. for video-mode the crtc-helpers already do an adequate
108 * job of sequencing the setup of the video pipe in the proper order
109 */
110
111/* we can probably ignore these until we support command-mode panels: */
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200112static void omap_crtc_dss_start_update(struct omap_drm_private *priv,
113 enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600114{
115}
116
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300117/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200118static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
119{
120 struct drm_device *dev = crtc->dev;
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200121 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200122 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
123 enum omap_channel channel = omap_crtc->channel;
124 struct omap_irq_wait *wait;
125 u32 framedone_irq, vsync_irq;
126 int ret;
127
Laurent Pinchart03af8152016-04-18 03:09:48 +0300128 if (WARN_ON(omap_crtc->enabled == enable))
129 return;
130
Laurent Pinchart0dbfc392018-12-10 14:00:38 +0200131 if (omap_crtc->pipe->output->type == OMAP_DISPLAY_TYPE_HDMI) {
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200132 priv->dispc_ops->mgr_enable(priv->dispc, channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300133 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200134 return;
135 }
136
Tomi Valkeinenef422282015-02-26 15:20:25 +0200137 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
138 /*
139 * Digit output produces some sync lost interrupts during the
140 * first frame when enabling, so we need to ignore those.
141 */
142 omap_crtc->ignore_digit_sync_lost = true;
143 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200144
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200145 framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(priv->dispc,
146 channel);
147 vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, channel);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200148
149 if (enable) {
150 wait = omap_irq_wait_init(dev, vsync_irq, 1);
151 } else {
152 /*
153 * When we disable the digit output, we need to wait for
154 * FRAMEDONE to know that DISPC has finished with the output.
155 *
156 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
157 * that case we need to use vsync interrupt, and wait for both
158 * even and odd frames.
159 */
160
161 if (framedone_irq)
162 wait = omap_irq_wait_init(dev, framedone_irq, 1);
163 else
164 wait = omap_irq_wait_init(dev, vsync_irq, 2);
165 }
166
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200167 priv->dispc_ops->mgr_enable(priv->dispc, channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300168 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200169
170 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
171 if (ret) {
172 dev_err(dev->dev, "%s: timeout waiting for %s\n",
173 omap_crtc->name, enable ? "enable" : "disable");
174 }
175
Tomi Valkeinenef422282015-02-26 15:20:25 +0200176 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
177 omap_crtc->ignore_digit_sync_lost = false;
178 /* make sure the irq handler sees the value above */
179 mb();
180 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200181}
182
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300183
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200184static int omap_crtc_dss_enable(struct omap_drm_private *priv,
185 enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600186{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200187 struct drm_crtc *crtc = priv->channels[channel]->crtc;
188 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300189
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200190 priv->dispc_ops->mgr_set_timings(priv->dispc, omap_crtc->channel,
191 &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200192 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300193
Rob Clarkf5f94542012-12-04 13:59:12 -0600194 return 0;
195}
196
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200197static void omap_crtc_dss_disable(struct omap_drm_private *priv,
198 enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600199{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200200 struct drm_crtc *crtc = priv->channels[channel]->crtc;
201 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300202
Laurent Pinchart8472b572015-01-15 00:45:17 +0200203 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600204}
205
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200206static void omap_crtc_dss_set_timings(struct omap_drm_private *priv,
207 enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300208 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600209{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200210 struct drm_crtc *crtc = priv->channels[channel]->crtc;
211 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
212
Rob Clarkf5f94542012-12-04 13:59:12 -0600213 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300214 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600215}
216
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200217static void omap_crtc_dss_set_lcd_config(struct omap_drm_private *priv,
218 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600219 const struct dss_lcd_mgr_config *config)
220{
Laurent Pincharte48f9f12018-03-07 00:01:33 +0200221 struct drm_crtc *crtc = priv->channels[channel]->crtc;
222 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200223
Rob Clarkf5f94542012-12-04 13:59:12 -0600224 DBG("%s", omap_crtc->name);
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200225 priv->dispc_ops->mgr_set_lcd_config(priv->dispc, omap_crtc->channel,
226 config);
Rob Clarkf5f94542012-12-04 13:59:12 -0600227}
228
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200229static int omap_crtc_dss_register_framedone(
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200230 struct omap_drm_private *priv, enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600231 void (*handler)(void *), void *data)
232{
233 return 0;
234}
235
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200236static void omap_crtc_dss_unregister_framedone(
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200237 struct omap_drm_private *priv, enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600238 void (*handler)(void *), void *data)
239{
240}
241
242static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200243 .start_update = omap_crtc_dss_start_update,
244 .enable = omap_crtc_dss_enable,
245 .disable = omap_crtc_dss_disable,
246 .set_timings = omap_crtc_dss_set_timings,
247 .set_lcd_config = omap_crtc_dss_set_lcd_config,
248 .register_framedone_handler = omap_crtc_dss_register_framedone,
249 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600250};
251
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200252/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200253 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200254 */
255
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200256void omap_crtc_error_irq(struct drm_crtc *crtc, u32 irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200257{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300258 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200259
260 if (omap_crtc->ignore_digit_sync_lost) {
261 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
262 if (!irqstatus)
263 return;
264 }
265
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200266 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200267}
268
Laurent Pinchart14389a32016-04-19 01:43:03 +0300269void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200270{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300271 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200272 struct drm_device *dev = omap_crtc->base.dev;
273 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart14389a32016-04-19 01:43:03 +0300274 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200275
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300276 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300277 /*
278 * If the dispc is busy we're racing the flush operation. Try again on
279 * the next vblank interrupt.
280 */
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200281 if (priv->dispc_ops->mgr_go_busy(priv->dispc, omap_crtc->channel)) {
Laurent Pinchart14389a32016-04-19 01:43:03 +0300282 spin_unlock(&crtc->dev->event_lock);
283 return;
284 }
285
286 /* Send the vblank event if one has been requested. */
287 if (omap_crtc->event) {
288 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
289 omap_crtc->event = NULL;
290 }
291
292 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300293 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300294 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300295
Laurent Pinchart14389a32016-04-19 01:43:03 +0300296 if (pending)
297 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200298
Laurent Pinchart14389a32016-04-19 01:43:03 +0300299 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300300 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300301
302 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200303}
304
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300305static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
306{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200307 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300308 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
309 struct omap_overlay_manager_info info;
310
311 memset(&info, 0, sizeof(info));
312
313 info.default_color = 0x000000;
314 info.trans_enabled = false;
315 info.partial_alpha_enabled = false;
316 info.cpr_enable = false;
317
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200318 priv->dispc_ops->mgr_setup(priv->dispc, omap_crtc->channel, &info);
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300319}
320
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200321/* -----------------------------------------------------------------------------
322 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600323 */
324
Rob Clarkcd5351f2011-11-12 12:09:40 -0600325static void omap_crtc_destroy(struct drm_crtc *crtc)
326{
327 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600328
329 DBG("%s", omap_crtc->name);
330
Rob Clarkcd5351f2011-11-12 12:09:40 -0600331 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600332
Rob Clarkcd5351f2011-11-12 12:09:40 -0600333 kfree(omap_crtc);
334}
335
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300336static void omap_crtc_arm_event(struct drm_crtc *crtc)
337{
338 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
339
340 WARN_ON(omap_crtc->pending);
341 omap_crtc->pending = true;
342
343 if (crtc->state->event) {
344 omap_crtc->event = crtc->state->event;
345 crtc->state->event = NULL;
346 }
347}
348
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300349static void omap_crtc_atomic_enable(struct drm_crtc *crtc,
350 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200351{
Laurent Pinchart24ec84e2018-11-10 13:16:54 +0200352 struct omap_drm_private *priv = crtc->dev->dev_private;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200353 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300354 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200355
356 DBG("%s", omap_crtc->name);
357
Laurent Pinchart24ec84e2018-11-10 13:16:54 +0200358 priv->dispc_ops->runtime_get(priv->dispc);
359
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300360 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300361 drm_crtc_vblank_on(crtc);
362 ret = drm_crtc_vblank_get(crtc);
363 WARN_ON(ret != 0);
364
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300365 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300366 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200367}
368
Laurent Pinchart64581712017-06-30 12:36:45 +0300369static void omap_crtc_atomic_disable(struct drm_crtc *crtc,
370 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200371{
Laurent Pinchart24ec84e2018-11-10 13:16:54 +0200372 struct omap_drm_private *priv = crtc->dev->dev_private;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200373 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200374
375 DBG("%s", omap_crtc->name);
376
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300377 spin_lock_irq(&crtc->dev->event_lock);
378 if (crtc->state->event) {
379 drm_crtc_send_vblank_event(crtc, crtc->state->event);
380 crtc->state->event = NULL;
381 }
382 spin_unlock_irq(&crtc->dev->event_lock);
383
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200384 drm_crtc_vblank_off(crtc);
Laurent Pinchart24ec84e2018-11-10 13:16:54 +0200385
386 priv->dispc_ops->runtime_put(priv->dispc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200387}
388
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200389static enum drm_mode_status omap_crtc_mode_valid(struct drm_crtc *crtc,
390 const struct drm_display_mode *mode)
391{
392 struct omap_drm_private *priv = crtc->dev->dev_private;
Laurent Pinchart116c7722018-09-20 00:17:42 +0300393 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
394 struct videomode vm = {0};
395 int r;
396
397 drm_display_mode_to_videomode(mode, &vm);
398 r = priv->dispc_ops->mgr_check_timings(priv->dispc, omap_crtc->channel,
399 &vm);
400 if (r)
401 return r;
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200402
403 /* Check for bandwidth limit */
404 if (priv->max_bandwidth) {
405 /*
406 * Estimation for the bandwidth need of a given mode with one
407 * full screen plane:
408 * bandwidth = resolution * 32bpp * (pclk / (vtotal * htotal))
409 * ^^ Refresh rate ^^
410 *
411 * The interlaced mode is taken into account by using the
412 * pixelclock in the calculation.
413 *
414 * The equation is rearranged for 64bit arithmetic.
415 */
416 uint64_t bandwidth = mode->clock * 1000;
417 unsigned int bpp = 4;
418
419 bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp;
420 bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal);
421
422 /*
423 * Reject modes which would need more bandwidth if used with one
424 * full resolution plane (most common use case).
425 */
426 if (priv->max_bandwidth < bandwidth)
427 return MODE_BAD;
428 }
429
430 return MODE_OK;
431}
432
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200433static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600434{
435 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200436 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Rob Clarkf5f94542012-12-04 13:59:12 -0600437
Shayenne Mourac39ff7e2018-12-20 10:26:10 -0200438 DBG("%s: set mode: " DRM_MODE_FMT,
439 omap_crtc->name, DRM_MODE_ARG(mode));
Rob Clarkf5f94542012-12-04 13:59:12 -0600440
Laurent Pinchart8e9c1c62018-06-07 18:32:16 +0300441 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600442}
443
Jyri Sarha492a4262016-06-07 15:09:17 +0300444static int omap_crtc_atomic_check(struct drm_crtc *crtc,
445 struct drm_crtc_state *state)
446{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200447 struct drm_plane_state *pri_state;
448
Jyri Sarha492a4262016-06-07 15:09:17 +0300449 if (state->color_mgmt_changed && state->gamma_lut) {
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200450 unsigned int length = state->gamma_lut->length /
Jyri Sarha492a4262016-06-07 15:09:17 +0300451 sizeof(struct drm_color_lut);
452
453 if (length < 2)
454 return -EINVAL;
455 }
456
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200457 pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary);
458 if (pri_state) {
459 struct omap_crtc_state *omap_crtc_state =
460 to_omap_crtc_state(state);
461
462 /* Mirror new values for zpos and rotation in omap_crtc_state */
463 omap_crtc_state->zpos = pri_state->zpos;
464 omap_crtc_state->rotation = pri_state->rotation;
465 }
466
Jyri Sarha492a4262016-06-07 15:09:17 +0300467 return 0;
468}
469
Daniel Vetterc201d002015-08-06 14:09:35 +0200470static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300471 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200472{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200473}
474
Daniel Vetterc201d002015-08-06 14:09:35 +0200475static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300476 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200477{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200478 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300479 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300480 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300481
Jyri Sarha492a4262016-06-07 15:09:17 +0300482 if (crtc->state->color_mgmt_changed) {
483 struct drm_color_lut *lut = NULL;
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200484 unsigned int length = 0;
Jyri Sarha492a4262016-06-07 15:09:17 +0300485
486 if (crtc->state->gamma_lut) {
487 lut = (struct drm_color_lut *)
488 crtc->state->gamma_lut->data;
489 length = crtc->state->gamma_lut->length /
490 sizeof(*lut);
491 }
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200492 priv->dispc_ops->mgr_set_gamma(priv->dispc, omap_crtc->channel,
493 lut, length);
Jyri Sarha492a4262016-06-07 15:09:17 +0300494 }
495
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300496 omap_crtc_write_crtc_properties(crtc);
497
Jyri Sarhae025d382017-01-27 12:04:54 +0200498 /* Only flush the CRTC if it is currently enabled. */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300499 if (!omap_crtc->enabled)
500 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300501
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300502 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300503
Laurent Pinchart14389a32016-04-19 01:43:03 +0300504 ret = drm_crtc_vblank_get(crtc);
505 WARN_ON(ret != 0);
506
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300507 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200508 priv->dispc_ops->mgr_go(priv->dispc, omap_crtc->channel);
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300509 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300510 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200511}
512
Laurent Pinchartafc34932015-03-06 18:35:16 +0200513static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
514 struct drm_crtc_state *state,
515 struct drm_property *property,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200516 u64 val)
Rob Clark3c810c62012-08-15 15:18:01 -0500517{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200518 struct omap_drm_private *priv = crtc->dev->dev_private;
519 struct drm_plane_state *plane_state;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200520
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200521 /*
522 * Delegate property set to the primary plane. Get the plane state and
523 * set the property directly, the shadow copy will be assigned in the
524 * omap_crtc_atomic_check callback. This way updates to plane state will
525 * always be mirrored in the crtc state correctly.
526 */
527 plane_state = drm_atomic_get_plane_state(state->state, crtc->primary);
528 if (IS_ERR(plane_state))
529 return PTR_ERR(plane_state);
Laurent Pinchartafc34932015-03-06 18:35:16 +0200530
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200531 if (property == crtc->primary->rotation_property)
532 plane_state->rotation = val;
533 else if (property == priv->zorder_prop)
534 plane_state->zpos = val;
535 else
536 return -EINVAL;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200537
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200538 return 0;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200539}
540
541static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
542 const struct drm_crtc_state *state,
543 struct drm_property *property,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200544 u64 *val)
Laurent Pinchartafc34932015-03-06 18:35:16 +0200545{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200546 struct omap_drm_private *priv = crtc->dev->dev_private;
547 struct omap_crtc_state *omap_state = to_omap_crtc_state(state);
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200548
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200549 if (property == crtc->primary->rotation_property)
550 *val = omap_state->rotation;
551 else if (property == priv->zorder_prop)
552 *val = omap_state->zpos;
553 else
554 return -EINVAL;
555
556 return 0;
557}
558
559static void omap_crtc_reset(struct drm_crtc *crtc)
560{
561 if (crtc->state)
562 __drm_atomic_helper_crtc_destroy_state(crtc->state);
563
564 kfree(crtc->state);
565 crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL);
566
567 if (crtc->state)
568 crtc->state->crtc = crtc;
569}
570
571static struct drm_crtc_state *
572omap_crtc_duplicate_state(struct drm_crtc *crtc)
573{
574 struct omap_crtc_state *state, *current_state;
575
576 if (WARN_ON(!crtc->state))
577 return NULL;
578
579 current_state = to_omap_crtc_state(crtc->state);
580
581 state = kmalloc(sizeof(*state), GFP_KERNEL);
Dan Carpenter24196722017-08-11 23:16:06 +0300582 if (!state)
583 return NULL;
584
585 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200586
587 state->zpos = current_state->zpos;
588 state->rotation = current_state->rotation;
589
590 return &state->base;
Rob Clark3c810c62012-08-15 15:18:01 -0500591}
592
Rob Clarkcd5351f2011-11-12 12:09:40 -0600593static const struct drm_crtc_funcs omap_crtc_funcs = {
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200594 .reset = omap_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200595 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600596 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200597 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300598 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200599 .atomic_duplicate_state = omap_crtc_duplicate_state,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200600 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200601 .atomic_set_property = omap_crtc_atomic_set_property,
602 .atomic_get_property = omap_crtc_atomic_get_property,
Tomi Valkeinen03961622017-02-08 13:26:00 +0200603 .enable_vblank = omap_irq_enable_vblank,
604 .disable_vblank = omap_irq_disable_vblank,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600605};
606
607static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200608 .mode_set_nofb = omap_crtc_mode_set_nofb,
Jyri Sarha492a4262016-06-07 15:09:17 +0300609 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200610 .atomic_begin = omap_crtc_atomic_begin,
611 .atomic_flush = omap_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300612 .atomic_enable = omap_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300613 .atomic_disable = omap_crtc_atomic_disable,
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200614 .mode_valid = omap_crtc_mode_valid,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600615};
616
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200617/* -----------------------------------------------------------------------------
618 * Init and Cleanup
619 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300620
Rob Clarkf5f94542012-12-04 13:59:12 -0600621static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200622 [OMAP_DSS_CHANNEL_LCD] = "lcd",
623 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
624 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
625 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600626};
627
Laurent Pinchart64cb8172018-02-13 14:00:39 +0200628void omap_crtc_pre_init(struct omap_drm_private *priv)
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300629{
Laurent Pinchart845417b2018-03-02 03:05:10 +0200630 dss_install_mgr_ops(priv->dss, &mgr_ops, priv);
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300631}
632
Laurent Pinchart845417b2018-03-02 03:05:10 +0200633void omap_crtc_pre_uninit(struct omap_drm_private *priv)
Archit Taneja3a01ab22014-01-02 14:49:51 +0530634{
Laurent Pinchart845417b2018-03-02 03:05:10 +0200635 dss_uninstall_mgr_ops(priv->dss);
Archit Taneja3a01ab22014-01-02 14:49:51 +0530636}
637
Rob Clarkcd5351f2011-11-12 12:09:40 -0600638/* initialize crtc */
639struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Laurent Pinchart00b30e72018-03-06 23:37:25 +0200640 struct omap_drm_pipeline *pipe,
641 struct drm_plane *plane)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600642{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200643 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600644 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600645 struct omap_crtc *omap_crtc;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200646 enum omap_channel channel;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200647 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600648
Laurent Pinchart00b30e72018-03-06 23:37:25 +0200649 channel = pipe->output->dispc_channel;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200650
Rob Clarkf5f94542012-12-04 13:59:12 -0600651 DBG("%s", channel_names[channel]);
652
653 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800654 if (!omap_crtc)
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200655 return ERR_PTR(-ENOMEM);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600656
Rob Clarkcd5351f2011-11-12 12:09:40 -0600657 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600658
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300659 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600660
Laurent Pinchart67dfd2d2018-03-06 23:38:21 +0200661 omap_crtc->pipe = pipe;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530662 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530663 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530664
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200665 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200666 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200667 if (ret < 0) {
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200668 dev_err(dev->dev, "%s(): could not init crtc for: %s\n",
Laurent Pinchart79107f22018-09-23 12:58:15 +0300669 __func__, pipe->output->name);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200670 kfree(omap_crtc);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200671 return ERR_PTR(ret);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200672 }
673
Rob Clarkcd5351f2011-11-12 12:09:40 -0600674 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
675
Jyri Sarha492a4262016-06-07 15:09:17 +0300676 /* The dispc API adapts to what ever size, but the HW supports
677 * 256 element gamma table for LCDs and 1024 element table for
678 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
679 * tables so lets use that. Size of HW gamma table can be
680 * extracted with dispc_mgr_gamma_size(). If it returns 0
681 * gamma table is not supprted.
682 */
Laurent Pinchart50638ae2018-02-13 14:00:42 +0200683 if (priv->dispc_ops->mgr_gamma_size(priv->dispc, channel)) {
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200684 unsigned int gamma_lut_size = 256;
Jyri Sarha492a4262016-06-07 15:09:17 +0300685
686 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
687 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
688 }
689
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200690 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500691
Rob Clarkcd5351f2011-11-12 12:09:40 -0600692 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600693}