Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 1 | /* |
Andrew F. Davis | bb5cdf8 | 2017-12-05 14:29:31 -0600 | [diff] [blame] | 2 | * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/ |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 3 | * Author: Rob Clark <rob@ti.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 18 | #include <drm/drm_atomic.h> |
| 19 | #include <drm/drm_atomic_helper.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 20 | #include <drm/drm_crtc.h> |
Andy Gross | b9ed9f0 | 2012-10-16 00:17:40 -0500 | [diff] [blame] | 21 | #include <drm/drm_mode.h> |
Daniel Vetter | 3cb9ae4 | 2014-10-29 10:03:57 +0100 | [diff] [blame] | 22 | #include <drm/drm_plane_helper.h> |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 23 | #include <linux/math64.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 24 | |
| 25 | #include "omap_drv.h" |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 26 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 27 | #define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base) |
| 28 | |
| 29 | struct omap_crtc_state { |
| 30 | /* Must be first. */ |
| 31 | struct drm_crtc_state base; |
| 32 | /* Shadow values for legacy userspace support. */ |
| 33 | unsigned int rotation; |
| 34 | unsigned int zpos; |
| 35 | }; |
| 36 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 37 | #define to_omap_crtc(x) container_of(x, struct omap_crtc, base) |
| 38 | |
| 39 | struct omap_crtc { |
| 40 | struct drm_crtc base; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 41 | |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 42 | const char *name; |
Laurent Pinchart | 67dfd2d | 2018-03-06 23:38:21 +0200 | [diff] [blame] | 43 | struct omap_drm_pipeline *pipe; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 44 | enum omap_channel channel; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 45 | |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 46 | struct videomode vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 47 | |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 48 | bool ignore_digit_sync_lost; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 49 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 50 | bool enabled; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 51 | bool pending; |
| 52 | wait_queue_head_t pending_wait; |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 53 | struct drm_pending_vblank_event *event; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 54 | }; |
| 55 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 56 | /* ----------------------------------------------------------------------------- |
| 57 | * Helper Functions |
| 58 | */ |
| 59 | |
Peter Ujfalusi | 4520ff2 | 2016-09-22 14:07:03 +0300 | [diff] [blame] | 60 | struct videomode *omap_crtc_timings(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 61 | { |
| 62 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 63 | return &omap_crtc->vm; |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 64 | } |
| 65 | |
| 66 | enum omap_channel omap_crtc_channel(struct drm_crtc *crtc) |
| 67 | { |
| 68 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 69 | return omap_crtc->channel; |
| 70 | } |
| 71 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 72 | static bool omap_crtc_is_pending(struct drm_crtc *crtc) |
| 73 | { |
| 74 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 75 | unsigned long flags; |
| 76 | bool pending; |
| 77 | |
| 78 | spin_lock_irqsave(&crtc->dev->event_lock, flags); |
| 79 | pending = omap_crtc->pending; |
| 80 | spin_unlock_irqrestore(&crtc->dev->event_lock, flags); |
| 81 | |
| 82 | return pending; |
| 83 | } |
| 84 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 85 | int omap_crtc_wait_pending(struct drm_crtc *crtc) |
| 86 | { |
| 87 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 88 | |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 89 | /* |
| 90 | * Timeout is set to a "sufficiently" high value, which should cover |
| 91 | * a single frame refresh even on slower displays. |
| 92 | */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 93 | return wait_event_timeout(omap_crtc->pending_wait, |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 94 | !omap_crtc_is_pending(crtc), |
Tomi Valkeinen | 61f3c40 | 2015-11-19 17:31:25 +0200 | [diff] [blame] | 95 | msecs_to_jiffies(250)); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 96 | } |
| 97 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 98 | /* ----------------------------------------------------------------------------- |
| 99 | * DSS Manager Functions |
| 100 | */ |
| 101 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 102 | /* |
| 103 | * Manager-ops, callbacks from output when they need to configure |
| 104 | * the upstream part of the video pipe. |
| 105 | * |
| 106 | * Most of these we can ignore until we add support for command-mode |
| 107 | * panels.. for video-mode the crtc-helpers already do an adequate |
| 108 | * job of sequencing the setup of the video pipe in the proper order |
| 109 | */ |
| 110 | |
| 111 | /* we can probably ignore these until we support command-mode panels: */ |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 112 | static void omap_crtc_dss_start_update(struct omap_drm_private *priv, |
| 113 | enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 114 | { |
| 115 | } |
| 116 | |
Laurent Pinchart | 4029755e | 2015-05-28 02:34:05 +0300 | [diff] [blame] | 117 | /* Called only from the encoder enable/disable and suspend/resume handlers. */ |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 118 | static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable) |
| 119 | { |
| 120 | struct drm_device *dev = crtc->dev; |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 121 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 122 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 123 | enum omap_channel channel = omap_crtc->channel; |
| 124 | struct omap_irq_wait *wait; |
| 125 | u32 framedone_irq, vsync_irq; |
| 126 | int ret; |
| 127 | |
Laurent Pinchart | 03af815 | 2016-04-18 03:09:48 +0300 | [diff] [blame] | 128 | if (WARN_ON(omap_crtc->enabled == enable)) |
| 129 | return; |
| 130 | |
Laurent Pinchart | 0dbfc39 | 2018-12-10 14:00:38 +0200 | [diff] [blame] | 131 | if (omap_crtc->pipe->output->type == OMAP_DISPLAY_TYPE_HDMI) { |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 132 | priv->dispc_ops->mgr_enable(priv->dispc, channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 133 | omap_crtc->enabled = enable; |
Tomi Valkeinen | 4e4b53c | 2015-03-24 15:46:35 +0200 | [diff] [blame] | 134 | return; |
| 135 | } |
| 136 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 137 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 138 | /* |
| 139 | * Digit output produces some sync lost interrupts during the |
| 140 | * first frame when enabling, so we need to ignore those. |
| 141 | */ |
| 142 | omap_crtc->ignore_digit_sync_lost = true; |
| 143 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 144 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 145 | framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(priv->dispc, |
| 146 | channel); |
| 147 | vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(priv->dispc, channel); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 148 | |
| 149 | if (enable) { |
| 150 | wait = omap_irq_wait_init(dev, vsync_irq, 1); |
| 151 | } else { |
| 152 | /* |
| 153 | * When we disable the digit output, we need to wait for |
| 154 | * FRAMEDONE to know that DISPC has finished with the output. |
| 155 | * |
| 156 | * OMAP2/3 does not have FRAMEDONE irq for digit output, and in |
| 157 | * that case we need to use vsync interrupt, and wait for both |
| 158 | * even and odd frames. |
| 159 | */ |
| 160 | |
| 161 | if (framedone_irq) |
| 162 | wait = omap_irq_wait_init(dev, framedone_irq, 1); |
| 163 | else |
| 164 | wait = omap_irq_wait_init(dev, vsync_irq, 2); |
| 165 | } |
| 166 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 167 | priv->dispc_ops->mgr_enable(priv->dispc, channel, enable); |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 168 | omap_crtc->enabled = enable; |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 169 | |
| 170 | ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100)); |
| 171 | if (ret) { |
| 172 | dev_err(dev->dev, "%s: timeout waiting for %s\n", |
| 173 | omap_crtc->name, enable ? "enable" : "disable"); |
| 174 | } |
| 175 | |
Tomi Valkeinen | ef42228 | 2015-02-26 15:20:25 +0200 | [diff] [blame] | 176 | if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) { |
| 177 | omap_crtc->ignore_digit_sync_lost = false; |
| 178 | /* make sure the irq handler sees the value above */ |
| 179 | mb(); |
| 180 | } |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 181 | } |
| 182 | |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 183 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 184 | static int omap_crtc_dss_enable(struct omap_drm_private *priv, |
| 185 | enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 186 | { |
Laurent Pinchart | e48f9f1 | 2018-03-07 00:01:33 +0200 | [diff] [blame] | 187 | struct drm_crtc *crtc = priv->channels[channel]->crtc; |
| 188 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 189 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 190 | priv->dispc_ops->mgr_set_timings(priv->dispc, omap_crtc->channel, |
| 191 | &omap_crtc->vm); |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 192 | omap_crtc_set_enabled(&omap_crtc->base, true); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 193 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 194 | return 0; |
| 195 | } |
| 196 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 197 | static void omap_crtc_dss_disable(struct omap_drm_private *priv, |
| 198 | enum omap_channel channel) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 199 | { |
Laurent Pinchart | e48f9f1 | 2018-03-07 00:01:33 +0200 | [diff] [blame] | 200 | struct drm_crtc *crtc = priv->channels[channel]->crtc; |
| 201 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | 506096a | 2014-04-03 13:11:54 +0300 | [diff] [blame] | 202 | |
Laurent Pinchart | 8472b57 | 2015-01-15 00:45:17 +0200 | [diff] [blame] | 203 | omap_crtc_set_enabled(&omap_crtc->base, false); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 204 | } |
| 205 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 206 | static void omap_crtc_dss_set_timings(struct omap_drm_private *priv, |
| 207 | enum omap_channel channel, |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 208 | const struct videomode *vm) |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 209 | { |
Laurent Pinchart | e48f9f1 | 2018-03-07 00:01:33 +0200 | [diff] [blame] | 210 | struct drm_crtc *crtc = priv->channels[channel]->crtc; |
| 211 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 212 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 213 | DBG("%s", omap_crtc->name); |
Peter Ujfalusi | da11bbbb | 2016-09-22 14:07:04 +0300 | [diff] [blame] | 214 | omap_crtc->vm = *vm; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 215 | } |
| 216 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 217 | static void omap_crtc_dss_set_lcd_config(struct omap_drm_private *priv, |
| 218 | enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 219 | const struct dss_lcd_mgr_config *config) |
| 220 | { |
Laurent Pinchart | e48f9f1 | 2018-03-07 00:01:33 +0200 | [diff] [blame] | 221 | struct drm_crtc *crtc = priv->channels[channel]->crtc; |
| 222 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 223 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 224 | DBG("%s", omap_crtc->name); |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 225 | priv->dispc_ops->mgr_set_lcd_config(priv->dispc, omap_crtc->channel, |
| 226 | config); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 227 | } |
| 228 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 229 | static int omap_crtc_dss_register_framedone( |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 230 | struct omap_drm_private *priv, enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 231 | void (*handler)(void *), void *data) |
| 232 | { |
| 233 | return 0; |
| 234 | } |
| 235 | |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 236 | static void omap_crtc_dss_unregister_framedone( |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 237 | struct omap_drm_private *priv, enum omap_channel channel, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 238 | void (*handler)(void *), void *data) |
| 239 | { |
| 240 | } |
| 241 | |
| 242 | static const struct dss_mgr_ops mgr_ops = { |
Laurent Pinchart | 4343f0f | 2015-03-05 22:01:02 +0200 | [diff] [blame] | 243 | .start_update = omap_crtc_dss_start_update, |
| 244 | .enable = omap_crtc_dss_enable, |
| 245 | .disable = omap_crtc_dss_disable, |
| 246 | .set_timings = omap_crtc_dss_set_timings, |
| 247 | .set_lcd_config = omap_crtc_dss_set_lcd_config, |
| 248 | .register_framedone_handler = omap_crtc_dss_register_framedone, |
| 249 | .unregister_framedone_handler = omap_crtc_dss_unregister_framedone, |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 250 | }; |
| 251 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 252 | /* ----------------------------------------------------------------------------- |
Laurent Pinchart | 1d5e5ea | 2015-01-18 16:57:36 +0200 | [diff] [blame] | 253 | * Setup, Flush and Page Flip |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 254 | */ |
| 255 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 256 | void omap_crtc_error_irq(struct drm_crtc *crtc, u32 irqstatus) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 257 | { |
Laurent Pinchart | e0519af | 2015-05-28 00:21:29 +0300 | [diff] [blame] | 258 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | a36af73 | 2015-02-26 15:20:24 +0200 | [diff] [blame] | 259 | |
| 260 | if (omap_crtc->ignore_digit_sync_lost) { |
| 261 | irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT; |
| 262 | if (!irqstatus) |
| 263 | return; |
| 264 | } |
| 265 | |
Tomi Valkeinen | 3b143fc | 2014-11-19 12:50:13 +0200 | [diff] [blame] | 266 | DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 267 | } |
| 268 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 269 | void omap_crtc_vblank_irq(struct drm_crtc *crtc) |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 270 | { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 271 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 272 | struct drm_device *dev = omap_crtc->base.dev; |
| 273 | struct omap_drm_private *priv = dev->dev_private; |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 274 | bool pending; |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 275 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 276 | spin_lock(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 277 | /* |
| 278 | * If the dispc is busy we're racing the flush operation. Try again on |
| 279 | * the next vblank interrupt. |
| 280 | */ |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 281 | if (priv->dispc_ops->mgr_go_busy(priv->dispc, omap_crtc->channel)) { |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 282 | spin_unlock(&crtc->dev->event_lock); |
| 283 | return; |
| 284 | } |
| 285 | |
| 286 | /* Send the vblank event if one has been requested. */ |
| 287 | if (omap_crtc->event) { |
| 288 | drm_crtc_send_vblank_event(crtc, omap_crtc->event); |
| 289 | omap_crtc->event = NULL; |
| 290 | } |
| 291 | |
| 292 | pending = omap_crtc->pending; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 293 | omap_crtc->pending = false; |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 294 | spin_unlock(&crtc->dev->event_lock); |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 295 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 296 | if (pending) |
| 297 | drm_crtc_vblank_put(crtc); |
Laurent Pinchart | a42133a | 2015-01-17 19:09:26 +0200 | [diff] [blame] | 298 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 299 | /* Wake up omap_atomic_complete. */ |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 300 | wake_up(&omap_crtc->pending_wait); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 301 | |
| 302 | DBG("%s: apply done", omap_crtc->name); |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 303 | } |
| 304 | |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 305 | static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc) |
| 306 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 307 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 308 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 309 | struct omap_overlay_manager_info info; |
| 310 | |
| 311 | memset(&info, 0, sizeof(info)); |
| 312 | |
| 313 | info.default_color = 0x000000; |
| 314 | info.trans_enabled = false; |
| 315 | info.partial_alpha_enabled = false; |
| 316 | info.cpr_enable = false; |
| 317 | |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 318 | priv->dispc_ops->mgr_setup(priv->dispc, omap_crtc->channel, &info); |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 319 | } |
| 320 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 321 | /* ----------------------------------------------------------------------------- |
| 322 | * CRTC Functions |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 323 | */ |
| 324 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 325 | static void omap_crtc_destroy(struct drm_crtc *crtc) |
| 326 | { |
| 327 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 328 | |
| 329 | DBG("%s", omap_crtc->name); |
| 330 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 331 | drm_crtc_cleanup(crtc); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 332 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 333 | kfree(omap_crtc); |
| 334 | } |
| 335 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 336 | static void omap_crtc_arm_event(struct drm_crtc *crtc) |
| 337 | { |
| 338 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 339 | |
| 340 | WARN_ON(omap_crtc->pending); |
| 341 | omap_crtc->pending = true; |
| 342 | |
| 343 | if (crtc->state->event) { |
| 344 | omap_crtc->event = crtc->state->event; |
| 345 | crtc->state->event = NULL; |
| 346 | } |
| 347 | } |
| 348 | |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 349 | static void omap_crtc_atomic_enable(struct drm_crtc *crtc, |
| 350 | struct drm_crtc_state *old_state) |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 351 | { |
Laurent Pinchart | 24ec84e | 2018-11-10 13:16:54 +0200 | [diff] [blame] | 352 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 353 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 354 | int ret; |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 355 | |
| 356 | DBG("%s", omap_crtc->name); |
| 357 | |
Laurent Pinchart | 24ec84e | 2018-11-10 13:16:54 +0200 | [diff] [blame] | 358 | priv->dispc_ops->runtime_get(priv->dispc); |
| 359 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 360 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 361 | drm_crtc_vblank_on(crtc); |
| 362 | ret = drm_crtc_vblank_get(crtc); |
| 363 | WARN_ON(ret != 0); |
| 364 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 365 | omap_crtc_arm_event(crtc); |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 366 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 367 | } |
| 368 | |
Laurent Pinchart | 6458171 | 2017-06-30 12:36:45 +0300 | [diff] [blame] | 369 | static void omap_crtc_atomic_disable(struct drm_crtc *crtc, |
| 370 | struct drm_crtc_state *old_state) |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 371 | { |
Laurent Pinchart | 24ec84e | 2018-11-10 13:16:54 +0200 | [diff] [blame] | 372 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 373 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 374 | |
| 375 | DBG("%s", omap_crtc->name); |
| 376 | |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 377 | spin_lock_irq(&crtc->dev->event_lock); |
| 378 | if (crtc->state->event) { |
| 379 | drm_crtc_send_vblank_event(crtc, crtc->state->event); |
| 380 | crtc->state->event = NULL; |
| 381 | } |
| 382 | spin_unlock_irq(&crtc->dev->event_lock); |
| 383 | |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 384 | drm_crtc_vblank_off(crtc); |
Laurent Pinchart | 24ec84e | 2018-11-10 13:16:54 +0200 | [diff] [blame] | 385 | |
| 386 | priv->dispc_ops->runtime_put(priv->dispc); |
Laurent Pinchart | f1d57fb | 2015-03-05 22:13:22 +0200 | [diff] [blame] | 387 | } |
| 388 | |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 389 | static enum drm_mode_status omap_crtc_mode_valid(struct drm_crtc *crtc, |
| 390 | const struct drm_display_mode *mode) |
| 391 | { |
| 392 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Laurent Pinchart | 116c772 | 2018-09-20 00:17:42 +0300 | [diff] [blame] | 393 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
| 394 | struct videomode vm = {0}; |
| 395 | int r; |
| 396 | |
| 397 | drm_display_mode_to_videomode(mode, &vm); |
| 398 | r = priv->dispc_ops->mgr_check_timings(priv->dispc, omap_crtc->channel, |
| 399 | &vm); |
| 400 | if (r) |
| 401 | return r; |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 402 | |
| 403 | /* Check for bandwidth limit */ |
| 404 | if (priv->max_bandwidth) { |
| 405 | /* |
| 406 | * Estimation for the bandwidth need of a given mode with one |
| 407 | * full screen plane: |
| 408 | * bandwidth = resolution * 32bpp * (pclk / (vtotal * htotal)) |
| 409 | * ^^ Refresh rate ^^ |
| 410 | * |
| 411 | * The interlaced mode is taken into account by using the |
| 412 | * pixelclock in the calculation. |
| 413 | * |
| 414 | * The equation is rearranged for 64bit arithmetic. |
| 415 | */ |
| 416 | uint64_t bandwidth = mode->clock * 1000; |
| 417 | unsigned int bpp = 4; |
| 418 | |
| 419 | bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp; |
| 420 | bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal); |
| 421 | |
| 422 | /* |
| 423 | * Reject modes which would need more bandwidth if used with one |
| 424 | * full resolution plane (most common use case). |
| 425 | */ |
| 426 | if (priv->max_bandwidth < bandwidth) |
| 427 | return MODE_BAD; |
| 428 | } |
| 429 | |
| 430 | return MODE_OK; |
| 431 | } |
| 432 | |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 433 | static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 434 | { |
| 435 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 436 | struct drm_display_mode *mode = &crtc->state->adjusted_mode; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 437 | |
Shayenne Moura | c39ff7e | 2018-12-20 10:26:10 -0200 | [diff] [blame] | 438 | DBG("%s: set mode: " DRM_MODE_FMT, |
| 439 | omap_crtc->name, DRM_MODE_ARG(mode)); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 440 | |
Laurent Pinchart | 8e9c1c6 | 2018-06-07 18:32:16 +0300 | [diff] [blame] | 441 | drm_display_mode_to_videomode(mode, &omap_crtc->vm); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 442 | } |
| 443 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 444 | static int omap_crtc_atomic_check(struct drm_crtc *crtc, |
| 445 | struct drm_crtc_state *state) |
| 446 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 447 | struct drm_plane_state *pri_state; |
| 448 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 449 | if (state->color_mgmt_changed && state->gamma_lut) { |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 450 | unsigned int length = state->gamma_lut->length / |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 451 | sizeof(struct drm_color_lut); |
| 452 | |
| 453 | if (length < 2) |
| 454 | return -EINVAL; |
| 455 | } |
| 456 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 457 | pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary); |
| 458 | if (pri_state) { |
| 459 | struct omap_crtc_state *omap_crtc_state = |
| 460 | to_omap_crtc_state(state); |
| 461 | |
| 462 | /* Mirror new values for zpos and rotation in omap_crtc_state */ |
| 463 | omap_crtc_state->zpos = pri_state->zpos; |
| 464 | omap_crtc_state->rotation = pri_state->rotation; |
| 465 | } |
| 466 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 467 | return 0; |
| 468 | } |
| 469 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 470 | static void omap_crtc_atomic_begin(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 471 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 472 | { |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 473 | } |
| 474 | |
Daniel Vetter | c201d00 | 2015-08-06 14:09:35 +0200 | [diff] [blame] | 475 | static void omap_crtc_atomic_flush(struct drm_crtc *crtc, |
Laurent Pinchart | 577d398 | 2016-04-19 01:15:11 +0300 | [diff] [blame] | 476 | struct drm_crtc_state *old_crtc_state) |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 477 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 478 | struct omap_drm_private *priv = crtc->dev->dev_private; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 479 | struct omap_crtc *omap_crtc = to_omap_crtc(crtc); |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 480 | int ret; |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 481 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 482 | if (crtc->state->color_mgmt_changed) { |
| 483 | struct drm_color_lut *lut = NULL; |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 484 | unsigned int length = 0; |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 485 | |
| 486 | if (crtc->state->gamma_lut) { |
| 487 | lut = (struct drm_color_lut *) |
| 488 | crtc->state->gamma_lut->data; |
| 489 | length = crtc->state->gamma_lut->length / |
| 490 | sizeof(*lut); |
| 491 | } |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 492 | priv->dispc_ops->mgr_set_gamma(priv->dispc, omap_crtc->channel, |
| 493 | lut, length); |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 494 | } |
| 495 | |
Tomi Valkeinen | 7e3d927 | 2015-08-10 12:08:50 +0300 | [diff] [blame] | 496 | omap_crtc_write_crtc_properties(crtc); |
| 497 | |
Jyri Sarha | e025d38 | 2017-01-27 12:04:54 +0200 | [diff] [blame] | 498 | /* Only flush the CRTC if it is currently enabled. */ |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 499 | if (!omap_crtc->enabled) |
| 500 | return; |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 501 | |
Laurent Pinchart | f933a3a | 2016-04-18 02:54:31 +0300 | [diff] [blame] | 502 | DBG("%s: GO", omap_crtc->name); |
Tomi Valkeinen | 6646dfd | 2015-06-08 13:08:25 +0300 | [diff] [blame] | 503 | |
Laurent Pinchart | 14389a3 | 2016-04-19 01:43:03 +0300 | [diff] [blame] | 504 | ret = drm_crtc_vblank_get(crtc); |
| 505 | WARN_ON(ret != 0); |
| 506 | |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 507 | spin_lock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 508 | priv->dispc_ops->mgr_go(priv->dispc, omap_crtc->channel); |
Laurent Pinchart | ce9a8f1 | 2017-05-09 01:27:09 +0300 | [diff] [blame] | 509 | omap_crtc_arm_event(crtc); |
Laurent Pinchart | d173d3d | 2016-04-19 01:31:21 +0300 | [diff] [blame] | 510 | spin_unlock_irq(&crtc->dev->event_lock); |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 511 | } |
| 512 | |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 513 | static int omap_crtc_atomic_set_property(struct drm_crtc *crtc, |
| 514 | struct drm_crtc_state *state, |
| 515 | struct drm_property *property, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 516 | u64 val) |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 517 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 518 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 519 | struct drm_plane_state *plane_state; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 520 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 521 | /* |
| 522 | * Delegate property set to the primary plane. Get the plane state and |
| 523 | * set the property directly, the shadow copy will be assigned in the |
| 524 | * omap_crtc_atomic_check callback. This way updates to plane state will |
| 525 | * always be mirrored in the crtc state correctly. |
| 526 | */ |
| 527 | plane_state = drm_atomic_get_plane_state(state->state, crtc->primary); |
| 528 | if (IS_ERR(plane_state)) |
| 529 | return PTR_ERR(plane_state); |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 530 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 531 | if (property == crtc->primary->rotation_property) |
| 532 | plane_state->rotation = val; |
| 533 | else if (property == priv->zorder_prop) |
| 534 | plane_state->zpos = val; |
| 535 | else |
| 536 | return -EINVAL; |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 537 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 538 | return 0; |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 539 | } |
| 540 | |
| 541 | static int omap_crtc_atomic_get_property(struct drm_crtc *crtc, |
| 542 | const struct drm_crtc_state *state, |
| 543 | struct drm_property *property, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 544 | u64 *val) |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 545 | { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 546 | struct omap_drm_private *priv = crtc->dev->dev_private; |
| 547 | struct omap_crtc_state *omap_state = to_omap_crtc_state(state); |
Tomi Valkeinen | 6bdad6c | 2016-02-18 18:47:14 +0200 | [diff] [blame] | 548 | |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 549 | if (property == crtc->primary->rotation_property) |
| 550 | *val = omap_state->rotation; |
| 551 | else if (property == priv->zorder_prop) |
| 552 | *val = omap_state->zpos; |
| 553 | else |
| 554 | return -EINVAL; |
| 555 | |
| 556 | return 0; |
| 557 | } |
| 558 | |
| 559 | static void omap_crtc_reset(struct drm_crtc *crtc) |
| 560 | { |
| 561 | if (crtc->state) |
| 562 | __drm_atomic_helper_crtc_destroy_state(crtc->state); |
| 563 | |
| 564 | kfree(crtc->state); |
| 565 | crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL); |
| 566 | |
| 567 | if (crtc->state) |
| 568 | crtc->state->crtc = crtc; |
| 569 | } |
| 570 | |
| 571 | static struct drm_crtc_state * |
| 572 | omap_crtc_duplicate_state(struct drm_crtc *crtc) |
| 573 | { |
| 574 | struct omap_crtc_state *state, *current_state; |
| 575 | |
| 576 | if (WARN_ON(!crtc->state)) |
| 577 | return NULL; |
| 578 | |
| 579 | current_state = to_omap_crtc_state(crtc->state); |
| 580 | |
| 581 | state = kmalloc(sizeof(*state), GFP_KERNEL); |
Dan Carpenter | 2419672 | 2017-08-11 23:16:06 +0300 | [diff] [blame] | 582 | if (!state) |
| 583 | return NULL; |
| 584 | |
| 585 | __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base); |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 586 | |
| 587 | state->zpos = current_state->zpos; |
| 588 | state->rotation = current_state->rotation; |
| 589 | |
| 590 | return &state->base; |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 591 | } |
| 592 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 593 | static const struct drm_crtc_funcs omap_crtc_funcs = { |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 594 | .reset = omap_crtc_reset, |
Laurent Pinchart | 9416c9d | 2015-03-05 21:54:54 +0200 | [diff] [blame] | 595 | .set_config = drm_atomic_helper_set_config, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 596 | .destroy = omap_crtc_destroy, |
Laurent Pinchart | fa16d26 | 2015-03-06 16:01:53 +0200 | [diff] [blame] | 597 | .page_flip = drm_atomic_helper_page_flip, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 598 | .gamma_set = drm_atomic_helper_legacy_gamma_set, |
Maarten Lankhorst | 3dfeb63 | 2017-08-07 12:20:06 +0200 | [diff] [blame] | 599 | .atomic_duplicate_state = omap_crtc_duplicate_state, |
Laurent Pinchart | 69a1226 | 2015-03-05 21:38:16 +0200 | [diff] [blame] | 600 | .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state, |
Laurent Pinchart | afc3493 | 2015-03-06 18:35:16 +0200 | [diff] [blame] | 601 | .atomic_set_property = omap_crtc_atomic_set_property, |
| 602 | .atomic_get_property = omap_crtc_atomic_get_property, |
Tomi Valkeinen | 0396162 | 2017-02-08 13:26:00 +0200 | [diff] [blame] | 603 | .enable_vblank = omap_irq_enable_vblank, |
| 604 | .disable_vblank = omap_irq_disable_vblank, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 605 | }; |
| 606 | |
| 607 | static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = { |
Laurent Pinchart | f7a73b6 | 2015-03-05 13:45:14 +0200 | [diff] [blame] | 608 | .mode_set_nofb = omap_crtc_mode_set_nofb, |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 609 | .atomic_check = omap_crtc_atomic_check, |
Laurent Pinchart | de8e410 | 2015-03-05 13:39:56 +0200 | [diff] [blame] | 610 | .atomic_begin = omap_crtc_atomic_begin, |
| 611 | .atomic_flush = omap_crtc_atomic_flush, |
Laurent Pinchart | 0b20a0f | 2017-06-30 12:36:44 +0300 | [diff] [blame] | 612 | .atomic_enable = omap_crtc_atomic_enable, |
Laurent Pinchart | 6458171 | 2017-06-30 12:36:45 +0300 | [diff] [blame] | 613 | .atomic_disable = omap_crtc_atomic_disable, |
Peter Ujfalusi | a7631c4 | 2017-11-30 14:12:37 +0200 | [diff] [blame] | 614 | .mode_valid = omap_crtc_mode_valid, |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 615 | }; |
| 616 | |
Laurent Pinchart | 971fb3e | 2015-01-18 01:12:59 +0200 | [diff] [blame] | 617 | /* ----------------------------------------------------------------------------- |
| 618 | * Init and Cleanup |
| 619 | */ |
Tomi Valkeinen | e2f8fd7 | 2014-04-02 14:31:57 +0300 | [diff] [blame] | 620 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 621 | static const char *channel_names[] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 622 | [OMAP_DSS_CHANNEL_LCD] = "lcd", |
| 623 | [OMAP_DSS_CHANNEL_DIGIT] = "tv", |
| 624 | [OMAP_DSS_CHANNEL_LCD2] = "lcd2", |
| 625 | [OMAP_DSS_CHANNEL_LCD3] = "lcd3", |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 626 | }; |
| 627 | |
Laurent Pinchart | 64cb817 | 2018-02-13 14:00:39 +0200 | [diff] [blame] | 628 | void omap_crtc_pre_init(struct omap_drm_private *priv) |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 629 | { |
Laurent Pinchart | 845417b | 2018-03-02 03:05:10 +0200 | [diff] [blame] | 630 | dss_install_mgr_ops(priv->dss, &mgr_ops, priv); |
Tomi Valkeinen | 04b1fc0 | 2013-05-14 10:55:19 +0300 | [diff] [blame] | 631 | } |
| 632 | |
Laurent Pinchart | 845417b | 2018-03-02 03:05:10 +0200 | [diff] [blame] | 633 | void omap_crtc_pre_uninit(struct omap_drm_private *priv) |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 634 | { |
Laurent Pinchart | 845417b | 2018-03-02 03:05:10 +0200 | [diff] [blame] | 635 | dss_uninstall_mgr_ops(priv->dss); |
Archit Taneja | 3a01ab2 | 2014-01-02 14:49:51 +0530 | [diff] [blame] | 636 | } |
| 637 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 638 | /* initialize crtc */ |
| 639 | struct drm_crtc *omap_crtc_init(struct drm_device *dev, |
Laurent Pinchart | 00b30e7 | 2018-03-06 23:37:25 +0200 | [diff] [blame] | 640 | struct omap_drm_pipeline *pipe, |
| 641 | struct drm_plane *plane) |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 642 | { |
Tomi Valkeinen | 9f75922 | 2015-11-05 18:39:52 +0200 | [diff] [blame] | 643 | struct omap_drm_private *priv = dev->dev_private; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 644 | struct drm_crtc *crtc = NULL; |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 645 | struct omap_crtc *omap_crtc; |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 646 | enum omap_channel channel; |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 647 | int ret; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 648 | |
Laurent Pinchart | 00b30e7 | 2018-03-06 23:37:25 +0200 | [diff] [blame] | 649 | channel = pipe->output->dispc_channel; |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 650 | |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 651 | DBG("%s", channel_names[channel]); |
| 652 | |
| 653 | omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 654 | if (!omap_crtc) |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 655 | return ERR_PTR(-ENOMEM); |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 656 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 657 | crtc = &omap_crtc->base; |
Rob Clark | bb5c2d9 | 2012-01-16 12:51:16 -0600 | [diff] [blame] | 658 | |
Tomi Valkeinen | 5f741b3 | 2015-05-29 16:01:18 +0300 | [diff] [blame] | 659 | init_waitqueue_head(&omap_crtc->pending_wait); |
Rob Clark | f5f9454 | 2012-12-04 13:59:12 -0600 | [diff] [blame] | 660 | |
Laurent Pinchart | 67dfd2d | 2018-03-06 23:38:21 +0200 | [diff] [blame] | 661 | omap_crtc->pipe = pipe; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 662 | omap_crtc->channel = channel; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 663 | omap_crtc->name = channel_names[channel]; |
Archit Taneja | 0d8f371 | 2013-03-26 19:15:19 +0530 | [diff] [blame] | 664 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 665 | ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL, |
Ville Syrjälä | f988287 | 2015-12-09 16:19:31 +0200 | [diff] [blame] | 666 | &omap_crtc_funcs, NULL); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 667 | if (ret < 0) { |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 668 | dev_err(dev->dev, "%s(): could not init crtc for: %s\n", |
Laurent Pinchart | 79107f2 | 2018-09-23 12:58:15 +0300 | [diff] [blame] | 669 | __func__, pipe->output->name); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 670 | kfree(omap_crtc); |
Jyri Sarha | e8e13b1 | 2017-03-24 16:47:55 +0200 | [diff] [blame] | 671 | return ERR_PTR(ret); |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 672 | } |
| 673 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 674 | drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs); |
| 675 | |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 676 | /* The dispc API adapts to what ever size, but the HW supports |
| 677 | * 256 element gamma table for LCDs and 1024 element table for |
| 678 | * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma |
| 679 | * tables so lets use that. Size of HW gamma table can be |
| 680 | * extracted with dispc_mgr_gamma_size(). If it returns 0 |
| 681 | * gamma table is not supprted. |
| 682 | */ |
Laurent Pinchart | 50638ae | 2018-02-13 14:00:42 +0200 | [diff] [blame] | 683 | if (priv->dispc_ops->mgr_gamma_size(priv->dispc, channel)) { |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 684 | unsigned int gamma_lut_size = 256; |
Jyri Sarha | 492a426 | 2016-06-07 15:09:17 +0300 | [diff] [blame] | 685 | |
| 686 | drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size); |
| 687 | drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size); |
| 688 | } |
| 689 | |
Laurent Pinchart | ef6b0e0 | 2015-01-11 00:11:18 +0200 | [diff] [blame] | 690 | omap_plane_install_properties(crtc->primary, &crtc->base); |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 691 | |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 692 | return crtc; |
Rob Clark | cd5351f | 2011-11-12 12:09:40 -0600 | [diff] [blame] | 693 | } |