Thomas Gleixner | 2874c5f | 2019-05-27 08:55:01 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0-or-later |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2013 Imagination Technologies |
Paul Burton | 48c834b | 2017-10-25 17:04:33 -0700 | [diff] [blame] | 4 | * Author: Paul Burton <paul.burton@mips.com> |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Marcin Nowakowski | 1f83f5e | 2017-04-07 13:40:28 +0200 | [diff] [blame] | 7 | #include <linux/cpu.h> |
Paul Burton | a8c2061 | 2015-09-22 11:12:14 -0700 | [diff] [blame] | 8 | #include <linux/delay.h> |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 9 | #include <linux/io.h> |
Ingo Molnar | f3ac606 | 2017-02-03 22:59:33 +0100 | [diff] [blame] | 10 | #include <linux/sched/task_stack.h> |
Ingo Molnar | ef8bd77 | 2017-02-08 18:51:36 +0100 | [diff] [blame] | 11 | #include <linux/sched/hotplug.h> |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 12 | #include <linux/slab.h> |
| 13 | #include <linux/smp.h> |
| 14 | #include <linux/types.h> |
| 15 | |
Paul Burton | 0fc0708 | 2014-07-09 12:51:05 +0100 | [diff] [blame] | 16 | #include <asm/bcache.h> |
Paul Burton | e83f7e0 | 2017-08-12 19:49:41 -0700 | [diff] [blame] | 17 | #include <asm/mips-cps.h> |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 18 | #include <asm/mips_mt.h> |
| 19 | #include <asm/mipsregs.h> |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 20 | #include <asm/pm-cps.h> |
Paul Burton | 0fc0708 | 2014-07-09 12:51:05 +0100 | [diff] [blame] | 21 | #include <asm/r4kcache.h> |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 22 | #include <asm/smp-cps.h> |
| 23 | #include <asm/time.h> |
| 24 | #include <asm/uasm.h> |
| 25 | |
Paul Burton | 6422a91 | 2016-02-03 03:15:34 +0000 | [diff] [blame] | 26 | static bool threads_disabled; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 27 | static DECLARE_BITMAP(core_power, NR_CPUS); |
| 28 | |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 29 | struct core_boot_config *mips_cps_core_bootcfg; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 30 | |
Paul Burton | 6422a91 | 2016-02-03 03:15:34 +0000 | [diff] [blame] | 31 | static int __init setup_nothreads(char *s) |
| 32 | { |
| 33 | threads_disabled = true; |
| 34 | return 0; |
| 35 | } |
| 36 | early_param("nothreads", setup_nothreads); |
| 37 | |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 38 | static unsigned core_vpe_count(unsigned int cluster, unsigned core) |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 39 | { |
Paul Burton | 6422a91 | 2016-02-03 03:15:34 +0000 | [diff] [blame] | 40 | if (threads_disabled) |
| 41 | return 1; |
| 42 | |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 43 | return mips_cps_numvps(cluster, core); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 44 | } |
| 45 | |
| 46 | static void __init cps_smp_setup(void) |
| 47 | { |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 48 | unsigned int nclusters, ncores, nvpes, core_vpes; |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 49 | unsigned long core_entry; |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 50 | int cl, c, v; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 51 | |
| 52 | /* Detect & record VPE topology */ |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 53 | nvpes = 0; |
| 54 | nclusters = mips_cps_numclusters(); |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 55 | pr_info("%s topology ", cpu_has_mips_r6 ? "VP" : "VPE"); |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 56 | for (cl = 0; cl < nclusters; cl++) { |
| 57 | if (cl > 0) |
| 58 | pr_cont(","); |
| 59 | pr_cont("{"); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 60 | |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 61 | ncores = mips_cps_numcores(cl); |
| 62 | for (c = 0; c < ncores; c++) { |
| 63 | core_vpes = core_vpe_count(cl, c); |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 64 | |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 65 | if (c > 0) |
| 66 | pr_cont(","); |
| 67 | pr_cont("%u", core_vpes); |
| 68 | |
| 69 | /* Use the number of VPEs in cluster 0 core 0 for smp_num_siblings */ |
| 70 | if (!cl && !c) |
| 71 | smp_num_siblings = core_vpes; |
| 72 | |
| 73 | for (v = 0; v < min_t(int, core_vpes, NR_CPUS - nvpes); v++) { |
| 74 | cpu_set_cluster(&cpu_data[nvpes + v], cl); |
| 75 | cpu_set_core(&cpu_data[nvpes + v], c); |
| 76 | cpu_set_vpe_id(&cpu_data[nvpes + v], v); |
| 77 | } |
| 78 | |
| 79 | nvpes += core_vpes; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 80 | } |
| 81 | |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 82 | pr_cont("}"); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 83 | } |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 84 | pr_cont(" total %u\n", nvpes); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 85 | |
| 86 | /* Indicate present CPUs (CPU being synonymous with VPE) */ |
| 87 | for (v = 0; v < min_t(unsigned, nvpes, NR_CPUS); v++) { |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 88 | set_cpu_possible(v, cpu_cluster(&cpu_data[v]) == 0); |
| 89 | set_cpu_present(v, cpu_cluster(&cpu_data[v]) == 0); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 90 | __cpu_number_map[v] = v; |
| 91 | __cpu_logical_map[v] = v; |
| 92 | } |
| 93 | |
Paul Burton | 33b6866 | 2014-04-14 15:58:45 +0100 | [diff] [blame] | 94 | /* Set a coherent default CCA (CWB) */ |
| 95 | change_c0_config(CONF_CM_CMASK, 0x5); |
| 96 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 97 | /* Core 0 is powered up (we're running on it) */ |
| 98 | bitmap_set(core_power, 0, 1); |
| 99 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 100 | /* Initialise core 0 */ |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 101 | mips_cps_core_init(); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 102 | |
| 103 | /* Make core 0 coherent with everything */ |
| 104 | write_gcr_cl_coherence(0xff); |
Niklas Cassel | 90db024 | 2015-01-15 16:41:13 +0100 | [diff] [blame] | 105 | |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 106 | if (mips_cm_revision() >= CM_REV_CM3) { |
| 107 | core_entry = CKSEG1ADDR((unsigned long)mips_cps_core_entry); |
| 108 | write_gcr_bev_base(core_entry); |
| 109 | } |
| 110 | |
Niklas Cassel | 90db024 | 2015-01-15 16:41:13 +0100 | [diff] [blame] | 111 | #ifdef CONFIG_MIPS_MT_FPAFF |
| 112 | /* If we have an FPU, enroll ourselves in the FPU-full mask */ |
| 113 | if (cpu_has_fpu) |
Ezequiel Garcia | 7363cb7 | 2015-04-28 18:34:23 -0300 | [diff] [blame] | 114 | cpumask_set_cpu(0, &mt_fpu_cpumask); |
Niklas Cassel | 90db024 | 2015-01-15 16:41:13 +0100 | [diff] [blame] | 115 | #endif /* CONFIG_MIPS_MT_FPAFF */ |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 116 | } |
| 117 | |
| 118 | static void __init cps_prepare_cpus(unsigned int max_cpus) |
| 119 | { |
Paul Burton | 5c399f6 | 2014-04-14 15:21:25 +0100 | [diff] [blame] | 120 | unsigned ncores, core_vpes, c, cca; |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 121 | bool cca_unsuitable, cores_limited; |
Paul Burton | 0f4d3d1 | 2014-04-14 12:21:49 +0100 | [diff] [blame] | 122 | u32 *entry_code; |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 123 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 124 | mips_mt_set_cpuoptions(); |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 125 | |
Paul Burton | 5c399f6 | 2014-04-14 15:21:25 +0100 | [diff] [blame] | 126 | /* Detect whether the CCA is unsuited to multi-core SMP */ |
| 127 | cca = read_c0_config() & CONF_CM_CMASK; |
| 128 | switch (cca) { |
| 129 | case 0x4: /* CWBE */ |
| 130 | case 0x5: /* CWB */ |
| 131 | /* The CCA is coherent, multi-core is fine */ |
| 132 | cca_unsuitable = false; |
| 133 | break; |
| 134 | |
| 135 | default: |
| 136 | /* CCA is not coherent, multi-core is not usable */ |
| 137 | cca_unsuitable = true; |
| 138 | } |
| 139 | |
| 140 | /* Warn the user if the CCA prevents multi-core */ |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 141 | cores_limited = false; |
| 142 | if (cca_unsuitable || cpu_has_dc_aliases) { |
| 143 | for_each_present_cpu(c) { |
| 144 | if (cpus_are_siblings(smp_processor_id(), c)) |
| 145 | continue; |
| 146 | |
| 147 | set_cpu_present(c, false); |
| 148 | cores_limited = true; |
| 149 | } |
| 150 | } |
| 151 | if (cores_limited) |
Paul Burton | 5570ba2 | 2017-06-02 14:48:53 -0700 | [diff] [blame] | 152 | pr_warn("Using only one core due to %s%s%s\n", |
| 153 | cca_unsuitable ? "unsuitable CCA" : "", |
| 154 | (cca_unsuitable && cpu_has_dc_aliases) ? " & " : "", |
| 155 | cpu_has_dc_aliases ? "dcache aliasing" : ""); |
Paul Burton | 5c399f6 | 2014-04-14 15:21:25 +0100 | [diff] [blame] | 156 | |
Paul Burton | 0155a06 | 2014-04-16 11:10:57 +0100 | [diff] [blame] | 157 | /* |
| 158 | * Patch the start of mips_cps_core_entry to provide: |
| 159 | * |
Paul Burton | 0155a06 | 2014-04-16 11:10:57 +0100 | [diff] [blame] | 160 | * s0 = kseg0 CCA |
| 161 | */ |
Paul Burton | 0f4d3d1 | 2014-04-14 12:21:49 +0100 | [diff] [blame] | 162 | entry_code = (u32 *)&mips_cps_core_entry; |
Paul Burton | 0155a06 | 2014-04-16 11:10:57 +0100 | [diff] [blame] | 163 | uasm_i_addiu(&entry_code, 16, 0, cca); |
Paul Burton | 0fc0708 | 2014-07-09 12:51:05 +0100 | [diff] [blame] | 164 | blast_dcache_range((unsigned long)&mips_cps_core_entry, |
| 165 | (unsigned long)entry_code); |
| 166 | bc_wback_inv((unsigned long)&mips_cps_core_entry, |
| 167 | (void *)entry_code - (void *)&mips_cps_core_entry); |
| 168 | __sync(); |
Paul Burton | 0f4d3d1 | 2014-04-14 12:21:49 +0100 | [diff] [blame] | 169 | |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 170 | /* Allocate core boot configuration structs */ |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 171 | ncores = mips_cps_numcores(0); |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 172 | mips_cps_core_bootcfg = kcalloc(ncores, sizeof(*mips_cps_core_bootcfg), |
| 173 | GFP_KERNEL); |
| 174 | if (!mips_cps_core_bootcfg) { |
| 175 | pr_err("Failed to allocate boot config for %u cores\n", ncores); |
| 176 | goto err_out; |
| 177 | } |
| 178 | |
| 179 | /* Allocate VPE boot configuration structs */ |
| 180 | for (c = 0; c < ncores; c++) { |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 181 | core_vpes = core_vpe_count(0, c); |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 182 | mips_cps_core_bootcfg[c].vpe_config = kcalloc(core_vpes, |
| 183 | sizeof(*mips_cps_core_bootcfg[c].vpe_config), |
| 184 | GFP_KERNEL); |
| 185 | if (!mips_cps_core_bootcfg[c].vpe_config) { |
| 186 | pr_err("Failed to allocate %u VPE boot configs\n", |
| 187 | core_vpes); |
| 188 | goto err_out; |
| 189 | } |
| 190 | } |
| 191 | |
| 192 | /* Mark this CPU as booted */ |
Paul Burton | f875a832 | 2017-08-12 19:49:35 -0700 | [diff] [blame] | 193 | atomic_set(&mips_cps_core_bootcfg[cpu_core(¤t_cpu_data)].vpe_mask, |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 194 | 1 << cpu_vpe_id(¤t_cpu_data)); |
| 195 | |
| 196 | return; |
| 197 | err_out: |
| 198 | /* Clean up allocations */ |
| 199 | if (mips_cps_core_bootcfg) { |
| 200 | for (c = 0; c < ncores; c++) |
| 201 | kfree(mips_cps_core_bootcfg[c].vpe_config); |
| 202 | kfree(mips_cps_core_bootcfg); |
| 203 | mips_cps_core_bootcfg = NULL; |
| 204 | } |
| 205 | |
| 206 | /* Effectively disable SMP by declaring CPUs not present */ |
| 207 | for_each_possible_cpu(c) { |
| 208 | if (c == 0) |
| 209 | continue; |
| 210 | set_cpu_present(c, false); |
| 211 | } |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 212 | } |
| 213 | |
Matt Redfearn | 9736c61 | 2016-07-07 08:50:38 +0100 | [diff] [blame] | 214 | static void boot_core(unsigned int core, unsigned int vpe_id) |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 215 | { |
Paul Burton | 846e191 | 2017-08-12 19:49:31 -0700 | [diff] [blame] | 216 | u32 stat, seq_state; |
Paul Burton | a8c2061 | 2015-09-22 11:12:14 -0700 | [diff] [blame] | 217 | unsigned timeout; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 218 | |
| 219 | /* Select the appropriate core */ |
Paul Burton | 68923cd | 2017-08-12 19:49:39 -0700 | [diff] [blame] | 220 | mips_cm_lock_other(0, core, 0, CM_GCR_Cx_OTHER_BLOCK_LOCAL); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 221 | |
| 222 | /* Set its reset vector */ |
| 223 | write_gcr_co_reset_base(CKSEG1ADDR((unsigned long)mips_cps_core_entry)); |
| 224 | |
| 225 | /* Ensure its coherency is disabled */ |
| 226 | write_gcr_co_coherence(0); |
| 227 | |
Matt Redfearn | 497e803e | 2015-12-18 12:47:00 +0000 | [diff] [blame] | 228 | /* Start it with the legacy memory map and exception base */ |
Paul Burton | 93c5bba5 | 2017-08-12 19:49:27 -0700 | [diff] [blame] | 229 | write_gcr_co_reset_ext_base(CM_GCR_Cx_RESET_EXT_BASE_UEB); |
Matt Redfearn | 497e803e | 2015-12-18 12:47:00 +0000 | [diff] [blame] | 230 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 231 | /* Ensure the core can access the GCRs */ |
Paul Burton | 846e191 | 2017-08-12 19:49:31 -0700 | [diff] [blame] | 232 | set_gcr_access(1 << core); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 233 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 234 | if (mips_cpc_present()) { |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 235 | /* Reset the core */ |
Paul Burton | dd9233d | 2014-03-07 10:42:52 +0000 | [diff] [blame] | 236 | mips_cpc_lock_other(core); |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 237 | |
| 238 | if (mips_cm_revision() >= CM_REV_CM3) { |
Matt Redfearn | 9736c61 | 2016-07-07 08:50:38 +0100 | [diff] [blame] | 239 | /* Run only the requested VP following the reset */ |
| 240 | write_cpc_co_vp_stop(0xf); |
| 241 | write_cpc_co_vp_run(1 << vpe_id); |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 242 | |
| 243 | /* |
| 244 | * Ensure that the VP_RUN register is written before the |
| 245 | * core leaves reset. |
| 246 | */ |
| 247 | wmb(); |
| 248 | } |
| 249 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 250 | write_cpc_co_cmd(CPC_Cx_CMD_RESET); |
Paul Burton | a8c2061 | 2015-09-22 11:12:14 -0700 | [diff] [blame] | 251 | |
| 252 | timeout = 100; |
| 253 | while (true) { |
| 254 | stat = read_cpc_co_stat_conf(); |
Paul Burton | 829ca2b | 2017-08-12 19:49:29 -0700 | [diff] [blame] | 255 | seq_state = stat & CPC_Cx_STAT_CONF_SEQSTATE; |
| 256 | seq_state >>= __ffs(CPC_Cx_STAT_CONF_SEQSTATE); |
Paul Burton | a8c2061 | 2015-09-22 11:12:14 -0700 | [diff] [blame] | 257 | |
| 258 | /* U6 == coherent execution, ie. the core is up */ |
| 259 | if (seq_state == CPC_Cx_STAT_CONF_SEQSTATE_U6) |
| 260 | break; |
| 261 | |
| 262 | /* Delay a little while before we start warning */ |
| 263 | if (timeout) { |
| 264 | timeout--; |
| 265 | mdelay(10); |
| 266 | continue; |
| 267 | } |
| 268 | |
| 269 | pr_warn("Waiting for core %u to start... STAT_CONF=0x%x\n", |
| 270 | core, stat); |
| 271 | mdelay(1000); |
| 272 | } |
| 273 | |
Paul Burton | dd9233d | 2014-03-07 10:42:52 +0000 | [diff] [blame] | 274 | mips_cpc_unlock_other(); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 275 | } else { |
| 276 | /* Take the core out of reset */ |
| 277 | write_gcr_co_reset_release(0); |
| 278 | } |
| 279 | |
Paul Burton | 4ede316 | 2015-09-22 11:12:17 -0700 | [diff] [blame] | 280 | mips_cm_unlock_other(); |
| 281 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 282 | /* The core is now powered up */ |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 283 | bitmap_set(core_power, core, 1); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 284 | } |
| 285 | |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 286 | static void remote_vpe_boot(void *dummy) |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 287 | { |
Paul Burton | f875a832 | 2017-08-12 19:49:35 -0700 | [diff] [blame] | 288 | unsigned core = cpu_core(¤t_cpu_data); |
Paul Burton | f12401d | 2016-02-03 03:15:31 +0000 | [diff] [blame] | 289 | struct core_boot_config *core_cfg = &mips_cps_core_bootcfg[core]; |
| 290 | |
| 291 | mips_cps_boot_vpes(core_cfg, cpu_vpe_id(¤t_cpu_data)); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 292 | } |
| 293 | |
Paul Burton | d595d42 | 2017-08-12 19:49:40 -0700 | [diff] [blame] | 294 | static int cps_boot_secondary(int cpu, struct task_struct *idle) |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 295 | { |
Paul Burton | f875a832 | 2017-08-12 19:49:35 -0700 | [diff] [blame] | 296 | unsigned core = cpu_core(&cpu_data[cpu]); |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 297 | unsigned vpe_id = cpu_vpe_id(&cpu_data[cpu]); |
| 298 | struct core_boot_config *core_cfg = &mips_cps_core_bootcfg[core]; |
| 299 | struct vpe_boot_config *vpe_cfg = &core_cfg->vpe_config[vpe_id]; |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 300 | unsigned long core_entry; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 301 | unsigned int remote; |
| 302 | int err; |
| 303 | |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 304 | /* We don't yet support booting CPUs in other clusters */ |
Matt Redfearn | 8a46f71 | 2017-11-01 16:45:56 +0000 | [diff] [blame] | 305 | if (cpu_cluster(&cpu_data[cpu]) != cpu_cluster(&raw_current_cpu_data)) |
Paul Burton | 1ec9dd8 | 2017-08-12 19:49:43 -0700 | [diff] [blame] | 306 | return -ENOSYS; |
| 307 | |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 308 | vpe_cfg->pc = (unsigned long)&smp_bootstrap; |
| 309 | vpe_cfg->sp = __KSTK_TOS(idle); |
| 310 | vpe_cfg->gp = (unsigned long)task_thread_info(idle); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 311 | |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 312 | atomic_or(1 << cpu_vpe_id(&cpu_data[cpu]), &core_cfg->vpe_mask); |
| 313 | |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 314 | preempt_disable(); |
| 315 | |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 316 | if (!test_bit(core, core_power)) { |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 317 | /* Boot a VPE on a powered down core */ |
Matt Redfearn | 9736c61 | 2016-07-07 08:50:38 +0100 | [diff] [blame] | 318 | boot_core(core, vpe_id); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 319 | goto out; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 320 | } |
| 321 | |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 322 | if (cpu_has_vp) { |
Paul Burton | 68923cd | 2017-08-12 19:49:39 -0700 | [diff] [blame] | 323 | mips_cm_lock_other(0, core, vpe_id, CM_GCR_Cx_OTHER_BLOCK_LOCAL); |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 324 | core_entry = CKSEG1ADDR((unsigned long)mips_cps_core_entry); |
| 325 | write_gcr_co_reset_base(core_entry); |
| 326 | mips_cm_unlock_other(); |
| 327 | } |
| 328 | |
Paul Burton | fe7a38c | 2017-08-12 19:49:37 -0700 | [diff] [blame] | 329 | if (!cpus_are_siblings(cpu, smp_processor_id())) { |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 330 | /* Boot a VPE on another powered up core */ |
| 331 | for (remote = 0; remote < NR_CPUS; remote++) { |
Paul Burton | fe7a38c | 2017-08-12 19:49:37 -0700 | [diff] [blame] | 332 | if (!cpus_are_siblings(cpu, remote)) |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 333 | continue; |
| 334 | if (cpu_online(remote)) |
| 335 | break; |
| 336 | } |
Matt Redfearn | 5b0093f3 | 2016-11-04 09:28:58 +0000 | [diff] [blame] | 337 | if (remote >= NR_CPUS) { |
| 338 | pr_crit("No online CPU in core %u to start CPU%d\n", |
| 339 | core, cpu); |
| 340 | goto out; |
| 341 | } |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 342 | |
Paul Burton | 245a786 | 2014-04-14 12:04:27 +0100 | [diff] [blame] | 343 | err = smp_call_function_single(remote, remote_vpe_boot, |
| 344 | NULL, 1); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 345 | if (err) |
| 346 | panic("Failed to call remote CPU\n"); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 347 | goto out; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 348 | } |
| 349 | |
Paul Burton | 5a3e7c0 | 2016-02-03 03:15:33 +0000 | [diff] [blame] | 350 | BUG_ON(!cpu_has_mipsmt && !cpu_has_vp); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 351 | |
| 352 | /* Boot a VPE on this core */ |
Paul Burton | f12401d | 2016-02-03 03:15:31 +0000 | [diff] [blame] | 353 | mips_cps_boot_vpes(core_cfg, vpe_id); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 354 | out: |
| 355 | preempt_enable(); |
Paul Burton | d595d42 | 2017-08-12 19:49:40 -0700 | [diff] [blame] | 356 | return 0; |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 357 | } |
| 358 | |
| 359 | static void cps_init_secondary(void) |
| 360 | { |
| 361 | /* Disable MT - we only want to run 1 TC per VPE */ |
| 362 | if (cpu_has_mipsmt) |
| 363 | dmt(); |
| 364 | |
Paul Burton | ba1c0a4 | 2016-02-03 03:15:29 +0000 | [diff] [blame] | 365 | if (mips_cm_revision() >= CM_REV_CM3) { |
Paul Burton | 3791617 | 2017-08-12 21:36:13 -0700 | [diff] [blame] | 366 | unsigned int ident = read_gic_vl_ident(); |
Paul Burton | ba1c0a4 | 2016-02-03 03:15:29 +0000 | [diff] [blame] | 367 | |
| 368 | /* |
| 369 | * Ensure that our calculation of the VP ID matches up with |
| 370 | * what the GIC reports, otherwise we'll have configured |
| 371 | * interrupts incorrectly. |
| 372 | */ |
| 373 | BUG_ON(ident != mips_cm_vp_id(smp_processor_id())); |
| 374 | } |
| 375 | |
Paul Burton | d642e4e | 2016-05-17 15:31:05 +0100 | [diff] [blame] | 376 | if (cpu_has_veic) |
| 377 | clear_c0_status(ST0_IM); |
| 378 | else |
| 379 | change_c0_status(ST0_IM, STATUSF_IP2 | STATUSF_IP3 | |
| 380 | STATUSF_IP4 | STATUSF_IP5 | |
| 381 | STATUSF_IP6 | STATUSF_IP7); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 382 | } |
| 383 | |
| 384 | static void cps_smp_finish(void) |
| 385 | { |
| 386 | write_c0_compare(read_c0_count() + (8 * mips_hpt_frequency / HZ)); |
| 387 | |
| 388 | #ifdef CONFIG_MIPS_MT_FPAFF |
| 389 | /* If we have an FPU, enroll ourselves in the FPU-full mask */ |
| 390 | if (cpu_has_fpu) |
Rusty Russell | 8dd9289 | 2015-03-05 10:49:17 +1030 | [diff] [blame] | 391 | cpumask_set_cpu(smp_processor_id(), &mt_fpu_cpumask); |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 392 | #endif /* CONFIG_MIPS_MT_FPAFF */ |
| 393 | |
| 394 | local_irq_enable(); |
| 395 | } |
| 396 | |
Dengcheng Zhu | 1447864b | 2018-09-11 14:49:22 -0700 | [diff] [blame] | 397 | #if defined(CONFIG_HOTPLUG_CPU) || defined(CONFIG_KEXEC) |
| 398 | |
| 399 | enum cpu_death { |
| 400 | CPU_DEATH_HALT, |
| 401 | CPU_DEATH_POWER, |
| 402 | }; |
| 403 | |
| 404 | static void cps_shutdown_this_cpu(enum cpu_death death) |
| 405 | { |
| 406 | unsigned int cpu, core, vpe_id; |
| 407 | |
| 408 | cpu = smp_processor_id(); |
| 409 | core = cpu_core(&cpu_data[cpu]); |
| 410 | |
| 411 | if (death == CPU_DEATH_HALT) { |
| 412 | vpe_id = cpu_vpe_id(&cpu_data[cpu]); |
| 413 | |
| 414 | pr_debug("Halting core %d VP%d\n", core, vpe_id); |
| 415 | if (cpu_has_mipsmt) { |
| 416 | /* Halt this TC */ |
| 417 | write_c0_tchalt(TCHALT_H); |
| 418 | instruction_hazard(); |
| 419 | } else if (cpu_has_vp) { |
| 420 | write_cpc_cl_vp_stop(1 << vpe_id); |
| 421 | |
| 422 | /* Ensure that the VP_STOP register is written */ |
| 423 | wmb(); |
| 424 | } |
| 425 | } else { |
| 426 | pr_debug("Gating power to core %d\n", core); |
| 427 | /* Power down the core */ |
| 428 | cps_pm_enter_state(CPS_PM_POWER_GATED); |
| 429 | } |
| 430 | } |
| 431 | |
| 432 | #ifdef CONFIG_KEXEC |
| 433 | |
| 434 | static void cps_kexec_nonboot_cpu(void) |
| 435 | { |
| 436 | if (cpu_has_mipsmt || cpu_has_vp) |
| 437 | cps_shutdown_this_cpu(CPU_DEATH_HALT); |
| 438 | else |
| 439 | cps_shutdown_this_cpu(CPU_DEATH_POWER); |
| 440 | } |
| 441 | |
| 442 | #endif /* CONFIG_KEXEC */ |
| 443 | |
| 444 | #endif /* CONFIG_HOTPLUG_CPU || CONFIG_KEXEC */ |
| 445 | |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 446 | #ifdef CONFIG_HOTPLUG_CPU |
| 447 | |
| 448 | static int cps_cpu_disable(void) |
| 449 | { |
| 450 | unsigned cpu = smp_processor_id(); |
| 451 | struct core_boot_config *core_cfg; |
| 452 | |
| 453 | if (!cpu) |
| 454 | return -EBUSY; |
| 455 | |
| 456 | if (!cps_pm_support_state(CPS_PM_POWER_GATED)) |
| 457 | return -EINVAL; |
| 458 | |
Paul Burton | f875a832 | 2017-08-12 19:49:35 -0700 | [diff] [blame] | 459 | core_cfg = &mips_cps_core_bootcfg[cpu_core(¤t_cpu_data)]; |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 460 | atomic_sub(1 << cpu_vpe_id(¤t_cpu_data), &core_cfg->vpe_mask); |
Paul Burton | e114ba2 | 2014-06-11 11:00:56 +0100 | [diff] [blame] | 461 | smp_mb__after_atomic(); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 462 | set_cpu_online(cpu, false); |
James Hogan | 826e99b | 2016-07-13 14:12:45 +0100 | [diff] [blame] | 463 | calculate_cpu_foreign_map(); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 464 | |
| 465 | return 0; |
| 466 | } |
| 467 | |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 468 | static unsigned cpu_death_sibling; |
Dengcheng Zhu | 1447864b | 2018-09-11 14:49:22 -0700 | [diff] [blame] | 469 | static enum cpu_death cpu_death; |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 470 | |
| 471 | void play_dead(void) |
| 472 | { |
Dengcheng Zhu | 1447864b | 2018-09-11 14:49:22 -0700 | [diff] [blame] | 473 | unsigned int cpu; |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 474 | |
| 475 | local_irq_disable(); |
| 476 | idle_task_exit(); |
| 477 | cpu = smp_processor_id(); |
| 478 | cpu_death = CPU_DEATH_POWER; |
| 479 | |
Matt Redfearn | 0d2808f | 2016-07-07 08:50:39 +0100 | [diff] [blame] | 480 | pr_debug("CPU%d going offline\n", cpu); |
| 481 | |
| 482 | if (cpu_has_mipsmt || cpu_has_vp) { |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 483 | /* Look for another online VPE within the core */ |
| 484 | for_each_online_cpu(cpu_death_sibling) { |
Paul Burton | fe7a38c | 2017-08-12 19:49:37 -0700 | [diff] [blame] | 485 | if (!cpus_are_siblings(cpu, cpu_death_sibling)) |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 486 | continue; |
| 487 | |
| 488 | /* |
| 489 | * There is an online VPE within the core. Just halt |
| 490 | * this TC and leave the core alone. |
| 491 | */ |
| 492 | cpu_death = CPU_DEATH_HALT; |
| 493 | break; |
| 494 | } |
| 495 | } |
| 496 | |
| 497 | /* This CPU has chosen its way out */ |
Marcin Nowakowski | 1f83f5e | 2017-04-07 13:40:28 +0200 | [diff] [blame] | 498 | (void)cpu_report_death(); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 499 | |
Dengcheng Zhu | 1447864b | 2018-09-11 14:49:22 -0700 | [diff] [blame] | 500 | cps_shutdown_this_cpu(cpu_death); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 501 | |
| 502 | /* This should never be reached */ |
| 503 | panic("Failed to offline CPU %u", cpu); |
| 504 | } |
| 505 | |
| 506 | static void wait_for_sibling_halt(void *ptr_cpu) |
| 507 | { |
Markos Chandras | fd5ed30 | 2015-07-01 09:13:28 +0100 | [diff] [blame] | 508 | unsigned cpu = (unsigned long)ptr_cpu; |
Paul Burton | c90e49f | 2014-07-09 12:48:21 +0100 | [diff] [blame] | 509 | unsigned vpe_id = cpu_vpe_id(&cpu_data[cpu]); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 510 | unsigned halted; |
| 511 | unsigned long flags; |
| 512 | |
| 513 | do { |
| 514 | local_irq_save(flags); |
| 515 | settc(vpe_id); |
| 516 | halted = read_tc_c0_tchalt(); |
| 517 | local_irq_restore(flags); |
| 518 | } while (!(halted & TCHALT_H)); |
| 519 | } |
| 520 | |
| 521 | static void cps_cpu_die(unsigned int cpu) |
| 522 | { |
Paul Burton | f875a832 | 2017-08-12 19:49:35 -0700 | [diff] [blame] | 523 | unsigned core = cpu_core(&cpu_data[cpu]); |
Matt Redfearn | 0d2808f | 2016-07-07 08:50:39 +0100 | [diff] [blame] | 524 | unsigned int vpe_id = cpu_vpe_id(&cpu_data[cpu]); |
Paul Burton | 4ad755c | 2017-06-02 14:48:54 -0700 | [diff] [blame] | 525 | ktime_t fail_time; |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 526 | unsigned stat; |
| 527 | int err; |
| 528 | |
| 529 | /* Wait for the cpu to choose its way out */ |
Marcin Nowakowski | 1f83f5e | 2017-04-07 13:40:28 +0200 | [diff] [blame] | 530 | if (!cpu_wait_death(cpu, 5)) { |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 531 | pr_err("CPU%u: didn't offline\n", cpu); |
| 532 | return; |
| 533 | } |
| 534 | |
| 535 | /* |
| 536 | * Now wait for the CPU to actually offline. Without doing this that |
| 537 | * offlining may race with one or more of: |
| 538 | * |
| 539 | * - Onlining the CPU again. |
| 540 | * - Powering down the core if another VPE within it is offlined. |
| 541 | * - A sibling VPE entering a non-coherent state. |
| 542 | * |
| 543 | * In the non-MT halt case (ie. infinite loop) the CPU is doing nothing |
| 544 | * with which we could race, so do nothing. |
| 545 | */ |
| 546 | if (cpu_death == CPU_DEATH_POWER) { |
| 547 | /* |
| 548 | * Wait for the core to enter a powered down or clock gated |
| 549 | * state, the latter happening when a JTAG probe is connected |
| 550 | * in which case the CPC will refuse to power down the core. |
| 551 | */ |
Paul Burton | 4ad755c | 2017-06-02 14:48:54 -0700 | [diff] [blame] | 552 | fail_time = ktime_add_ms(ktime_get(), 2000); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 553 | do { |
Paul Burton | 68923cd | 2017-08-12 19:49:39 -0700 | [diff] [blame] | 554 | mips_cm_lock_other(0, core, 0, CM_GCR_Cx_OTHER_BLOCK_LOCAL); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 555 | mips_cpc_lock_other(core); |
| 556 | stat = read_cpc_co_stat_conf(); |
Paul Burton | 829ca2b | 2017-08-12 19:49:29 -0700 | [diff] [blame] | 557 | stat &= CPC_Cx_STAT_CONF_SEQSTATE; |
| 558 | stat >>= __ffs(CPC_Cx_STAT_CONF_SEQSTATE); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 559 | mips_cpc_unlock_other(); |
Matt Redfearn | 0d2808f | 2016-07-07 08:50:39 +0100 | [diff] [blame] | 560 | mips_cm_unlock_other(); |
Paul Burton | 4ad755c | 2017-06-02 14:48:54 -0700 | [diff] [blame] | 561 | |
| 562 | if (stat == CPC_Cx_STAT_CONF_SEQSTATE_D0 || |
| 563 | stat == CPC_Cx_STAT_CONF_SEQSTATE_D2 || |
| 564 | stat == CPC_Cx_STAT_CONF_SEQSTATE_U2) |
| 565 | break; |
| 566 | |
| 567 | /* |
| 568 | * The core ought to have powered down, but didn't & |
| 569 | * now we don't really know what state it's in. It's |
| 570 | * likely that its _pwr_up pin has been wired to logic |
| 571 | * 1 & it powered back up as soon as we powered it |
| 572 | * down... |
| 573 | * |
| 574 | * The best we can do is warn the user & continue in |
| 575 | * the hope that the core is doing nothing harmful & |
| 576 | * might behave properly if we online it later. |
| 577 | */ |
| 578 | if (WARN(ktime_after(ktime_get(), fail_time), |
| 579 | "CPU%u hasn't powered down, seq. state %u\n", |
Paul Burton | 829ca2b | 2017-08-12 19:49:29 -0700 | [diff] [blame] | 580 | cpu, stat)) |
Paul Burton | 4ad755c | 2017-06-02 14:48:54 -0700 | [diff] [blame] | 581 | break; |
| 582 | } while (1); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 583 | |
| 584 | /* Indicate the core is powered off */ |
| 585 | bitmap_clear(core_power, core, 1); |
| 586 | } else if (cpu_has_mipsmt) { |
| 587 | /* |
| 588 | * Have a CPU with access to the offlined CPUs registers wait |
| 589 | * for its TC to halt. |
| 590 | */ |
| 591 | err = smp_call_function_single(cpu_death_sibling, |
| 592 | wait_for_sibling_halt, |
Markos Chandras | fd5ed30 | 2015-07-01 09:13:28 +0100 | [diff] [blame] | 593 | (void *)(unsigned long)cpu, 1); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 594 | if (err) |
| 595 | panic("Failed to call remote sibling CPU\n"); |
Matt Redfearn | 0d2808f | 2016-07-07 08:50:39 +0100 | [diff] [blame] | 596 | } else if (cpu_has_vp) { |
| 597 | do { |
Paul Burton | 68923cd | 2017-08-12 19:49:39 -0700 | [diff] [blame] | 598 | mips_cm_lock_other(0, core, vpe_id, CM_GCR_Cx_OTHER_BLOCK_LOCAL); |
Matt Redfearn | 0d2808f | 2016-07-07 08:50:39 +0100 | [diff] [blame] | 599 | stat = read_cpc_co_vp_running(); |
| 600 | mips_cm_unlock_other(); |
| 601 | } while (stat & (1 << vpe_id)); |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 602 | } |
| 603 | } |
| 604 | |
| 605 | #endif /* CONFIG_HOTPLUG_CPU */ |
| 606 | |
Matt Redfearn | ff2c825 | 2017-07-19 09:21:03 +0100 | [diff] [blame] | 607 | static const struct plat_smp_ops cps_smp_ops = { |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 608 | .smp_setup = cps_smp_setup, |
| 609 | .prepare_cpus = cps_prepare_cpus, |
| 610 | .boot_secondary = cps_boot_secondary, |
| 611 | .init_secondary = cps_init_secondary, |
| 612 | .smp_finish = cps_smp_finish, |
Qais Yousef | bb11cff | 2015-12-08 13:20:28 +0000 | [diff] [blame] | 613 | .send_ipi_single = mips_smp_send_ipi_single, |
| 614 | .send_ipi_mask = mips_smp_send_ipi_mask, |
Paul Burton | 1d8f1f5 | 2014-04-14 14:13:57 +0100 | [diff] [blame] | 615 | #ifdef CONFIG_HOTPLUG_CPU |
| 616 | .cpu_disable = cps_cpu_disable, |
| 617 | .cpu_die = cps_cpu_die, |
| 618 | #endif |
Dengcheng Zhu | 1447864b | 2018-09-11 14:49:22 -0700 | [diff] [blame] | 619 | #ifdef CONFIG_KEXEC |
| 620 | .kexec_nonboot_cpu = cps_kexec_nonboot_cpu, |
| 621 | #endif |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 622 | }; |
| 623 | |
Paul Burton | 68c1232 | 2014-03-14 16:06:16 +0000 | [diff] [blame] | 624 | bool mips_cps_smp_in_use(void) |
| 625 | { |
Matt Redfearn | ff2c825 | 2017-07-19 09:21:03 +0100 | [diff] [blame] | 626 | extern const struct plat_smp_ops *mp_ops; |
Paul Burton | 68c1232 | 2014-03-14 16:06:16 +0000 | [diff] [blame] | 627 | return mp_ops == &cps_smp_ops; |
| 628 | } |
| 629 | |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 630 | int register_cps_smp_ops(void) |
| 631 | { |
| 632 | if (!mips_cm_present()) { |
| 633 | pr_warn("MIPS CPS SMP unable to proceed without a CM\n"); |
| 634 | return -ENODEV; |
| 635 | } |
| 636 | |
| 637 | /* check we have a GIC - we need one for IPIs */ |
Paul Burton | 93c5bba5 | 2017-08-12 19:49:27 -0700 | [diff] [blame] | 638 | if (!(read_gcr_gic_status() & CM_GCR_GIC_STATUS_EX)) { |
Paul Burton | 0ee958e | 2014-01-15 10:31:53 +0000 | [diff] [blame] | 639 | pr_warn("MIPS CPS SMP unable to proceed without a GIC\n"); |
| 640 | return -ENODEV; |
| 641 | } |
| 642 | |
| 643 | register_smp_ops(&cps_smp_ops); |
| 644 | return 0; |
| 645 | } |