blob: ab511b64a19ed5ab5a29b2914816aab71cc0a3b1 [file] [log] [blame]
Thomas Gleixner2874c5f2019-05-27 08:55:01 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Ralf Baechle27f7681922006-10-09 00:03:05 +01003 *
4 * Copyright (c) 2004 MIPS Inc
5 * Author: chris@mips.com
6 *
7 * Copyright (C) 2004, 06 Ralf Baechle <ralf@linux-mips.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/interrupt.h>
10#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/sched.h>
12#include <linux/kernel_stat.h>
13#include <asm/io.h>
14#include <asm/irq.h>
15#include <asm/msc01_ic.h>
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +090016#include <asm/traps.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18static unsigned long _icctrl_msc;
19#define MSC01_IC_REG_BASE _icctrl_msc
20
21#define MSCIC_WRITE(reg, data) do { *(volatile u32 *)(reg) = data; } while (0)
22#define MSCIC_READ(reg, data) do { data = *(volatile u32 *)(reg); } while (0)
23
24static unsigned int irq_base;
25
26/* mask off an interrupt */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000027static inline void mask_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070028{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000029 unsigned int irq = d->irq;
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031 if (irq < (irq_base + 32))
32 MSCIC_WRITE(MSC01_IC_DISL, 1<<(irq - irq_base));
33 else
34 MSCIC_WRITE(MSC01_IC_DISH, 1<<(irq - irq_base - 32));
35}
36
37/* unmask an interrupt */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000038static inline void unmask_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070039{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000040 unsigned int irq = d->irq;
41
Linus Torvalds1da177e2005-04-16 15:20:36 -070042 if (irq < (irq_base + 32))
43 MSCIC_WRITE(MSC01_IC_ENAL, 1<<(irq - irq_base));
44 else
45 MSCIC_WRITE(MSC01_IC_ENAH, 1<<(irq - irq_base - 32));
46}
47
48/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 * Masks and ACKs an IRQ
50 */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000051static void level_mask_and_ack_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000053 mask_msc_irq(d);
Ralf Baechlee01402b2005-07-14 15:57:16 +000054 if (!cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 MSCIC_WRITE(MSC01_IC_EOI, 0);
56}
57
58/*
59 * Masks and ACKs an IRQ
60 */
Thomas Gleixnere15883d2011-03-23 21:08:59 +000061static void edge_mask_and_ack_msc_irq(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070062{
Thomas Gleixnere15883d2011-03-23 21:08:59 +000063 unsigned int irq = d->irq;
64
65 mask_msc_irq(d);
Ralf Baechlee01402b2005-07-14 15:57:16 +000066 if (!cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 MSCIC_WRITE(MSC01_IC_EOI, 0);
68 else {
69 u32 r;
70 MSCIC_READ(MSC01_IC_SUP+irq*8, r);
71 MSCIC_WRITE(MSC01_IC_SUP+irq*8, r | ~MSC01_IC_SUP_EDGE_BIT);
72 MSCIC_WRITE(MSC01_IC_SUP+irq*8, r);
73 }
74}
75
76/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * Interrupt handler for interrupts coming from SOC-it.
78 */
Ralf Baechle937a8012006-10-07 19:44:33 +010079void ll_msc_irq(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070080{
Ralf Baechle70342282013-01-22 12:59:30 +010081 unsigned int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83 /* read the interrupt vector register */
84 MSCIC_READ(MSC01_IC_VEC, irq);
85 if (irq < 64)
Ralf Baechle937a8012006-10-07 19:44:33 +010086 do_IRQ(irq + irq_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 else {
88 /* Ignore spurious interrupt */
89 }
90}
91
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +090092static void msc_bind_eic_interrupt(int irq, int set)
Linus Torvalds1da177e2005-04-16 15:20:36 -070093{
94 MSCIC_WRITE(MSC01_IC_RAMW,
95 (irq<<MSC01_IC_RAMW_ADDR_SHF) | (set<<MSC01_IC_RAMW_DATA_SHF));
96}
97
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +090098static struct irq_chip msc_levelirq_type = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +090099 .name = "SOC-it-Level",
Thomas Gleixnere15883d2011-03-23 21:08:59 +0000100 .irq_ack = level_mask_and_ack_msc_irq,
101 .irq_mask = mask_msc_irq,
102 .irq_mask_ack = level_mask_and_ack_msc_irq,
103 .irq_unmask = unmask_msc_irq,
104 .irq_eoi = unmask_msc_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105};
106
Atsushi Nemoto411ba7f2008-04-26 01:55:30 +0900107static struct irq_chip msc_edgeirq_type = {
Atsushi Nemoto70d21cd2007-01-15 00:07:25 +0900108 .name = "SOC-it-Edge",
Thomas Gleixnere15883d2011-03-23 21:08:59 +0000109 .irq_ack = edge_mask_and_ack_msc_irq,
110 .irq_mask = mask_msc_irq,
111 .irq_mask_ack = edge_mask_and_ack_msc_irq,
112 .irq_unmask = unmask_msc_irq,
113 .irq_eoi = unmask_msc_irq,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114};
115
116
Chris Dearmand725cf32007-05-08 14:05:39 +0100117void __init init_msc_irqs(unsigned long icubase, unsigned int irqbase, msc_irqmap_t *imp, int nirq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118{
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100119 _icctrl_msc = (unsigned long) ioremap(icubase, 0x40000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
121 /* Reset interrupt controller - initialises all registers to 0 */
122 MSCIC_WRITE(MSC01_IC_RST, MSC01_IC_RST_RST_BIT);
123
124 board_bind_eic_interrupt = &msc_bind_eic_interrupt;
125
Markos Chandrasab6c15b2014-06-23 09:48:51 +0100126 for (; nirq > 0; nirq--, imp++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 int n = imp->im_irq;
128
129 switch (imp->im_type) {
130 case MSC01_IRQ_EDGE:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200131 irq_set_chip_and_handler_name(irqbase + n,
132 &msc_edgeirq_type,
133 handle_edge_irq,
134 "edge");
Ralf Baechlee01402b2005-07-14 15:57:16 +0000135 if (cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT);
137 else
138 MSCIC_WRITE(MSC01_IC_SUP+n*8, MSC01_IC_SUP_EDGE_BIT | imp->im_lvl);
139 break;
140 case MSC01_IRQ_LEVEL:
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200141 irq_set_chip_and_handler_name(irqbase + n,
142 &msc_levelirq_type,
143 handle_level_irq,
144 "level");
Ralf Baechlee01402b2005-07-14 15:57:16 +0000145 if (cpu_has_veic)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 MSCIC_WRITE(MSC01_IC_SUP+n*8, 0);
147 else
148 MSCIC_WRITE(MSC01_IC_SUP+n*8, imp->im_lvl);
149 }
150 }
151
Chris Dearmand725cf32007-05-08 14:05:39 +0100152 irq_base = irqbase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
154 MSCIC_WRITE(MSC01_IC_GENA, MSC01_IC_GENA_GENA_BIT); /* Enable interrupt generation */
155
156}