blob: eb53548d25383195eb63c172e0ca202ca12ac3a0 [file] [log] [blame]
Thomas Gleixner16216332019-05-19 15:51:31 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09002/*
3 * GT641xx clockevent routines.
4 *
Ralf Baechle70342282013-01-22 12:59:30 +01005 * Copyright (C) 2007 Yoichi Yuasa <yuasa@linux-mips.org>
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +09006 */
7#include <linux/clockchips.h>
8#include <linux/init.h>
9#include <linux/interrupt.h>
10#include <linux/spinlock.h>
David Howellsca4d3e672010-10-07 14:08:54 +010011#include <linux/irq.h>
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090012
13#include <asm/gt64120.h>
14#include <asm/time.h>
15
Ralf Baechle34ee4142010-02-27 12:53:37 +010016static DEFINE_RAW_SPINLOCK(gt641xx_timer_lock);
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090017static unsigned int gt641xx_base_clock;
18
19void gt641xx_set_base_clock(unsigned int clock)
20{
21 gt641xx_base_clock = clock;
22}
23
24int gt641xx_timer0_state(void)
25{
26 if (GT_READ(GT_TC0_OFS))
27 return 0;
28
29 GT_WRITE(GT_TC0_OFS, gt641xx_base_clock / HZ);
30 GT_WRITE(GT_TC_CONTROL_OFS, GT_TC_CONTROL_ENTC0_MSK);
31
32 return 1;
33}
34
35static int gt641xx_timer0_set_next_event(unsigned long delta,
36 struct clock_event_device *evt)
37{
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090038 u32 ctrl;
39
Ralf Baechle34ee4142010-02-27 12:53:37 +010040 raw_spin_lock(&gt641xx_timer_lock);
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090041
42 ctrl = GT_READ(GT_TC_CONTROL_OFS);
43 ctrl &= ~(GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK);
44 ctrl |= GT_TC_CONTROL_ENTC0_MSK;
45
46 GT_WRITE(GT_TC0_OFS, delta);
47 GT_WRITE(GT_TC_CONTROL_OFS, ctrl);
48
Ralf Baechle34ee4142010-02-27 12:53:37 +010049 raw_spin_unlock(&gt641xx_timer_lock);
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090050
51 return 0;
52}
53
Viresh Kumarc88f2fb2015-07-06 16:41:57 +053054static int gt641xx_timer0_shutdown(struct clock_event_device *evt)
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090055{
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090056 u32 ctrl;
57
Ralf Baechle34ee4142010-02-27 12:53:37 +010058 raw_spin_lock(&gt641xx_timer_lock);
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090059
60 ctrl = GT_READ(GT_TC_CONTROL_OFS);
61 ctrl &= ~(GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK);
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090062 GT_WRITE(GT_TC_CONTROL_OFS, ctrl);
63
Ralf Baechle34ee4142010-02-27 12:53:37 +010064 raw_spin_unlock(&gt641xx_timer_lock);
Viresh Kumarc88f2fb2015-07-06 16:41:57 +053065 return 0;
66}
67
68static int gt641xx_timer0_set_oneshot(struct clock_event_device *evt)
69{
70 u32 ctrl;
71
72 raw_spin_lock(&gt641xx_timer_lock);
73
74 ctrl = GT_READ(GT_TC_CONTROL_OFS);
75 ctrl &= ~GT_TC_CONTROL_SELTC0_MSK;
76 ctrl |= GT_TC_CONTROL_ENTC0_MSK;
77 GT_WRITE(GT_TC_CONTROL_OFS, ctrl);
78
79 raw_spin_unlock(&gt641xx_timer_lock);
80 return 0;
81}
82
83static int gt641xx_timer0_set_periodic(struct clock_event_device *evt)
84{
85 u32 ctrl;
86
87 raw_spin_lock(&gt641xx_timer_lock);
88
89 ctrl = GT_READ(GT_TC_CONTROL_OFS);
90 ctrl |= GT_TC_CONTROL_ENTC0_MSK | GT_TC_CONTROL_SELTC0_MSK;
91 GT_WRITE(GT_TC_CONTROL_OFS, ctrl);
92
93 raw_spin_unlock(&gt641xx_timer_lock);
94 return 0;
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +090095}
96
97static void gt641xx_timer0_event_handler(struct clock_event_device *dev)
98{
99}
100
101static struct clock_event_device gt641xx_timer0_clockevent = {
Viresh Kumarc88f2fb2015-07-06 16:41:57 +0530102 .name = "gt641xx-timer0",
103 .features = CLOCK_EVT_FEAT_PERIODIC |
104 CLOCK_EVT_FEAT_ONESHOT,
105 .irq = GT641XX_TIMER0_IRQ,
106 .set_next_event = gt641xx_timer0_set_next_event,
107 .set_state_shutdown = gt641xx_timer0_shutdown,
108 .set_state_periodic = gt641xx_timer0_set_periodic,
109 .set_state_oneshot = gt641xx_timer0_set_oneshot,
110 .tick_resume = gt641xx_timer0_shutdown,
111 .event_handler = gt641xx_timer0_event_handler,
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900112};
113
114static irqreturn_t gt641xx_timer0_interrupt(int irq, void *dev_id)
115{
116 struct clock_event_device *cd = &gt641xx_timer0_clockevent;
117
118 cd->event_handler(cd);
119
120 return IRQ_HANDLED;
121}
122
123static struct irqaction gt641xx_timer0_irqaction = {
124 .handler = gt641xx_timer0_interrupt,
Yong Zhang8b5690f2011-11-22 14:38:03 +0000125 .flags = IRQF_PERCPU | IRQF_TIMER,
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900126 .name = "gt641xx_timer0",
127};
128
129static int __init gt641xx_timer0_clockevent_init(void)
130{
131 struct clock_event_device *cd;
132
133 if (!gt641xx_base_clock)
134 return 0;
135
136 GT_WRITE(GT_TC0_OFS, gt641xx_base_clock / HZ);
137
138 cd = &gt641xx_timer0_clockevent;
139 cd->rating = 200 + gt641xx_base_clock / 10000000;
Yoichi Yuasa11c03a62007-10-23 18:22:50 +0900140 clockevent_set_clock(cd, gt641xx_base_clock);
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900141 cd->max_delta_ns = clockevent_delta2ns(0x7fffffff, cd);
Nicolai Stangee4db92532017-03-30 21:47:32 +0200142 cd->max_delta_ticks = 0x7fffffff;
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900143 cd->min_delta_ns = clockevent_delta2ns(0x300, cd);
Nicolai Stangee4db92532017-03-30 21:47:32 +0200144 cd->min_delta_ticks = 0x300;
Rusty Russell320ab2b2008-12-13 21:20:26 +1030145 cd->cpumask = cpumask_of(0);
Yoichi Yuasa1097c6a2007-10-22 19:43:15 +0900146
147 clockevents_register_device(&gt641xx_timer0_clockevent);
148
149 return setup_irq(GT641XX_TIMER0_IRQ, &gt641xx_timer0_irqaction);
150}
151arch_initcall(gt641xx_timer0_clockevent_init);