blob: 5dc8b80bb69383643eddec5ba62164e0458b4512 [file] [log] [blame]
Greg Kroah-Hartmanb2441312017-11-01 15:07:57 +01001/* SPDX-License-Identifier: GPL-2.0 */
Russell Kingf6b0fa02011-02-06 15:48:39 +00002#include <linux/linkage.h>
Russell King941aefa2011-02-11 11:32:19 +00003#include <linux/threads.h>
Russell Kingf6b0fa02011-02-06 15:48:39 +00004#include <asm/asm-offsets.h>
5#include <asm/assembler.h>
6#include <asm/glue-cache.h>
7#include <asm/glue-proc.h>
Russell Kingf6b0fa02011-02-06 15:48:39 +00008 .text
9
10/*
Lorenzo Pieralisi76045372013-05-16 10:34:30 +010011 * Implementation of MPIDR hash algorithm through shifting
12 * and OR'ing.
13 *
14 * @dst: register containing hash result
15 * @rs0: register containing affinity level 0 bit shift
16 * @rs1: register containing affinity level 1 bit shift
17 * @rs2: register containing affinity level 2 bit shift
18 * @mpidr: register containing MPIDR value
19 * @mask: register containing MPIDR mask
20 *
21 * Pseudo C-code:
22 *
23 *u32 dst;
24 *
25 *compute_mpidr_hash(u32 rs0, u32 rs1, u32 rs2, u32 mpidr, u32 mask) {
26 * u32 aff0, aff1, aff2;
27 * u32 mpidr_masked = mpidr & mask;
28 * aff0 = mpidr_masked & 0xff;
29 * aff1 = mpidr_masked & 0xff00;
30 * aff2 = mpidr_masked & 0xff0000;
31 * dst = (aff0 >> rs0 | aff1 >> rs1 | aff2 >> rs2);
32 *}
33 * Input registers: rs0, rs1, rs2, mpidr, mask
34 * Output register: dst
35 * Note: input and output registers must be disjoint register sets
36 (eg: a macro instance with mpidr = r1 and dst = r1 is invalid)
37 */
38 .macro compute_mpidr_hash dst, rs0, rs1, rs2, mpidr, mask
39 and \mpidr, \mpidr, \mask @ mask out MPIDR bits
40 and \dst, \mpidr, #0xff @ mask=aff0
41 ARM( mov \dst, \dst, lsr \rs0 ) @ dst=aff0>>rs0
42 THUMB( lsr \dst, \dst, \rs0 )
43 and \mask, \mpidr, #0xff00 @ mask = aff1
44 ARM( orr \dst, \dst, \mask, lsr \rs1 ) @ dst|=(aff1>>rs1)
45 THUMB( lsr \mask, \mask, \rs1 )
46 THUMB( orr \dst, \dst, \mask )
47 and \mask, \mpidr, #0xff0000 @ mask = aff2
48 ARM( orr \dst, \dst, \mask, lsr \rs2 ) @ dst|=(aff2>>rs2)
49 THUMB( lsr \mask, \mask, \rs2 )
50 THUMB( orr \dst, \dst, \mask )
51 .endm
52
53/*
Russell Kingabda1bd2011-09-01 11:52:33 +010054 * Save CPU state for a suspend. This saves the CPU general purpose
55 * registers, and allocates space on the kernel stack to save the CPU
56 * specific registers and some other data for resume.
57 * r0 = suspend function arg0
58 * r1 = suspend function
Nicolas Pitre71a89862013-07-18 16:50:59 -040059 * r2 = MPIDR value the resuming CPU will use
Russell Kingf6b0fa02011-02-06 15:48:39 +000060 */
Russell King2c74a0c2011-06-22 17:41:48 +010061ENTRY(__cpu_suspend)
Russell Kinge8856a82011-06-13 15:58:34 +010062 stmfd sp!, {r4 - r11, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000063#ifdef MULTI_CPU
64 ldr r10, =processor
Russell Kingabda1bd2011-09-01 11:52:33 +010065 ldr r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
Russell King3fd431b2011-06-13 13:53:06 +010066#else
Russell Kingabda1bd2011-09-01 11:52:33 +010067 ldr r4, =cpu_suspend_size
Russell King3fd431b2011-06-13 13:53:06 +010068#endif
Russell Kingabda1bd2011-09-01 11:52:33 +010069 mov r5, sp @ current virtual SP
70 add r4, r4, #12 @ Space for pgd, virt sp, phys resume fn
71 sub sp, sp, r4 @ allocate CPU state on stack
Russell Kingabda1bd2011-09-01 11:52:33 +010072 ldr r3, =sleep_save_sp
Nicolas Pitre71a89862013-07-18 16:50:59 -040073 stmfd sp!, {r0, r1} @ save suspend func arg and pointer
Lorenzo Pieralisi76045372013-05-16 10:34:30 +010074 ldr r3, [r3, #SLEEP_SAVE_SP_VIRT]
Nicolas Pitre71a89862013-07-18 16:50:59 -040075 ALT_SMP(ldr r0, =mpidr_hash)
76 ALT_UP_B(1f)
77 /* This ldmia relies on the memory layout of the mpidr_hash struct */
78 ldmia r0, {r1, r6-r8} @ r1 = mpidr mask (r6,r7,r8) = l[0,1,2] shifts
79 compute_mpidr_hash r0, r6, r7, r8, r2, r1
80 add r3, r3, r0, lsl #2
811: mov r2, r5 @ virtual SP
82 mov r1, r4 @ size of save block
83 add r0, sp, #8 @ pointer to save block
Russell Kingabda1bd2011-09-01 11:52:33 +010084 bl __cpu_suspend_save
Russell King14327c62015-04-21 14:17:25 +010085 badr lr, cpu_suspend_abort
Russell King3799bbe2011-06-13 15:28:40 +010086 ldmfd sp!, {r0, pc} @ call suspend fn
Russell King2c74a0c2011-06-22 17:41:48 +010087ENDPROC(__cpu_suspend)
Russell Kingf6b0fa02011-02-06 15:48:39 +000088 .ltorg
89
Russell King29cb3cd2011-07-02 09:54:01 +010090cpu_suspend_abort:
Russell Kingde8e71c2011-08-27 22:39:09 +010091 ldmia sp!, {r1 - r3} @ pop phys pgd, virt SP, phys resume fn
Russell Kingf5fa68d2011-08-27 11:17:36 +010092 teq r0, #0
93 moveq r0, #1 @ force non-zero value
Russell King29cb3cd2011-07-02 09:54:01 +010094 mov sp, r2
95 ldmfd sp!, {r4 - r11, pc}
96ENDPROC(cpu_suspend_abort)
97
Russell Kingf6b0fa02011-02-06 15:48:39 +000098/*
99 * r0 = control register value
Russell Kingf6b0fa02011-02-06 15:48:39 +0000100 */
Russell King62b2d072011-08-31 23:26:18 +0100101 .align 5
Will Deacone6eadc62011-11-15 11:11:19 +0000102 .pushsection .idmap.text,"ax"
Russell Kingf6b0fa02011-02-06 15:48:39 +0000103ENTRY(cpu_resume_mmu)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000104 ldr r3, =cpu_resume_after_mmu
Will Deacond675d0b2011-11-22 17:30:28 +0000105 instr_sync
Russell Kinge8ce0eb2011-08-26 20:28:52 +0100106 mcr p15, 0, r0, c1, c0, 0 @ turn on MMU, I-cache, etc
107 mrc p15, 0, r0, c0, c0, 0 @ read id reg
Will Deacond675d0b2011-11-22 17:30:28 +0000108 instr_sync
Russell Kinge8ce0eb2011-08-26 20:28:52 +0100109 mov r0, r0
110 mov r0, r0
Russell King6ebbf2c2014-06-30 16:29:12 +0100111 ret r3 @ jump to virtual address
Russell King62b2d072011-08-31 23:26:18 +0100112ENDPROC(cpu_resume_mmu)
Will Deacone6eadc62011-11-15 11:11:19 +0000113 .popsection
Russell Kingf6b0fa02011-02-06 15:48:39 +0000114cpu_resume_after_mmu:
Russell King14cd8fd2011-06-21 16:32:58 +0100115 bl cpu_init @ restore the und/abt/irq banked regs
Russell King29cb3cd2011-07-02 09:54:01 +0100116 mov r0, #0 @ return zero on success
Russell King5fa94c82011-06-13 15:04:14 +0100117 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000118ENDPROC(cpu_resume_after_mmu)
119
Ard Biesheuveld0776af2015-03-25 07:39:21 +0100120 .text
Russell Kingf6b0fa02011-02-06 15:48:39 +0000121 .align
Russell King2678bb92015-06-12 09:24:17 +0100122
Marek Szyprowskica70ea42019-02-18 09:31:41 +0100123#ifdef CONFIG_MCPM
124 .arm
125THUMB( .thumb )
126ENTRY(cpu_resume_no_hyp)
127ARM_BE8(setend be) @ ensure we are in BE mode
128 b no_hyp
129#endif
130
Russell King2678bb92015-06-12 09:24:17 +0100131#ifdef CONFIG_MMU
Stephen Boyd32e55a72015-06-09 19:24:23 +0100132 .arm
133ENTRY(cpu_resume_arm)
Russell King9ce93bd2015-06-12 21:19:35 +0100134 THUMB( badr r9, 1f ) @ Kernel is entered in ARM.
Stephen Boyd32e55a72015-06-09 19:24:23 +0100135 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
136 THUMB( .thumb ) @ switch to Thumb now.
137 THUMB(1: )
Russell King2678bb92015-06-12 09:24:17 +0100138#endif
139
Russell Kingf6b0fa02011-02-06 15:48:39 +0000140ENTRY(cpu_resume)
Ben Dooks97bcb0f2013-02-01 09:40:42 +0000141ARM_BE8(setend be) @ ensure we are in BE mode
Lorenzo Pieralisi0e0779d2014-05-08 17:31:40 +0100142#ifdef CONFIG_ARM_VIRT_EXT
143 bl __hyp_stub_install_secondary
144#endif
145 safe_svcmode_maskall r1
Marek Szyprowskica70ea42019-02-18 09:31:41 +0100146no_hyp:
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100147 mov r1, #0
148 ALT_SMP(mrc p15, 0, r0, c0, c0, 5)
149 ALT_UP_B(1f)
150 adr r2, mpidr_hash_ptr
151 ldr r3, [r2]
152 add r2, r2, r3 @ r2 = struct mpidr_hash phys address
153 /*
154 * This ldmia relies on the memory layout of the mpidr_hash
155 * struct mpidr_hash.
156 */
157 ldmia r2, { r3-r6 } @ r3 = mpidr mask (r4,r5,r6) = l[0,1,2] shifts
158 compute_mpidr_hash r1, r4, r5, r6, r0, r3
1591:
160 adr r0, _sleep_save_sp
Ard Biesheuveld0776af2015-03-25 07:39:21 +0100161 ldr r2, [r0]
162 add r0, r0, r2
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100163 ldr r0, [r0, #SLEEP_SAVE_SP_PHYS]
164 ldr r0, [r0, r1, lsl #2]
165
Russell Kingde8e71c2011-08-27 22:39:09 +0100166 @ load phys pgd, stack, resume fn
167 ARM( ldmia r0!, {r1, sp, pc} )
168THUMB( ldmia r0!, {r1, r2, r3} )
169THUMB( mov sp, r2 )
170THUMB( bx r3 )
Russell Kingf6b0fa02011-02-06 15:48:39 +0000171ENDPROC(cpu_resume)
172
Russell King2678bb92015-06-12 09:24:17 +0100173#ifdef CONFIG_MMU
Stephen Boyd32e55a72015-06-09 19:24:23 +0100174ENDPROC(cpu_resume_arm)
Russell King2678bb92015-06-12 09:24:17 +0100175#endif
Marek Szyprowskica70ea42019-02-18 09:31:41 +0100176#ifdef CONFIG_MCPM
177ENDPROC(cpu_resume_no_hyp)
178#endif
Russell Kingf6b0fa02011-02-06 15:48:39 +0000179
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100180 .align 2
Ard Biesheuveld0776af2015-03-25 07:39:21 +0100181_sleep_save_sp:
182 .long sleep_save_sp - .
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100183mpidr_hash_ptr:
184 .long mpidr_hash - . @ mpidr_hash struct offset
185
Ard Biesheuveld0776af2015-03-25 07:39:21 +0100186 .data
Russell King1abd3502017-07-26 12:49:31 +0100187 .align 2
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100188 .type sleep_save_sp, #object
189ENTRY(sleep_save_sp)
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100190 .space SLEEP_SAVE_SP_SZ @ struct sleep_save_sp