blob: 4485d0404514cda1b18e5bbd11594f5378a5366f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/head.S
3 *
4 * Copyright (C) 1994-2002 Russell King
Russell Kinge65f38e2005-06-18 09:33:31 +01005 * Copyright (c) 2003 ARM Limited
6 * All Rights Reserved
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Kernel startup code for all 32-bit CPUs
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/linkage.h>
15#include <linux/init.h>
16
17#include <asm/assembler.h>
Russell King195864c2012-01-19 10:05:41 +000018#include <asm/cp15.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/domain.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/ptrace.h>
Sam Ravnborge6ae7442005-09-09 21:08:59 +020021#include <asm/asm-offsets.h>
Nicolas Pitref09b9972005-10-29 21:44:55 +010022#include <asm/memory.h>
Russell King4f7a1812005-05-05 13:11:00 +010023#include <asm/thread_info.h>
Catalin Marinase73fc882011-08-23 14:07:23 +010024#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Rob Herring91a9fec2012-08-31 00:03:46 -050026#if defined(CONFIG_DEBUG_LL) && !defined(CONFIG_DEBUG_SEMIHOSTING)
27#include CONFIG_DEBUG_LL_INCLUDE
Jeremy Kerrc2933932010-07-07 11:19:48 +080028#endif
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030/*
Nicolas Pitre37d07b72005-10-29 21:44:56 +010031 * swapper_pg_dir is the virtual address of the initial page table.
Russell Kingf06b97f2006-12-11 22:29:16 +000032 * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
33 * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
Nicolas Pitre37d07b72005-10-29 21:44:56 +010034 * the least significant 16 bits to be 0x8000, but we could probably
Russell Kingf06b97f2006-12-11 22:29:16 +000035 * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
Linus Torvalds1da177e2005-04-16 15:20:36 -070036 */
Russell King72a20e22011-01-04 19:04:00 +000037#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
Russell Kingf06b97f2006-12-11 22:29:16 +000038#if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
39#error KERNEL_RAM_VADDR must start at 0xXXXX8000
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#endif
41
Catalin Marinas1b6ba462011-11-22 17:30:29 +000042#ifdef CONFIG_ARM_LPAE
43 /* LPAE requires an additional page for the PGD */
44#define PG_DIR_SIZE 0x5000
45#define PMD_ORDER 3
46#else
Catalin Marinase73fc882011-08-23 14:07:23 +010047#define PG_DIR_SIZE 0x4000
48#define PMD_ORDER 2
Catalin Marinas1b6ba462011-11-22 17:30:29 +000049#endif
Catalin Marinase73fc882011-08-23 14:07:23 +010050
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 .globl swapper_pg_dir
Catalin Marinase73fc882011-08-23 14:07:23 +010052 .equ swapper_pg_dir, KERNEL_RAM_VADDR - PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Russell King72a20e22011-01-04 19:04:00 +000054 .macro pgtbl, rd, phys
Christopher Covington2ab4e8c2014-01-21 16:25:34 +010055 add \rd, \phys, #TEXT_OFFSET
56 sub \rd, \rd, #PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 .endm
Nicolas Pitre37d07b72005-10-29 21:44:56 +010058
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/*
60 * Kernel startup entry point.
61 * ---------------------------
62 *
63 * This is normally called from the decompressor code. The requirements
64 * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
Grant Likely4c2896e2011-04-28 14:27:20 -060065 * r1 = machine nr, r2 = atags or dtb pointer.
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 *
67 * This code is mostly position independent, so if you link the kernel at
68 * 0xc0008000, you call this at __pa(0xc0008000).
69 *
70 * See linux/arch/arm/tools/mach-types for the complete list of machine
71 * numbers for r1.
72 *
73 * We're trying to keep crap to a minimum; DO NOT add any machine specific
74 * crap here - that's what the boot loader (or in extreme, well justified
75 * circumstances, zImage) is for.
76 */
Dave Martin540b5732011-07-13 15:53:30 +010077 .arm
78
Tim Abbott2abc1c52009-10-02 16:32:46 -040079 __HEAD
Linus Torvalds1da177e2005-04-16 15:20:36 -070080ENTRY(stext)
Ben Dooks97bcb0f2013-02-01 09:40:42 +000081 ARM_BE8(setend be ) @ ensure we are in BE8 mode
Dave Martin540b5732011-07-13 15:53:30 +010082
Russell King14327c62015-04-21 14:17:25 +010083 THUMB( badr r9, 1f ) @ Kernel is always entered in ARM.
Dave Martin540b5732011-07-13 15:53:30 +010084 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
85 THUMB( .thumb ) @ switch to Thumb now.
86 THUMB(1: )
87
Dave Martin80c59da2012-02-09 08:47:17 -080088#ifdef CONFIG_ARM_VIRT_EXT
89 bl __hyp_stub_install
90#endif
91 @ ensure svc mode and all interrupts masked
92 safe_svcmode_maskall r9
93
Russell King0f44ba12006-02-24 21:04:56 +000094 mrc p15, 0, r9, c0, c0 @ get processor id
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 bl __lookup_processor_type @ r5=procinfo r9=cpuid
96 movs r10, r5 @ invalid processor (r5=0)?
Dave Martina75e52482010-11-29 19:43:28 +010097 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King3c0bdac2005-11-25 15:43:22 +000098 beq __error_p @ yes, error 'p'
Russell King0eb0511d2010-11-22 12:06:28 +000099
Catalin Marinas294064f2012-01-09 12:24:47 +0100100#ifdef CONFIG_ARM_LPAE
101 mrc p15, 0, r3, c0, c1, 4 @ read ID_MMFR0
102 and r3, r3, #0xf @ extract VMSA support
103 cmp r3, #5 @ long-descriptor translation table format?
104 THUMB( it lo ) @ force fixup-able long branch encoding
Thomas Petazzonib3634572014-02-18 17:02:54 +0100105 blo __error_lpae @ only classic page table format
Catalin Marinas294064f2012-01-09 12:24:47 +0100106#endif
107
Russell King72a20e22011-01-04 19:04:00 +0000108#ifndef CONFIG_XIP_KERNEL
109 adr r3, 2f
110 ldmia r3, {r4, r8}
111 sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
112 add r8, r8, r4 @ PHYS_OFFSET
113#else
Russell Kingb713aa02013-12-10 19:21:08 +0000114 ldr r8, =PLAT_PHYS_OFFSET @ always constant in this case
Russell King72a20e22011-01-04 19:04:00 +0000115#endif
116
Russell King0eb0511d2010-11-22 12:06:28 +0000117 /*
Grant Likely4c2896e2011-04-28 14:27:20 -0600118 * r1 = machine no, r2 = atags or dtb,
Russell King72a20e22011-01-04 19:04:00 +0000119 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Russell King0eb0511d2010-11-22 12:06:28 +0000120 */
Bill Gatliff9d20fdd2007-05-31 22:02:22 +0100121 bl __vet_atags
Russell Kingf00ec482010-09-04 10:47:48 +0100122#ifdef CONFIG_SMP_ON_UP
123 bl __fixup_smp
124#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000125#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
126 bl __fixup_pv_table
127#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 bl __create_page_tables
129
130 /*
131 * The following calls CPU specific code in a position independent
132 * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
Russell King6fc31d52011-01-12 17:50:42 +0000133 * xxx_proc_info structure selected by __lookup_processor_type
Russell Kingb2c3e382015-04-04 20:09:46 +0100134 * above.
135 *
136 * The processor init function will be called with:
137 * r1 - machine type
138 * r2 - boot data (atags/dt) pointer
139 * r4 - translation table base (low word)
140 * r5 - translation table base (high word, if LPAE)
141 * r8 - translation table base 1 (pfn if LPAE)
142 * r9 - cpuid
143 * r13 - virtual address for __enable_mmu -> __turn_mmu_on
144 *
145 * On return, the CPU will be ready for the MMU to be turned on,
146 * r0 will hold the CPU control register value, r1, r2, r4, and
147 * r9 will be preserved. r5 will also be preserved if LPAE.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 */
Russell Kinga4ae4132010-10-04 16:22:34 +0100149 ldr r13, =__mmap_switched @ address to jump to after
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 @ mmu has been enabled
Russell King14327c62015-04-21 14:17:25 +0100151 badr lr, 1f @ return (PIC) address
Russell Kingb2c3e382015-04-04 20:09:46 +0100152#ifdef CONFIG_ARM_LPAE
153 mov r5, #0 @ high TTBR0
154 mov r8, r4, lsr #12 @ TTBR1 is swapper_pg_dir pfn
155#else
Catalin Marinasd4279582011-05-26 11:22:44 +0100156 mov r8, r4 @ set TTBR1 to swapper_pg_dir
Russell Kingb2c3e382015-04-04 20:09:46 +0100157#endif
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100158 ldr r12, [r10, #PROCINFO_INITFUNC]
159 add r12, r12, r10
160 ret r12
Russell King00945012010-10-04 17:56:13 +01001611: b __enable_mmu
Catalin Marinas93ed3972008-08-28 11:22:32 +0100162ENDPROC(stext)
Russell Kinga4ae4132010-10-04 16:22:34 +0100163 .ltorg
Russell King72a20e22011-01-04 19:04:00 +0000164#ifndef CONFIG_XIP_KERNEL
1652: .long .
166 .long PAGE_OFFSET
167#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169/*
170 * Setup the initial page tables. We only setup the barest
171 * amount which are required to get the kernel running, which
172 * generally means mapping in the kernel code.
173 *
Russell King72a20e22011-01-04 19:04:00 +0000174 * r8 = phys_offset, r9 = cpuid, r10 = procinfo
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 *
176 * Returns:
Russell King786f1b72010-10-04 17:51:54 +0100177 * r0, r3, r5-r7 corrupted
Russell Kingb2c3e382015-04-04 20:09:46 +0100178 * r4 = physical page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180__create_page_tables:
Russell King72a20e22011-01-04 19:04:00 +0000181 pgtbl r4, r8 @ page table address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183 /*
Catalin Marinase73fc882011-08-23 14:07:23 +0100184 * Clear the swapper page table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 */
186 mov r0, r4
187 mov r3, #0
Catalin Marinase73fc882011-08-23 14:07:23 +0100188 add r6, r0, #PG_DIR_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891: str r3, [r0], #4
190 str r3, [r0], #4
191 str r3, [r0], #4
192 str r3, [r0], #4
193 teq r0, r6
194 bne 1b
195
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000196#ifdef CONFIG_ARM_LPAE
197 /*
198 * Build the PGD table (first level) to point to the PMD table. A PGD
199 * entry is 64-bit wide.
200 */
201 mov r0, r4
202 add r3, r4, #0x1000 @ first PMD table address
203 orr r3, r3, #3 @ PGD block type
204 mov r6, #4 @ PTRS_PER_PGD
205 mov r7, #1 << (55 - 32) @ L_PGD_SWAPPER
Will Deacond61947a2013-02-28 17:46:16 +01002061:
207#ifdef CONFIG_CPU_ENDIAN_BE8
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000208 str r7, [r0], #4 @ set top PGD entry bits
Will Deacond61947a2013-02-28 17:46:16 +0100209 str r3, [r0], #4 @ set bottom PGD entry bits
210#else
211 str r3, [r0], #4 @ set bottom PGD entry bits
212 str r7, [r0], #4 @ set top PGD entry bits
213#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000214 add r3, r3, #0x1000 @ next PMD table
215 subs r6, r6, #1
216 bne 1b
217
218 add r4, r4, #0x1000 @ point to the PMD tables
Will Deacond61947a2013-02-28 17:46:16 +0100219#ifdef CONFIG_CPU_ENDIAN_BE8
220 add r4, r4, #4 @ we only write the bottom word
221#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000222#endif
223
Russell King8799ee92006-06-29 18:24:21 +0100224 ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226 /*
Russell King786f1b72010-10-04 17:51:54 +0100227 * Create identity mapping to cater for __enable_mmu.
228 * This identity mapping will be removed by paging_init().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 */
Will Deacon72662e02011-11-23 12:03:27 +0000230 adr r0, __turn_mmu_on_loc
Russell King786f1b72010-10-04 17:51:54 +0100231 ldmia r0, {r3, r5, r6}
232 sub r0, r0, r3 @ virt->phys offset
Will Deacon72662e02011-11-23 12:03:27 +0000233 add r5, r5, r0 @ phys __turn_mmu_on
234 add r6, r6, r0 @ phys __turn_mmu_on_end
Catalin Marinase73fc882011-08-23 14:07:23 +0100235 mov r5, r5, lsr #SECTION_SHIFT
236 mov r6, r6, lsr #SECTION_SHIFT
Russell King786f1b72010-10-04 17:51:54 +0100237
Catalin Marinase73fc882011-08-23 14:07:23 +01002381: orr r3, r7, r5, lsl #SECTION_SHIFT @ flags + kernel base
239 str r3, [r4, r5, lsl #PMD_ORDER] @ identity mapping
240 cmp r5, r6
241 addlo r5, r5, #1 @ next section
242 blo 1b
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
244 /*
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100245 * Map our RAM from the start to the end of the kernel .bss section.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 */
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100247 add r0, r4, #PAGE_OFFSET >> (SECTION_SHIFT - PMD_ORDER)
248 ldr r6, =(_end - 1)
249 orr r3, r8, r7
250 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
2511: str r3, [r0], #1 << PMD_ORDER
252 add r3, r3, #1 << SECTION_SHIFT
253 cmp r0, r6
254 bls 1b
255
256#ifdef CONFIG_XIP_KERNEL
257 /*
258 * Map the kernel image separately as it is not located in RAM.
259 */
260#define XIP_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
Russell King786f1b72010-10-04 17:51:54 +0100261 mov r3, pc
Catalin Marinase73fc882011-08-23 14:07:23 +0100262 mov r3, r3, lsr #SECTION_SHIFT
263 orr r3, r7, r3, lsl #SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100264 add r0, r4, #(XIP_START & 0xff000000) >> (SECTION_SHIFT - PMD_ORDER)
265 str r3, [r0, #((XIP_START & 0x00f00000) >> SECTION_SHIFT) << PMD_ORDER]!
266 ldr r6, =(_edata_loc - 1)
Catalin Marinase73fc882011-08-23 14:07:23 +0100267 add r0, r0, #1 << PMD_ORDER
268 add r6, r4, r6, lsr #(SECTION_SHIFT - PMD_ORDER)
Nicolas Pitree98ff7f2007-02-22 16:18:09 +01002691: cmp r0, r6
Catalin Marinase73fc882011-08-23 14:07:23 +0100270 add r3, r3, #1 << SECTION_SHIFT
271 strls r3, [r0], #1 << PMD_ORDER
Nicolas Pitree98ff7f2007-02-22 16:18:09 +0100272 bls 1b
Nicolas Pitreec3622d2007-02-21 15:32:28 +0100273#endif
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 /*
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100276 * Then map boot params address in r2 if specified.
Nicolas Pitre6f16f492013-01-15 18:51:32 +0100277 * We map 2 sections in case the ATAGs/DTB crosses a section boundary.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100279 mov r0, r2, lsr #SECTION_SHIFT
280 movs r0, r0, lsl #SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100281 subne r3, r0, r8
282 addne r3, r3, #PAGE_OFFSET
283 addne r3, r4, r3, lsr #(SECTION_SHIFT - PMD_ORDER)
284 orrne r6, r7, r0
Nicolas Pitre6f16f492013-01-15 18:51:32 +0100285 strne r6, [r3], #1 << PMD_ORDER
286 addne r6, r6, #1 << SECTION_SHIFT
Nicolas Pitre9fa16b72012-07-04 04:58:12 +0100287 strne r6, [r3]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Paul Bolle4e1db262013-04-03 12:24:45 +0100289#if defined(CONFIG_ARM_LPAE) && defined(CONFIG_CPU_ENDIAN_BE8)
Will Deacond61947a2013-02-28 17:46:16 +0100290 sub r4, r4, #4 @ Fixup page table pointer
291 @ for 64-bit descriptors
292#endif
293
Russell Kingc77b0422005-07-01 11:56:55 +0100294#ifdef CONFIG_DEBUG_LL
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100295#if !defined(CONFIG_DEBUG_ICEDCC) && !defined(CONFIG_DEBUG_SEMIHOSTING)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 /*
297 * Map in IO space for serial debugging.
298 * This allows debug messages to be output
299 * via a serial console before paging_init.
300 */
Nicolas Pitre639da5e2011-08-31 22:55:46 -0400301 addruart r7, r3, r0
Jeremy Kerrc2933932010-07-07 11:19:48 +0800302
Catalin Marinase73fc882011-08-23 14:07:23 +0100303 mov r3, r3, lsr #SECTION_SHIFT
304 mov r3, r3, lsl #PMD_ORDER
Jeremy Kerrc2933932010-07-07 11:19:48 +0800305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 add r0, r4, r3
Catalin Marinase73fc882011-08-23 14:07:23 +0100307 mov r3, r7, lsr #SECTION_SHIFT
Jeremy Kerrc2933932010-07-07 11:19:48 +0800308 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Catalin Marinase73fc882011-08-23 14:07:23 +0100309 orr r3, r7, r3, lsl #SECTION_SHIFT
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000310#ifdef CONFIG_ARM_LPAE
311 mov r7, #1 << (54 - 32) @ XN
Will Deacond61947a2013-02-28 17:46:16 +0100312#ifdef CONFIG_CPU_ENDIAN_BE8
313 str r7, [r0], #4
314 str r3, [r0], #4
315#else
316 str r3, [r0], #4
317 str r7, [r0], #4
318#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000319#else
320 orr r3, r3, #PMD_SECT_XN
Nicolas Pitref67860a72012-03-18 20:29:42 +0100321 str r3, [r0], #4
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000322#endif
Jeremy Kerrc2933932010-07-07 11:19:48 +0800323
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100324#else /* CONFIG_DEBUG_ICEDCC || CONFIG_DEBUG_SEMIHOSTING */
325 /* we don't need any serial debugging mappings */
Jeremy Kerrc2933932010-07-07 11:19:48 +0800326 ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
Nicolas Pitre9b5a1462012-02-22 21:58:03 +0100327#endif
Jeremy Kerrc2933932010-07-07 11:19:48 +0800328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329#if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
330 /*
Russell King3c0bdac2005-11-25 15:43:22 +0000331 * If we're using the NetWinder or CATS, we also need to map
332 * in the 16550-type serial port for the debug messages
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100334 add r0, r4, #0xff000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100335 orr r3, r7, #0x7c000000
336 str r3, [r0]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338#ifdef CONFIG_ARCH_RPC
339 /*
340 * Map in screen at 0x02000000 & SCREEN2_BASE
341 * Similar reasons here - for debug. This is
342 * only for Acorn RiscPC architectures.
343 */
Catalin Marinase73fc882011-08-23 14:07:23 +0100344 add r0, r4, #0x02000000 >> (SECTION_SHIFT - PMD_ORDER)
Russell Kingc77b0422005-07-01 11:56:55 +0100345 orr r3, r7, #0x02000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346 str r3, [r0]
Catalin Marinase73fc882011-08-23 14:07:23 +0100347 add r0, r4, #0xd8000000 >> (SECTION_SHIFT - PMD_ORDER)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 str r3, [r0]
349#endif
Russell Kingc77b0422005-07-01 11:56:55 +0100350#endif
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000351#ifdef CONFIG_ARM_LPAE
352 sub r4, r4, #0x1000 @ point to the PGD table
353#endif
Russell King6ebbf2c2014-06-30 16:29:12 +0100354 ret lr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100355ENDPROC(__create_page_tables)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356 .ltorg
Dave Martin4f79a5d2010-11-29 19:43:24 +0100357 .align
Will Deacon72662e02011-11-23 12:03:27 +0000358__turn_mmu_on_loc:
Russell King786f1b72010-10-04 17:51:54 +0100359 .long .
Will Deacon72662e02011-11-23 12:03:27 +0000360 .long __turn_mmu_on
361 .long __turn_mmu_on_end
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
Russell King00945012010-10-04 17:56:13 +0100363#if defined(CONFIG_SMP)
Russell King24491892013-07-31 11:37:17 +0100364 .text
Stephen Boydbafe5862015-01-31 00:25:30 +0100365 .arm
Yingjoe Chenc07b5fd2015-05-18 09:04:31 +0100366ENTRY(secondary_startup_arm)
Russell King14327c62015-04-21 14:17:25 +0100367 THUMB( badr r9, 1f ) @ Kernel is entered in ARM.
Stephen Boydbafe5862015-01-31 00:25:30 +0100368 THUMB( bx r9 ) @ If this is a Thumb-2 kernel,
369 THUMB( .thumb ) @ switch to Thumb now.
370 THUMB(1: )
Russell King00945012010-10-04 17:56:13 +0100371ENTRY(secondary_startup)
372 /*
373 * Common entry point for secondary CPUs.
374 *
375 * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
376 * the processor type - there is no need to check the machine type
377 * as it has already been validated by the primary processor.
378 */
Ben Dooks97bcb0f2013-02-01 09:40:42 +0000379
380 ARM_BE8(setend be) @ ensure we are in BE8 mode
381
Dave Martin80c59da2012-02-09 08:47:17 -0800382#ifdef CONFIG_ARM_VIRT_EXT
Marc Zyngier6e484be2013-01-04 17:44:14 +0000383 bl __hyp_stub_install_secondary
Dave Martin80c59da2012-02-09 08:47:17 -0800384#endif
385 safe_svcmode_maskall r9
386
Russell King00945012010-10-04 17:56:13 +0100387 mrc p15, 0, r9, c0, c0 @ get processor id
388 bl __lookup_processor_type
389 movs r10, r5 @ invalid processor?
390 moveq r0, #'p' @ yes, error 'p'
Dave Martina75e52482010-11-29 19:43:28 +0100391 THUMB( it eq ) @ force fixup-able long branch encoding
Russell King00945012010-10-04 17:56:13 +0100392 beq __error_p
393
394 /*
395 * Use the page tables supplied from __cpu_up.
396 */
397 adr r4, __secondary_data
398 ldmia r4, {r5, r7, r12} @ address to jump to after
Catalin Marinasd4279582011-05-26 11:22:44 +0100399 sub lr, r4, r5 @ mmu has been enabled
Russell Kingb2c3e382015-04-04 20:09:46 +0100400 add r3, r7, lr
Nicolas Pitrebc2eca92018-11-09 04:26:39 +0100401 ldrd r4, r5, [r3, #0] @ get secondary_data.pgdir
Gregory CLEMENT998ef5d2015-08-06 15:07:04 +0100402ARM_BE8(eor r4, r4, r5) @ Swap r5 and r4 in BE:
403ARM_BE8(eor r5, r4, r5) @ it can be done in 3 steps
404ARM_BE8(eor r4, r4, r5) @ without using a temp reg.
Russell Kingb2c3e382015-04-04 20:09:46 +0100405 ldr r8, [r3, #8] @ get secondary_data.swapper_pg_dir
Russell King14327c62015-04-21 14:17:25 +0100406 badr lr, __enable_mmu @ return address
Russell King00945012010-10-04 17:56:13 +0100407 mov r13, r12 @ __secondary_switched address
Ard Biesheuvelbf357062015-03-18 07:29:32 +0100408 ldr r12, [r10, #PROCINFO_INITFUNC]
409 add r12, r12, r10 @ initialise processor
410 @ (return control reg)
411 ret r12
Russell King00945012010-10-04 17:56:13 +0100412ENDPROC(secondary_startup)
Stephen Boydbafe5862015-01-31 00:25:30 +0100413ENDPROC(secondary_startup_arm)
Russell King00945012010-10-04 17:56:13 +0100414
415 /*
416 * r6 = &secondary_data
417 */
418ENTRY(__secondary_switched)
Russell Kingb2c3e382015-04-04 20:09:46 +0100419 ldr sp, [r7, #12] @ get secondary_data.stack
Russell King00945012010-10-04 17:56:13 +0100420 mov fp, #0
421 b secondary_start_kernel
422ENDPROC(__secondary_switched)
423
Dave Martin4f79a5d2010-11-29 19:43:24 +0100424 .align
425
Russell King00945012010-10-04 17:56:13 +0100426 .type __secondary_data, %object
427__secondary_data:
428 .long .
429 .long secondary_data
430 .long __secondary_switched
431#endif /* defined(CONFIG_SMP) */
432
433
434
435/*
436 * Setup common bits before finally enabling the MMU. Essentially
437 * this is just loading the page table pointer and domain access
Russell Kingb2c3e382015-04-04 20:09:46 +0100438 * registers. All these registers need to be preserved by the
439 * processor setup function (or set in the case of r0)
Russell King865a4fa2010-10-04 18:02:59 +0100440 *
441 * r0 = cp#15 control register
442 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600443 * r2 = atags or dtb pointer
Russell Kingb2c3e382015-04-04 20:09:46 +0100444 * r4 = TTBR pointer (low word)
445 * r5 = TTBR pointer (high word if LPAE)
Russell King865a4fa2010-10-04 18:02:59 +0100446 * r9 = processor ID
447 * r13 = *virtual* address to jump to upon completion
Russell King00945012010-10-04 17:56:13 +0100448 */
449__enable_mmu:
Catalin Marinas8428e842011-11-07 18:05:53 +0100450#if defined(CONFIG_ALIGNMENT_TRAP) && __LINUX_ARM_ARCH__ < 6
Russell King00945012010-10-04 17:56:13 +0100451 orr r0, r0, #CR_A
452#else
453 bic r0, r0, #CR_A
454#endif
455#ifdef CONFIG_CPU_DCACHE_DISABLE
456 bic r0, r0, #CR_C
457#endif
458#ifdef CONFIG_CPU_BPREDICT_DISABLE
459 bic r0, r0, #CR_Z
460#endif
461#ifdef CONFIG_CPU_ICACHE_DISABLE
462 bic r0, r0, #CR_I
463#endif
Russell Kingb2c3e382015-04-04 20:09:46 +0100464#ifdef CONFIG_ARM_LPAE
465 mcrr p15, 0, r4, r5, c2 @ load TTBR0
466#else
Russell King01713562015-08-21 09:23:26 +0100467 mov r5, #DACR_INIT
Russell King00945012010-10-04 17:56:13 +0100468 mcr p15, 0, r5, c3, c0, 0 @ load domain access register
469 mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000470#endif
Russell King00945012010-10-04 17:56:13 +0100471 b __turn_mmu_on
472ENDPROC(__enable_mmu)
473
474/*
475 * Enable the MMU. This completely changes the structure of the visible
476 * memory space. You will not be able to trace execution through this.
477 * If you have an enquiry about this, *please* check the linux-arm-kernel
478 * mailing list archives BEFORE sending another post to the list.
479 *
480 * r0 = cp#15 control register
Russell King865a4fa2010-10-04 18:02:59 +0100481 * r1 = machine ID
Grant Likely4c2896e2011-04-28 14:27:20 -0600482 * r2 = atags or dtb pointer
Russell King865a4fa2010-10-04 18:02:59 +0100483 * r9 = processor ID
Russell King00945012010-10-04 17:56:13 +0100484 * r13 = *virtual* address to jump to upon completion
485 *
486 * other registers depend on the function called upon completion
487 */
488 .align 5
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000489 .pushsection .idmap.text, "ax"
490ENTRY(__turn_mmu_on)
Russell King00945012010-10-04 17:56:13 +0100491 mov r0, r0
Will Deacond675d0b2011-11-22 17:30:28 +0000492 instr_sync
Russell King00945012010-10-04 17:56:13 +0100493 mcr p15, 0, r0, c1, c0, 0 @ write control reg
494 mrc p15, 0, r3, c0, c0, 0 @ read id reg
Will Deacond675d0b2011-11-22 17:30:28 +0000495 instr_sync
Russell King00945012010-10-04 17:56:13 +0100496 mov r3, r3
497 mov r3, r13
Russell King6ebbf2c2014-06-30 16:29:12 +0100498 ret r3
Will Deacon72662e02011-11-23 12:03:27 +0000499__turn_mmu_on_end:
Russell King00945012010-10-04 17:56:13 +0100500ENDPROC(__turn_mmu_on)
Will Deacon4e8ee7d2011-11-23 12:26:25 +0000501 .popsection
Russell King00945012010-10-04 17:56:13 +0100502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
Russell Kingf00ec482010-09-04 10:47:48 +0100504#ifdef CONFIG_SMP_ON_UP
Rob Herring1dc54552014-04-16 15:38:26 +0100505 __HEAD
Russell Kingf00ec482010-09-04 10:47:48 +0100506__fixup_smp:
Russell Kinge98ff0f2011-01-30 16:40:20 +0000507 and r3, r9, #0x000f0000 @ architecture version
508 teq r3, #0x000f0000 @ CPU ID supported?
Russell Kingf00ec482010-09-04 10:47:48 +0100509 bne __fixup_smp_on_up @ no, assume UP
510
Russell Kinge98ff0f2011-01-30 16:40:20 +0000511 bic r3, r9, #0x00ff0000
512 bic r3, r3, #0x0000000f @ mask 0xff00fff0
513 mov r4, #0x41000000
Russell King0eb0511d2010-11-22 12:06:28 +0000514 orr r4, r4, #0x0000b000
Russell Kinge98ff0f2011-01-30 16:40:20 +0000515 orr r4, r4, #0x00000020 @ val 0x4100b020
516 teq r3, r4 @ ARM 11MPCore?
Russell King6ebbf2c2014-06-30 16:29:12 +0100517 reteq lr @ yes, assume SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100518
519 mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
Russell Kinge98ff0f2011-01-30 16:40:20 +0000520 and r0, r0, #0xc0000000 @ multiprocessing extensions and
521 teq r0, #0x80000000 @ not part of a uniprocessor system?
Santosh Shilimkarbc41b872013-09-27 21:56:31 +0100522 bne __fixup_smp_on_up @ no, assume UP
523
524 @ Core indicates it is SMP. Check for Aegis SOC where a single
525 @ Cortex-A9 CPU is present but SMP operations fault.
526 mov r4, #0x41000000
527 orr r4, r4, #0x0000c000
528 orr r4, r4, #0x00000090
529 teq r3, r4 @ Check for ARM Cortex-A9
Russell King6ebbf2c2014-06-30 16:29:12 +0100530 retne lr @ Not ARM Cortex-A9,
Santosh Shilimkarbc41b872013-09-27 21:56:31 +0100531
532 @ If a future SoC *does* use 0x0 as the PERIPH_BASE, then the
533 @ below address check will need to be #ifdef'd or equivalent
534 @ for the Aegis platform.
535 mrc p15, 4, r0, c15, c0 @ get SCU base address
536 teq r0, #0x0 @ '0' on actual UP A9 hardware
537 beq __fixup_smp_on_up @ So its an A9 UP
538 ldr r0, [r0, #4] @ read SCU Config
Victor Kamensky10593b22013-11-07 08:42:40 +0100539ARM_BE8(rev r0, r0) @ byteswap if big endian
Santosh Shilimkarbc41b872013-09-27 21:56:31 +0100540 and r0, r0, #0x3 @ number of CPUs
541 teq r0, #0x0 @ is 1?
Russell King6ebbf2c2014-06-30 16:29:12 +0100542 retne lr
Russell Kingf00ec482010-09-04 10:47:48 +0100543
544__fixup_smp_on_up:
545 adr r0, 1f
Russell King0eb0511d2010-11-22 12:06:28 +0000546 ldmia r0, {r3 - r5}
Russell Kingf00ec482010-09-04 10:47:48 +0100547 sub r3, r0, r3
Russell King0eb0511d2010-11-22 12:06:28 +0000548 add r4, r4, r3
549 add r5, r5, r3
Russell King4a9cb362011-02-10 15:25:18 +0000550 b __do_fixup_smp_on_up
Russell Kingf00ec482010-09-04 10:47:48 +0100551ENDPROC(__fixup_smp)
552
Dave Martin4f79a5d2010-11-29 19:43:24 +0100553 .align
Russell Kingf00ec482010-09-04 10:47:48 +01005541: .word .
555 .word __smpalt_begin
556 .word __smpalt_end
557
558 .pushsection .data
Russell King1abd3502017-07-26 12:49:31 +0100559 .align 2
Russell Kingf00ec482010-09-04 10:47:48 +0100560 .globl smp_on_up
561smp_on_up:
562 ALT_SMP(.long 1)
563 ALT_UP(.long 0)
564 .popsection
Russell Kingf00ec482010-09-04 10:47:48 +0100565#endif
566
Russell King4a9cb362011-02-10 15:25:18 +0000567 .text
568__do_fixup_smp_on_up:
569 cmp r4, r5
Russell King6ebbf2c2014-06-30 16:29:12 +0100570 reths lr
Russell King4a9cb362011-02-10 15:25:18 +0000571 ldmia r4!, {r0, r6}
572 ARM( str r6, [r0, r3] )
573 THUMB( add r0, r0, r3 )
574#ifdef __ARMEB__
575 THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
576#endif
577 THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
578 THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
579 THUMB( strh r6, [r0] )
580 b __do_fixup_smp_on_up
581ENDPROC(__do_fixup_smp_on_up)
582
583ENTRY(fixup_smp)
584 stmfd sp!, {r4 - r6, lr}
585 mov r4, r0
586 add r5, r0, r1
587 mov r3, #0
588 bl __do_fixup_smp_on_up
589 ldmfd sp!, {r4 - r6, pc}
590ENDPROC(fixup_smp)
591
Sricharan R830fd4d2013-10-29 07:29:56 +0100592#ifdef __ARMEB__
Sricharan Rf52bb722013-07-29 20:26:22 +0530593#define LOW_OFFSET 0x4
594#define HIGH_OFFSET 0x0
595#else
596#define LOW_OFFSET 0x0
597#define HIGH_OFFSET 0x4
598#endif
599
Russell Kingdc21af92011-01-04 19:09:43 +0000600#ifdef CONFIG_ARM_PATCH_PHYS_VIRT
601
602/* __fixup_pv_table - patch the stub instructions with the delta between
603 * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
604 * can be expressed by an immediate shifter operand. The stub instruction
605 * has a form of '(add|sub) rd, rn, #imm'.
606 */
607 __HEAD
608__fixup_pv_table:
609 adr r0, 1f
Sricharan Rf52bb722013-07-29 20:26:22 +0530610 ldmia r0, {r3-r7}
611 mvn ip, #0
612 subs r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
Russell Kingdc21af92011-01-04 19:09:43 +0000613 add r4, r4, r3 @ adjust table start address
614 add r5, r5, r3 @ adjust table end address
Russell Kinge26a9e02014-03-25 19:45:31 +0000615 add r6, r6, r3 @ adjust __pv_phys_pfn_offset address
Sricharan Rf52bb722013-07-29 20:26:22 +0530616 add r7, r7, r3 @ adjust __pv_offset address
Masahiro Yamada7a061922015-01-20 03:49:35 +0100617 mov r0, r8, lsr #PAGE_SHIFT @ convert to PFN
Victor Kamenskye3892e92014-04-22 02:25:36 +0100618 str r0, [r6] @ save computed PHYS_OFFSET to __pv_phys_pfn_offset
Sricharan Rf52bb722013-07-29 20:26:22 +0530619 strcc ip, [r7, #HIGH_OFFSET] @ save to __pv_offset high bits
Russell Kingdc21af92011-01-04 19:09:43 +0000620 mov r6, r3, lsr #24 @ constant for add/sub instructions
621 teq r3, r6, lsl #24 @ must be 16MiB aligned
Nicolas Pitreb511d752011-02-21 06:53:35 +0100622THUMB( it ne @ cross section branch )
Russell Kingdc21af92011-01-04 19:09:43 +0000623 bne __error
Sricharan Rf52bb722013-07-29 20:26:22 +0530624 str r3, [r7, #LOW_OFFSET] @ save to __pv_offset low bits
Russell Kingdc21af92011-01-04 19:09:43 +0000625 b __fixup_a_pv_table
626ENDPROC(__fixup_pv_table)
627
628 .align
6291: .long .
630 .long __pv_table_begin
631 .long __pv_table_end
Russell Kinge26a9e02014-03-25 19:45:31 +00006322: .long __pv_phys_pfn_offset
Sricharan Rf52bb722013-07-29 20:26:22 +0530633 .long __pv_offset
Russell Kingdc21af92011-01-04 19:09:43 +0000634
635 .text
636__fixup_a_pv_table:
Sricharan Rf52bb722013-07-29 20:26:22 +0530637 adr r0, 3f
638 ldr r6, [r0]
639 add r6, r6, r3
640 ldr r0, [r6, #HIGH_OFFSET] @ pv_offset high word
641 ldr r6, [r6, #LOW_OFFSET] @ pv_offset low word
642 mov r6, r6, lsr #24
643 cmn r0, #1
Nicolas Pitreb511d752011-02-21 06:53:35 +0100644#ifdef CONFIG_THUMB2_KERNEL
Sricharan Rf52bb722013-07-29 20:26:22 +0530645 moveq r0, #0x200000 @ set bit 21, mov to mvn instruction
Nicolas Pitredaece592011-08-12 00:14:29 +0100646 lsls r6, #24
647 beq 2f
Nicolas Pitreb511d752011-02-21 06:53:35 +0100648 clz r7, r6
649 lsr r6, #24
650 lsl r6, r7
651 bic r6, #0x0080
652 lsrs r7, #1
653 orrcs r6, #0x0080
654 orr r6, r6, r7, lsl #12
655 orr r6, #0x4000
Nicolas Pitredaece592011-08-12 00:14:29 +0100656 b 2f
6571: add r7, r3
658 ldrh ip, [r7, #2]
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100659ARM_BE8(rev16 ip, ip)
Sricharan Rf52bb722013-07-29 20:26:22 +0530660 tst ip, #0x4000
661 and ip, #0x8f00
662 orrne ip, r6 @ mask in offset bits 31-24
663 orreq ip, r0 @ mask in offset bits 7-0
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100664ARM_BE8(rev16 ip, ip)
Nicolas Pitreb511d752011-02-21 06:53:35 +0100665 strh ip, [r7, #2]
Russell King20989902013-10-28 00:43:41 +0000666 bne 2f
667 ldrh ip, [r7]
668ARM_BE8(rev16 ip, ip)
669 bic ip, #0x20
670 orr ip, ip, r0, lsr #16
671ARM_BE8(rev16 ip, ip)
672 strh ip, [r7]
Nicolas Pitredaece592011-08-12 00:14:29 +01006732: cmp r4, r5
Nicolas Pitreb511d752011-02-21 06:53:35 +0100674 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100675 bcc 1b
Nicolas Pitreb511d752011-02-21 06:53:35 +0100676 bx lr
677#else
Victor Kamenskyd9a790d2013-11-07 08:42:42 +0100678#ifdef CONFIG_CPU_ENDIAN_BE8
679 moveq r0, #0x00004000 @ set bit 22, mov to mvn instruction
680#else
Sricharan Rf52bb722013-07-29 20:26:22 +0530681 moveq r0, #0x400000 @ set bit 22, mov to mvn instruction
Victor Kamenskyd9a790d2013-11-07 08:42:42 +0100682#endif
Nicolas Pitredaece592011-08-12 00:14:29 +0100683 b 2f
6841: ldr ip, [r7, r3]
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100685#ifdef CONFIG_CPU_ENDIAN_BE8
686 @ in BE8, we load data in BE, but instructions still in LE
687 bic ip, ip, #0xff000000
Russell King20989902013-10-28 00:43:41 +0000688 tst ip, #0x000f0000 @ check the rotation field
689 orrne ip, ip, r6, lsl #24 @ mask in offset bits 31-24
690 biceq ip, ip, #0x00004000 @ clear bit 22
Victor Kamenskyd9a790d2013-11-07 08:42:42 +0100691 orreq ip, ip, r0 @ mask in offset bits 7-0
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100692#else
Russell Kingdc21af92011-01-04 19:09:43 +0000693 bic ip, ip, #0x000000ff
Sricharan Rf52bb722013-07-29 20:26:22 +0530694 tst ip, #0xf00 @ check the rotation field
695 orrne ip, ip, r6 @ mask in offset bits 31-24
696 biceq ip, ip, #0x400000 @ clear bit 22
697 orreq ip, ip, r0 @ mask in offset bits 7-0
Ben Dooks2f9bf9b2013-02-01 16:23:08 +0100698#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000699 str ip, [r7, r3]
Nicolas Pitredaece592011-08-12 00:14:29 +01007002: cmp r4, r5
Russell Kingdc21af92011-01-04 19:09:43 +0000701 ldrcc r7, [r4], #4 @ use branch for delay slot
Nicolas Pitredaece592011-08-12 00:14:29 +0100702 bcc 1b
Russell King6ebbf2c2014-06-30 16:29:12 +0100703 ret lr
Nicolas Pitreb511d752011-02-21 06:53:35 +0100704#endif
Russell Kingdc21af92011-01-04 19:09:43 +0000705ENDPROC(__fixup_a_pv_table)
706
Sricharan R830fd4d2013-10-29 07:29:56 +0100707 .align
Sricharan Rf52bb722013-07-29 20:26:22 +05307083: .long __pv_offset
709
Russell Kingdc21af92011-01-04 19:09:43 +0000710ENTRY(fixup_pv_table)
711 stmfd sp!, {r4 - r7, lr}
Russell Kingdc21af92011-01-04 19:09:43 +0000712 mov r3, #0 @ no offset
713 mov r4, r0 @ r0 = table start
714 add r5, r0, r1 @ r1 = table size
Russell Kingdc21af92011-01-04 19:09:43 +0000715 bl __fixup_a_pv_table
716 ldmfd sp!, {r4 - r7, pc}
717ENDPROC(fixup_pv_table)
718
Russell Kingdc21af92011-01-04 19:09:43 +0000719 .data
Russell King1abd3502017-07-26 12:49:31 +0100720 .align 2
Russell Kinge26a9e02014-03-25 19:45:31 +0000721 .globl __pv_phys_pfn_offset
722 .type __pv_phys_pfn_offset, %object
723__pv_phys_pfn_offset:
724 .word 0
725 .size __pv_phys_pfn_offset, . -__pv_phys_pfn_offset
Sricharan Rf52bb722013-07-29 20:26:22 +0530726
727 .globl __pv_offset
728 .type __pv_offset, %object
Russell Kingdc21af92011-01-04 19:09:43 +0000729__pv_offset:
Sricharan Rf52bb722013-07-29 20:26:22 +0530730 .quad 0
731 .size __pv_offset, . -__pv_offset
Russell Kingdc21af92011-01-04 19:09:43 +0000732#endif
733
Hyok S. Choi75d90832006-03-27 14:58:25 +0100734#include "head-common.S"