blob: 17d7e6f0dcdb3cd3b9b5cf3c68299ac42c5fb268 [file] [log] [blame]
Paul Handriganfb6f8062014-06-23 17:29:53 -05001/*
2 * cs4265.c -- CS4265 ALSA SoC audio driver
3 *
4 * Copyright 2014 Cirrus Logic, Inc.
5 *
6 * Author: Paul Handrigan <paul.handrigan@cirrus.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/kernel.h>
17#include <linux/gpio/consumer.h>
18#include <linux/init.h>
19#include <linux/delay.h>
20#include <linux/i2c.h>
21#include <linux/input.h>
22#include <linux/regmap.h>
23#include <linux/slab.h>
24#include <linux/platform_device.h>
25#include <sound/core.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
29#include <sound/soc-dapm.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
32#include "cs4265.h"
33
34struct cs4265_private {
Paul Handriganfb6f8062014-06-23 17:29:53 -050035 struct regmap *regmap;
36 struct gpio_desc *reset_gpio;
37 u8 format;
38 u32 sysclk;
39};
40
41static const struct reg_default cs4265_reg_defaults[] = {
42 { CS4265_PWRCTL, 0x0F },
43 { CS4265_DAC_CTL, 0x08 },
44 { CS4265_ADC_CTL, 0x00 },
45 { CS4265_MCLK_FREQ, 0x00 },
46 { CS4265_SIG_SEL, 0x40 },
47 { CS4265_CHB_PGA_CTL, 0x00 },
48 { CS4265_CHA_PGA_CTL, 0x00 },
49 { CS4265_ADC_CTL2, 0x19 },
50 { CS4265_DAC_CHA_VOL, 0x00 },
51 { CS4265_DAC_CHB_VOL, 0x00 },
52 { CS4265_DAC_CTL2, 0xC0 },
53 { CS4265_SPDIF_CTL1, 0x00 },
54 { CS4265_SPDIF_CTL2, 0x00 },
55 { CS4265_INT_MASK, 0x00 },
56 { CS4265_STATUS_MODE_MSB, 0x00 },
57 { CS4265_STATUS_MODE_LSB, 0x00 },
58};
59
60static bool cs4265_readable_register(struct device *dev, unsigned int reg)
61{
62 switch (reg) {
Axel Lin80deaf02015-07-19 12:32:52 +080063 case CS4265_CHIP_ID ... CS4265_SPDIF_CTL2:
Paul Handriganfb6f8062014-06-23 17:29:53 -050064 return true;
65 default:
66 return false;
67 }
68}
69
70static bool cs4265_volatile_register(struct device *dev, unsigned int reg)
71{
72 switch (reg) {
73 case CS4265_INT_STATUS:
Paul Handrigan59f5cbe2014-06-28 11:34:25 -050074 return true;
Paul Handriganfb6f8062014-06-23 17:29:53 -050075 default:
Paul Handrigan59f5cbe2014-06-28 11:34:25 -050076 return false;
Paul Handriganfb6f8062014-06-23 17:29:53 -050077 }
78}
79
80static DECLARE_TLV_DB_SCALE(pga_tlv, -1200, 50, 0);
81
82static DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 0);
83
84static const char * const digital_input_mux_text[] = {
85 "SDIN1", "SDIN2"
86};
87
88static SOC_ENUM_SINGLE_DECL(digital_input_mux_enum, CS4265_SIG_SEL, 7,
89 digital_input_mux_text);
90
91static const struct snd_kcontrol_new digital_input_mux =
92 SOC_DAPM_ENUM("Digital Input Mux", digital_input_mux_enum);
93
94static const char * const mic_linein_text[] = {
95 "MIC", "LINEIN"
96};
97
98static SOC_ENUM_SINGLE_DECL(mic_linein_enum, CS4265_ADC_CTL2, 0,
99 mic_linein_text);
100
101static const char * const cam_mode_text[] = {
102 "One Byte", "Two Byte"
103};
104
105static SOC_ENUM_SINGLE_DECL(cam_mode_enum, CS4265_SPDIF_CTL1, 5,
106 cam_mode_text);
107
108static const char * const cam_mono_stereo_text[] = {
109 "Stereo", "Mono"
110};
111
112static SOC_ENUM_SINGLE_DECL(spdif_mono_stereo_enum, CS4265_SPDIF_CTL2, 2,
113 cam_mono_stereo_text);
114
115static const char * const mono_select_text[] = {
116 "Channel A", "Channel B"
117};
118
119static SOC_ENUM_SINGLE_DECL(spdif_mono_select_enum, CS4265_SPDIF_CTL2, 0,
120 mono_select_text);
121
122static const struct snd_kcontrol_new mic_linein_mux =
123 SOC_DAPM_ENUM("ADC Input Capture Mux", mic_linein_enum);
124
125static const struct snd_kcontrol_new loopback_ctl =
126 SOC_DAPM_SINGLE("Switch", CS4265_SIG_SEL, 1, 1, 0);
127
128static const struct snd_kcontrol_new spdif_switch =
129 SOC_DAPM_SINGLE("Switch", SND_SOC_NOPM, 0, 0, 0);
130
131static const struct snd_kcontrol_new dac_switch =
132 SOC_DAPM_SINGLE("Switch", CS4265_PWRCTL, 1, 1, 0);
133
134static const struct snd_kcontrol_new cs4265_snd_controls[] = {
135
136 SOC_DOUBLE_R_SX_TLV("PGA Volume", CS4265_CHA_PGA_CTL,
137 CS4265_CHB_PGA_CTL, 0, 0x28, 0x30, pga_tlv),
138 SOC_DOUBLE_R_TLV("DAC Volume", CS4265_DAC_CHA_VOL,
139 CS4265_DAC_CHB_VOL, 0, 0xFF, 1, dac_tlv),
140 SOC_SINGLE("De-emp 44.1kHz Switch", CS4265_DAC_CTL, 1,
141 1, 0),
142 SOC_SINGLE("DAC INV Switch", CS4265_DAC_CTL2, 5,
143 1, 0),
144 SOC_SINGLE("DAC Zero Cross Switch", CS4265_DAC_CTL2, 6,
145 1, 0),
146 SOC_SINGLE("DAC Soft Ramp Switch", CS4265_DAC_CTL2, 7,
147 1, 0),
148 SOC_SINGLE("ADC HPF Switch", CS4265_ADC_CTL, 1,
149 1, 0),
150 SOC_SINGLE("ADC Zero Cross Switch", CS4265_ADC_CTL2, 3,
151 1, 1),
152 SOC_SINGLE("ADC Soft Ramp Switch", CS4265_ADC_CTL2, 7,
153 1, 0),
154 SOC_SINGLE("E to F Buffer Disable Switch", CS4265_SPDIF_CTL1,
155 6, 1, 0),
156 SOC_ENUM("C Data Access", cam_mode_enum),
157 SOC_SINGLE("Validity Bit Control Switch", CS4265_SPDIF_CTL2,
158 3, 1, 0),
159 SOC_ENUM("SPDIF Mono/Stereo", spdif_mono_stereo_enum),
Matt Flax6f18bcd2018-08-30 09:38:00 +1000160 SOC_SINGLE("MMTLR Data Switch", CS4265_SPDIF_CTL2, 0, 1, 0),
Paul Handriganfb6f8062014-06-23 17:29:53 -0500161 SOC_ENUM("Mono Channel Select", spdif_mono_select_enum),
162 SND_SOC_BYTES("C Data Buffer", CS4265_C_DATA_BUFF, 24),
163};
164
165static const struct snd_soc_dapm_widget cs4265_dapm_widgets[] = {
166
167 SND_SOC_DAPM_INPUT("LINEINL"),
168 SND_SOC_DAPM_INPUT("LINEINR"),
169 SND_SOC_DAPM_INPUT("MICL"),
170 SND_SOC_DAPM_INPUT("MICR"),
171
172 SND_SOC_DAPM_AIF_OUT("DOUT", NULL, 0,
173 SND_SOC_NOPM, 0, 0),
174 SND_SOC_DAPM_AIF_OUT("SPDIFOUT", NULL, 0,
175 SND_SOC_NOPM, 0, 0),
176
177 SND_SOC_DAPM_MUX("ADC Mux", SND_SOC_NOPM, 0, 0, &mic_linein_mux),
178
179 SND_SOC_DAPM_ADC("ADC", NULL, CS4265_PWRCTL, 2, 1),
180 SND_SOC_DAPM_PGA("Pre-amp MIC", CS4265_PWRCTL, 3,
181 1, NULL, 0),
182
183 SND_SOC_DAPM_MUX("Input Mux", SND_SOC_NOPM,
184 0, 0, &digital_input_mux),
185
186 SND_SOC_DAPM_MIXER("SDIN1 Input Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
187 SND_SOC_DAPM_MIXER("SDIN2 Input Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
188 SND_SOC_DAPM_MIXER("SPDIF Transmitter", SND_SOC_NOPM, 0, 0, NULL, 0),
189
190 SND_SOC_DAPM_SWITCH("Loopback", SND_SOC_NOPM, 0, 0,
191 &loopback_ctl),
192 SND_SOC_DAPM_SWITCH("SPDIF", SND_SOC_NOPM, 0, 0,
193 &spdif_switch),
194 SND_SOC_DAPM_SWITCH("DAC", CS4265_PWRCTL, 1, 1,
195 &dac_switch),
196
197 SND_SOC_DAPM_AIF_IN("DIN1", NULL, 0,
198 SND_SOC_NOPM, 0, 0),
199 SND_SOC_DAPM_AIF_IN("DIN2", NULL, 0,
200 SND_SOC_NOPM, 0, 0),
201 SND_SOC_DAPM_AIF_IN("TXIN", NULL, 0,
202 CS4265_SPDIF_CTL2, 5, 1),
203
204 SND_SOC_DAPM_OUTPUT("LINEOUTL"),
205 SND_SOC_DAPM_OUTPUT("LINEOUTR"),
206
207};
208
209static const struct snd_soc_dapm_route cs4265_audio_map[] = {
210
211 {"DIN1", NULL, "DAI1 Playback"},
212 {"DIN2", NULL, "DAI2 Playback"},
213 {"SDIN1 Input Mixer", NULL, "DIN1"},
214 {"SDIN2 Input Mixer", NULL, "DIN2"},
215 {"Input Mux", "SDIN1", "SDIN1 Input Mixer"},
216 {"Input Mux", "SDIN2", "SDIN2 Input Mixer"},
217 {"DAC", "Switch", "Input Mux"},
218 {"SPDIF", "Switch", "Input Mux"},
219 {"LINEOUTL", NULL, "DAC"},
220 {"LINEOUTR", NULL, "DAC"},
221 {"SPDIFOUT", NULL, "SPDIF"},
222
223 {"ADC Mux", "LINEIN", "LINEINL"},
224 {"ADC Mux", "LINEIN", "LINEINR"},
225 {"ADC Mux", "MIC", "MICL"},
226 {"ADC Mux", "MIC", "MICR"},
227 {"ADC", NULL, "ADC Mux"},
228 {"DOUT", NULL, "ADC"},
229 {"DAI1 Capture", NULL, "DOUT"},
230 {"DAI2 Capture", NULL, "DOUT"},
231
232 /* Loopback */
233 {"Loopback", "Switch", "ADC"},
234 {"DAC", NULL, "Loopback"},
235};
236
237struct cs4265_clk_para {
238 u32 mclk;
239 u32 rate;
240 u8 fm_mode; /* values 1, 2, or 4 */
241 u8 mclkdiv;
242};
243
244static const struct cs4265_clk_para clk_map_table[] = {
245 /*32k*/
246 {8192000, 32000, 0, 0},
247 {12288000, 32000, 0, 1},
248 {16384000, 32000, 0, 2},
249 {24576000, 32000, 0, 3},
250 {32768000, 32000, 0, 4},
251
252 /*44.1k*/
253 {11289600, 44100, 0, 0},
254 {16934400, 44100, 0, 1},
255 {22579200, 44100, 0, 2},
256 {33868000, 44100, 0, 3},
257 {45158400, 44100, 0, 4},
258
259 /*48k*/
260 {12288000, 48000, 0, 0},
261 {18432000, 48000, 0, 1},
262 {24576000, 48000, 0, 2},
263 {36864000, 48000, 0, 3},
264 {49152000, 48000, 0, 4},
265
266 /*64k*/
267 {8192000, 64000, 1, 0},
Paul Handriganc98853a2014-08-28 10:54:09 -0500268 {12288000, 64000, 1, 1},
269 {16934400, 64000, 1, 2},
270 {24576000, 64000, 1, 3},
271 {32768000, 64000, 1, 4},
Paul Handriganfb6f8062014-06-23 17:29:53 -0500272
273 /* 88.2k */
274 {11289600, 88200, 1, 0},
275 {16934400, 88200, 1, 1},
276 {22579200, 88200, 1, 2},
277 {33868000, 88200, 1, 3},
278 {45158400, 88200, 1, 4},
279
280 /* 96k */
281 {12288000, 96000, 1, 0},
282 {18432000, 96000, 1, 1},
283 {24576000, 96000, 1, 2},
284 {36864000, 96000, 1, 3},
285 {49152000, 96000, 1, 4},
286
287 /* 128k */
288 {8192000, 128000, 2, 0},
289 {12288000, 128000, 2, 1},
290 {16934400, 128000, 2, 2},
291 {24576000, 128000, 2, 3},
292 {32768000, 128000, 2, 4},
293
294 /* 176.4k */
295 {11289600, 176400, 2, 0},
296 {16934400, 176400, 2, 1},
297 {22579200, 176400, 2, 2},
298 {33868000, 176400, 2, 3},
299 {49152000, 176400, 2, 4},
300
301 /* 192k */
302 {12288000, 192000, 2, 0},
303 {18432000, 192000, 2, 1},
304 {24576000, 192000, 2, 2},
305 {36864000, 192000, 2, 3},
306 {49152000, 192000, 2, 4},
307};
308
309static int cs4265_get_clk_index(int mclk, int rate)
310{
311 int i;
312
313 for (i = 0; i < ARRAY_SIZE(clk_map_table); i++) {
314 if (clk_map_table[i].rate == rate &&
315 clk_map_table[i].mclk == mclk)
316 return i;
317 }
318 return -EINVAL;
319}
320
321static int cs4265_set_sysclk(struct snd_soc_dai *codec_dai, int clk_id,
322 unsigned int freq, int dir)
323{
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000324 struct snd_soc_component *component = codec_dai->component;
325 struct cs4265_private *cs4265 = snd_soc_component_get_drvdata(component);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500326 int i;
327
328 if (clk_id != 0) {
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000329 dev_err(component->dev, "Invalid clk_id %d\n", clk_id);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500330 return -EINVAL;
331 }
332 for (i = 0; i < ARRAY_SIZE(clk_map_table); i++) {
333 if (clk_map_table[i].mclk == freq) {
334 cs4265->sysclk = freq;
335 return 0;
336 }
337 }
338 cs4265->sysclk = 0;
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000339 dev_err(component->dev, "Invalid freq parameter %d\n", freq);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500340 return -EINVAL;
341}
342
343static int cs4265_set_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
344{
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000345 struct snd_soc_component *component = codec_dai->component;
346 struct cs4265_private *cs4265 = snd_soc_component_get_drvdata(component);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500347 u8 iface = 0;
348
349 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
350 case SND_SOC_DAIFMT_CBM_CFM:
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000351 snd_soc_component_update_bits(component, CS4265_ADC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500352 CS4265_ADC_MASTER,
353 CS4265_ADC_MASTER);
354 break;
355 case SND_SOC_DAIFMT_CBS_CFS:
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000356 snd_soc_component_update_bits(component, CS4265_ADC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500357 CS4265_ADC_MASTER,
358 0);
359 break;
360 default:
361 return -EINVAL;
362 }
363
364 /* interface format */
365 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
366 case SND_SOC_DAIFMT_I2S:
367 iface |= SND_SOC_DAIFMT_I2S;
368 break;
369 case SND_SOC_DAIFMT_RIGHT_J:
370 iface |= SND_SOC_DAIFMT_RIGHT_J;
371 break;
372 case SND_SOC_DAIFMT_LEFT_J:
373 iface |= SND_SOC_DAIFMT_LEFT_J;
374 break;
375 default:
376 return -EINVAL;
377 }
378
379 cs4265->format = iface;
380 return 0;
381}
382
383static int cs4265_digital_mute(struct snd_soc_dai *dai, int mute)
384{
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000385 struct snd_soc_component *component = dai->component;
Paul Handriganfb6f8062014-06-23 17:29:53 -0500386
387 if (mute) {
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000388 snd_soc_component_update_bits(component, CS4265_DAC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500389 CS4265_DAC_CTL_MUTE,
390 CS4265_DAC_CTL_MUTE);
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000391 snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500392 CS4265_SPDIF_CTL2_MUTE,
393 CS4265_SPDIF_CTL2_MUTE);
394 } else {
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000395 snd_soc_component_update_bits(component, CS4265_DAC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500396 CS4265_DAC_CTL_MUTE,
397 0);
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000398 snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500399 CS4265_SPDIF_CTL2_MUTE,
400 0);
401 }
402 return 0;
403}
404
405static int cs4265_pcm_hw_params(struct snd_pcm_substream *substream,
406 struct snd_pcm_hw_params *params,
407 struct snd_soc_dai *dai)
408{
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000409 struct snd_soc_component *component = dai->component;
410 struct cs4265_private *cs4265 = snd_soc_component_get_drvdata(component);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500411 int index;
412
413 if (substream->stream == SNDRV_PCM_STREAM_CAPTURE &&
414 ((cs4265->format & SND_SOC_DAIFMT_FORMAT_MASK)
415 == SND_SOC_DAIFMT_RIGHT_J))
416 return -EINVAL;
417
418 index = cs4265_get_clk_index(cs4265->sysclk, params_rate(params));
419 if (index >= 0) {
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000420 snd_soc_component_update_bits(component, CS4265_ADC_CTL,
Paul Handriganfb18cd22014-08-28 10:54:10 -0500421 CS4265_ADC_FM, clk_map_table[index].fm_mode << 6);
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000422 snd_soc_component_update_bits(component, CS4265_MCLK_FREQ,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500423 CS4265_MCLK_FREQ_MASK,
Paul Handriganfb18cd22014-08-28 10:54:10 -0500424 clk_map_table[index].mclkdiv << 4);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500425
426 } else {
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000427 dev_err(component->dev, "can't get correct mclk\n");
Paul Handriganfb6f8062014-06-23 17:29:53 -0500428 return -EINVAL;
429 }
430
431 switch (cs4265->format & SND_SOC_DAIFMT_FORMAT_MASK) {
432 case SND_SOC_DAIFMT_I2S:
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000433 snd_soc_component_update_bits(component, CS4265_DAC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500434 CS4265_DAC_CTL_DIF, (1 << 4));
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000435 snd_soc_component_update_bits(component, CS4265_ADC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500436 CS4265_ADC_DIF, (1 << 4));
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000437 snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500438 CS4265_SPDIF_CTL2_DIF, (1 << 6));
439 break;
440 case SND_SOC_DAIFMT_RIGHT_J:
Mark Brown12efd9f2014-07-31 12:28:37 +0100441 if (params_width(params) == 16) {
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000442 snd_soc_component_update_bits(component, CS4265_DAC_CTL,
Axel Linbffc4492015-07-19 12:09:16 +0800443 CS4265_DAC_CTL_DIF, (2 << 4));
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000444 snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
Axel Linbffc4492015-07-19 12:09:16 +0800445 CS4265_SPDIF_CTL2_DIF, (2 << 6));
Paul Handriganfb6f8062014-06-23 17:29:53 -0500446 } else {
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000447 snd_soc_component_update_bits(component, CS4265_DAC_CTL,
Axel Linbffc4492015-07-19 12:09:16 +0800448 CS4265_DAC_CTL_DIF, (3 << 4));
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000449 snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
Axel Linbffc4492015-07-19 12:09:16 +0800450 CS4265_SPDIF_CTL2_DIF, (3 << 6));
Paul Handriganfb6f8062014-06-23 17:29:53 -0500451 }
452 break;
453 case SND_SOC_DAIFMT_LEFT_J:
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000454 snd_soc_component_update_bits(component, CS4265_DAC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500455 CS4265_DAC_CTL_DIF, 0);
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000456 snd_soc_component_update_bits(component, CS4265_ADC_CTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500457 CS4265_ADC_DIF, 0);
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000458 snd_soc_component_update_bits(component, CS4265_SPDIF_CTL2,
Axel Linbffc4492015-07-19 12:09:16 +0800459 CS4265_SPDIF_CTL2_DIF, 0);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500460
461 break;
462 default:
463 return -EINVAL;
464 }
465 return 0;
466}
467
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000468static int cs4265_set_bias_level(struct snd_soc_component *component,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500469 enum snd_soc_bias_level level)
470{
471 switch (level) {
472 case SND_SOC_BIAS_ON:
473 break;
474 case SND_SOC_BIAS_PREPARE:
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000475 snd_soc_component_update_bits(component, CS4265_PWRCTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500476 CS4265_PWRCTL_PDN, 0);
477 break;
478 case SND_SOC_BIAS_STANDBY:
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000479 snd_soc_component_update_bits(component, CS4265_PWRCTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500480 CS4265_PWRCTL_PDN,
481 CS4265_PWRCTL_PDN);
482 break;
483 case SND_SOC_BIAS_OFF:
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000484 snd_soc_component_update_bits(component, CS4265_PWRCTL,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500485 CS4265_PWRCTL_PDN,
486 CS4265_PWRCTL_PDN);
487 break;
488 }
Paul Handriganfb6f8062014-06-23 17:29:53 -0500489 return 0;
490}
491
492#define CS4265_RATES (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
493 SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | \
494 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | \
495 SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000)
496
497#define CS4265_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_U16_LE | \
Matt Flaxbe47e752018-08-30 09:38:01 +1000498 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_U24_LE | \
499 SNDRV_PCM_FMTBIT_S32_LE | SNDRV_PCM_FMTBIT_U32_LE)
Paul Handriganfb6f8062014-06-23 17:29:53 -0500500
501static const struct snd_soc_dai_ops cs4265_ops = {
502 .hw_params = cs4265_pcm_hw_params,
503 .digital_mute = cs4265_digital_mute,
504 .set_fmt = cs4265_set_fmt,
505 .set_sysclk = cs4265_set_sysclk,
506};
507
508static struct snd_soc_dai_driver cs4265_dai[] = {
509 {
510 .name = "cs4265-dai1",
511 .playback = {
512 .stream_name = "DAI1 Playback",
513 .channels_min = 1,
514 .channels_max = 2,
515 .rates = CS4265_RATES,
516 .formats = CS4265_FORMATS,
517 },
518 .capture = {
519 .stream_name = "DAI1 Capture",
520 .channels_min = 1,
521 .channels_max = 2,
522 .rates = CS4265_RATES,
523 .formats = CS4265_FORMATS,
524 },
525 .ops = &cs4265_ops,
526 },
527 {
528 .name = "cs4265-dai2",
529 .playback = {
530 .stream_name = "DAI2 Playback",
531 .channels_min = 1,
532 .channels_max = 2,
533 .rates = CS4265_RATES,
534 .formats = CS4265_FORMATS,
535 },
536 .capture = {
537 .stream_name = "DAI2 Capture",
538 .channels_min = 1,
539 .channels_max = 2,
540 .rates = CS4265_RATES,
541 .formats = CS4265_FORMATS,
542 },
543 .ops = &cs4265_ops,
544 },
545};
546
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000547static const struct snd_soc_component_driver soc_component_cs4265 = {
548 .set_bias_level = cs4265_set_bias_level,
549 .controls = cs4265_snd_controls,
550 .num_controls = ARRAY_SIZE(cs4265_snd_controls),
551 .dapm_widgets = cs4265_dapm_widgets,
552 .num_dapm_widgets = ARRAY_SIZE(cs4265_dapm_widgets),
553 .dapm_routes = cs4265_audio_map,
554 .num_dapm_routes = ARRAY_SIZE(cs4265_audio_map),
555 .idle_bias_on = 1,
556 .use_pmdown_time = 1,
557 .endianness = 1,
558 .non_legacy_dai_naming = 1,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500559};
560
561static const struct regmap_config cs4265_regmap = {
562 .reg_bits = 8,
563 .val_bits = 8,
564
565 .max_register = CS4265_MAX_REGISTER,
566 .reg_defaults = cs4265_reg_defaults,
567 .num_reg_defaults = ARRAY_SIZE(cs4265_reg_defaults),
568 .readable_reg = cs4265_readable_register,
569 .volatile_reg = cs4265_volatile_register,
570 .cache_type = REGCACHE_RBTREE,
571};
572
573static int cs4265_i2c_probe(struct i2c_client *i2c_client,
574 const struct i2c_device_id *id)
575{
576 struct cs4265_private *cs4265;
577 int ret = 0;
578 unsigned int devid = 0;
579 unsigned int reg;
580
581 cs4265 = devm_kzalloc(&i2c_client->dev, sizeof(struct cs4265_private),
582 GFP_KERNEL);
583 if (cs4265 == NULL)
584 return -ENOMEM;
Paul Handriganfb6f8062014-06-23 17:29:53 -0500585
586 cs4265->regmap = devm_regmap_init_i2c(i2c_client, &cs4265_regmap);
587 if (IS_ERR(cs4265->regmap)) {
588 ret = PTR_ERR(cs4265->regmap);
589 dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
590 return ret;
591 }
592
Uwe Kleine-König34d7c392015-02-21 16:33:24 +0100593 cs4265->reset_gpio = devm_gpiod_get_optional(&i2c_client->dev,
594 "reset", GPIOD_OUT_LOW);
595 if (IS_ERR(cs4265->reset_gpio))
596 return PTR_ERR(cs4265->reset_gpio);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500597
Uwe Kleine-König34d7c392015-02-21 16:33:24 +0100598 if (cs4265->reset_gpio) {
Paul Handriganfb6f8062014-06-23 17:29:53 -0500599 mdelay(1);
600 gpiod_set_value_cansleep(cs4265->reset_gpio, 1);
Paul Handriganfb6f8062014-06-23 17:29:53 -0500601 }
602
603 i2c_set_clientdata(i2c_client, cs4265);
604
605 ret = regmap_read(cs4265->regmap, CS4265_CHIP_ID, &reg);
606 devid = reg & CS4265_CHIP_ID_MASK;
607 if (devid != CS4265_CHIP_ID_VAL) {
608 ret = -ENODEV;
609 dev_err(&i2c_client->dev,
610 "CS4265 Device ID (%X). Expected %X\n",
611 devid, CS4265_CHIP_ID);
612 return ret;
613 }
614 dev_info(&i2c_client->dev,
615 "CS4265 Version %x\n",
616 reg & CS4265_REV_ID_MASK);
617
618 regmap_write(cs4265->regmap, CS4265_PWRCTL, 0x0F);
619
Kuninori Morimotoaebbf9c2018-01-29 03:53:51 +0000620 ret = devm_snd_soc_register_component(&i2c_client->dev,
621 &soc_component_cs4265, cs4265_dai,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500622 ARRAY_SIZE(cs4265_dai));
623 return ret;
624}
625
Paul Handriganfb6f8062014-06-23 17:29:53 -0500626static const struct of_device_id cs4265_of_match[] = {
627 { .compatible = "cirrus,cs4265", },
628 { }
629};
630MODULE_DEVICE_TABLE(of, cs4265_of_match);
631
632static const struct i2c_device_id cs4265_id[] = {
633 { "cs4265", 0 },
634 { }
635};
636MODULE_DEVICE_TABLE(i2c, cs4265_id);
637
638static struct i2c_driver cs4265_i2c_driver = {
639 .driver = {
640 .name = "cs4265",
Paul Handriganfb6f8062014-06-23 17:29:53 -0500641 .of_match_table = cs4265_of_match,
642 },
643 .id_table = cs4265_id,
644 .probe = cs4265_i2c_probe,
Paul Handriganfb6f8062014-06-23 17:29:53 -0500645};
646
647module_i2c_driver(cs4265_i2c_driver);
648
649MODULE_DESCRIPTION("ASoC CS4265 driver");
650MODULE_AUTHOR("Paul Handrigan, Cirrus Logic Inc, <paul.handrigan@cirrus.com>");
651MODULE_LICENSE("GPL");