blob: ae2e16ed3874d267a970cb03c01974b0ae3271d6 [file] [log] [blame]
Rob Clarkcd5351f2011-11-12 12:09:40 -06001/*
Rob Clark8bb0daf2013-02-11 12:43:09 -05002 * drivers/gpu/drm/omapdrm/omap_crtc.c
Rob Clarkcd5351f2011-11-12 12:09:40 -06003 *
4 * Copyright (C) 2011 Texas Instruments
5 * Author: Rob Clark <rob@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Laurent Pinchart69a12262015-03-05 21:38:16 +020020#include <drm/drm_atomic.h>
21#include <drm/drm_atomic_helper.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020022#include <drm/drm_crtc.h>
23#include <drm/drm_crtc_helper.h>
Andy Grossb9ed9f02012-10-16 00:17:40 -050024#include <drm/drm_mode.h>
Daniel Vetter3cb9ae42014-10-29 10:03:57 +010025#include <drm/drm_plane_helper.h>
Peter Ujfalusia7631c42017-11-30 14:12:37 +020026#include <linux/math64.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020027
28#include "omap_drv.h"
Rob Clarkcd5351f2011-11-12 12:09:40 -060029
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +020030#define to_omap_crtc_state(x) container_of(x, struct omap_crtc_state, base)
31
32struct omap_crtc_state {
33 /* Must be first. */
34 struct drm_crtc_state base;
35 /* Shadow values for legacy userspace support. */
36 unsigned int rotation;
37 unsigned int zpos;
38};
39
Rob Clarkcd5351f2011-11-12 12:09:40 -060040#define to_omap_crtc(x) container_of(x, struct omap_crtc, base)
41
42struct omap_crtc {
43 struct drm_crtc base;
Rob Clarkf5f94542012-12-04 13:59:12 -060044
Rob Clarkbb5c2d92012-01-16 12:51:16 -060045 const char *name;
Rob Clarkf5f94542012-12-04 13:59:12 -060046 enum omap_channel channel;
Rob Clarkf5f94542012-12-04 13:59:12 -060047
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030048 struct videomode vm;
Rob Clarkf5f94542012-12-04 13:59:12 -060049
Tomi Valkeinena36af732015-02-26 15:20:24 +020050 bool ignore_digit_sync_lost;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030051
Laurent Pinchartf933a3a2016-04-18 02:54:31 +030052 bool enabled;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030053 bool pending;
54 wait_queue_head_t pending_wait;
Laurent Pinchart577d3982016-04-19 01:15:11 +030055 struct drm_pending_vblank_event *event;
Rob Clarkcd5351f2011-11-12 12:09:40 -060056};
57
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020058/* -----------------------------------------------------------------------------
59 * Helper Functions
60 */
61
Peter Ujfalusi4520ff22016-09-22 14:07:03 +030062struct videomode *omap_crtc_timings(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020063{
64 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +030065 return &omap_crtc->vm;
Laurent Pinchart971fb3e2015-01-18 01:12:59 +020066}
67
68enum omap_channel omap_crtc_channel(struct drm_crtc *crtc)
69{
70 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
71 return omap_crtc->channel;
72}
73
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030074static bool omap_crtc_is_pending(struct drm_crtc *crtc)
75{
76 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
77 unsigned long flags;
78 bool pending;
79
80 spin_lock_irqsave(&crtc->dev->event_lock, flags);
81 pending = omap_crtc->pending;
82 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
83
84 return pending;
85}
86
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030087int omap_crtc_wait_pending(struct drm_crtc *crtc)
88{
89 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
90
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020091 /*
92 * Timeout is set to a "sufficiently" high value, which should cover
93 * a single frame refresh even on slower displays.
94 */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030095 return wait_event_timeout(omap_crtc->pending_wait,
Laurent Pinchartd173d3d2016-04-19 01:31:21 +030096 !omap_crtc_is_pending(crtc),
Tomi Valkeinen61f3c402015-11-19 17:31:25 +020097 msecs_to_jiffies(250));
Tomi Valkeinen5f741b32015-05-29 16:01:18 +030098}
99
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200100/* -----------------------------------------------------------------------------
101 * DSS Manager Functions
102 */
103
Rob Clarkf5f94542012-12-04 13:59:12 -0600104/*
105 * Manager-ops, callbacks from output when they need to configure
106 * the upstream part of the video pipe.
107 *
108 * Most of these we can ignore until we add support for command-mode
109 * panels.. for video-mode the crtc-helpers already do an adequate
110 * job of sequencing the setup of the video pipe in the proper order
111 */
112
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300113/* ovl-mgr-id -> crtc */
114static struct omap_crtc *omap_crtcs[8];
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300115static struct omap_dss_device *omap_crtc_output[8];
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300116
Rob Clarkf5f94542012-12-04 13:59:12 -0600117/* we can probably ignore these until we support command-mode panels: */
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200118static int omap_crtc_dss_connect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300119 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300120{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200121 const struct dispc_ops *dispc_ops = dispc_get_ops();
122
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200123 if (omap_crtc_output[channel])
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300124 return -EINVAL;
125
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200126 if ((dispc_ops->mgr_get_supported_outputs(channel) & dst->id) == 0)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300127 return -EINVAL;
128
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200129 omap_crtc_output[channel] = dst;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200130 dst->dispc_channel_connected = true;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300131
132 return 0;
133}
134
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200135static void omap_crtc_dss_disconnect(enum omap_channel channel,
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300136 struct omap_dss_device *dst)
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300137{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200138 omap_crtc_output[channel] = NULL;
Tomi Valkeinen49239502015-11-05 09:34:31 +0200139 dst->dispc_channel_connected = false;
Tomi Valkeinena7e71e72013-05-08 16:23:32 +0300140}
141
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200142static void omap_crtc_dss_start_update(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600143{
144}
145
Laurent Pinchart4029755e2015-05-28 02:34:05 +0300146/* Called only from the encoder enable/disable and suspend/resume handlers. */
Laurent Pinchart8472b572015-01-15 00:45:17 +0200147static void omap_crtc_set_enabled(struct drm_crtc *crtc, bool enable)
148{
149 struct drm_device *dev = crtc->dev;
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200150 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200151 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
152 enum omap_channel channel = omap_crtc->channel;
153 struct omap_irq_wait *wait;
154 u32 framedone_irq, vsync_irq;
155 int ret;
156
Laurent Pinchart03af8152016-04-18 03:09:48 +0300157 if (WARN_ON(omap_crtc->enabled == enable))
158 return;
159
Tomi Valkeinen3a924132015-10-21 16:34:08 +0300160 if (omap_crtc_output[channel]->output_type == OMAP_DISPLAY_TYPE_HDMI) {
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200161 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300162 omap_crtc->enabled = enable;
Tomi Valkeinen4e4b53c2015-03-24 15:46:35 +0200163 return;
164 }
165
Tomi Valkeinenef422282015-02-26 15:20:25 +0200166 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
167 /*
168 * Digit output produces some sync lost interrupts during the
169 * first frame when enabling, so we need to ignore those.
170 */
171 omap_crtc->ignore_digit_sync_lost = true;
172 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200173
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200174 framedone_irq = priv->dispc_ops->mgr_get_framedone_irq(channel);
175 vsync_irq = priv->dispc_ops->mgr_get_vsync_irq(channel);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200176
177 if (enable) {
178 wait = omap_irq_wait_init(dev, vsync_irq, 1);
179 } else {
180 /*
181 * When we disable the digit output, we need to wait for
182 * FRAMEDONE to know that DISPC has finished with the output.
183 *
184 * OMAP2/3 does not have FRAMEDONE irq for digit output, and in
185 * that case we need to use vsync interrupt, and wait for both
186 * even and odd frames.
187 */
188
189 if (framedone_irq)
190 wait = omap_irq_wait_init(dev, framedone_irq, 1);
191 else
192 wait = omap_irq_wait_init(dev, vsync_irq, 2);
193 }
194
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200195 priv->dispc_ops->mgr_enable(channel, enable);
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300196 omap_crtc->enabled = enable;
Laurent Pinchart8472b572015-01-15 00:45:17 +0200197
198 ret = omap_irq_wait(dev, wait, msecs_to_jiffies(100));
199 if (ret) {
200 dev_err(dev->dev, "%s: timeout waiting for %s\n",
201 omap_crtc->name, enable ? "enable" : "disable");
202 }
203
Tomi Valkeinenef422282015-02-26 15:20:25 +0200204 if (omap_crtc->channel == OMAP_DSS_CHANNEL_DIGIT) {
205 omap_crtc->ignore_digit_sync_lost = false;
206 /* make sure the irq handler sees the value above */
207 mb();
208 }
Laurent Pinchart8472b572015-01-15 00:45:17 +0200209}
210
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300211
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200212static int omap_crtc_dss_enable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600213{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200214 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200215 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300216
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200217 priv->dispc_ops->mgr_set_timings(omap_crtc->channel, &omap_crtc->vm);
Laurent Pinchart8472b572015-01-15 00:45:17 +0200218 omap_crtc_set_enabled(&omap_crtc->base, true);
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300219
Rob Clarkf5f94542012-12-04 13:59:12 -0600220 return 0;
221}
222
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200223static void omap_crtc_dss_disable(enum omap_channel channel)
Rob Clarkf5f94542012-12-04 13:59:12 -0600224{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200225 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen506096a2014-04-03 13:11:54 +0300226
Laurent Pinchart8472b572015-01-15 00:45:17 +0200227 omap_crtc_set_enabled(&omap_crtc->base, false);
Rob Clarkf5f94542012-12-04 13:59:12 -0600228}
229
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200230static void omap_crtc_dss_set_timings(enum omap_channel channel,
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300231 const struct videomode *vm)
Rob Clarkf5f94542012-12-04 13:59:12 -0600232{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200233 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Rob Clarkf5f94542012-12-04 13:59:12 -0600234 DBG("%s", omap_crtc->name);
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300235 omap_crtc->vm = *vm;
Rob Clarkf5f94542012-12-04 13:59:12 -0600236}
237
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200238static void omap_crtc_dss_set_lcd_config(enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600239 const struct dss_lcd_mgr_config *config)
240{
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200241 struct omap_crtc *omap_crtc = omap_crtcs[channel];
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200242 struct omap_drm_private *priv = omap_crtc->base.dev->dev_private;
243
Rob Clarkf5f94542012-12-04 13:59:12 -0600244 DBG("%s", omap_crtc->name);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200245 priv->dispc_ops->mgr_set_lcd_config(omap_crtc->channel, config);
Rob Clarkf5f94542012-12-04 13:59:12 -0600246}
247
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200248static int omap_crtc_dss_register_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200249 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600250 void (*handler)(void *), void *data)
251{
252 return 0;
253}
254
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200255static void omap_crtc_dss_unregister_framedone(
Tomi Valkeinene5cbb6e2015-11-04 19:36:26 +0200256 enum omap_channel channel,
Rob Clarkf5f94542012-12-04 13:59:12 -0600257 void (*handler)(void *), void *data)
258{
259}
260
261static const struct dss_mgr_ops mgr_ops = {
Laurent Pinchart4343f0f2015-03-05 22:01:02 +0200262 .connect = omap_crtc_dss_connect,
263 .disconnect = omap_crtc_dss_disconnect,
264 .start_update = omap_crtc_dss_start_update,
265 .enable = omap_crtc_dss_enable,
266 .disable = omap_crtc_dss_disable,
267 .set_timings = omap_crtc_dss_set_timings,
268 .set_lcd_config = omap_crtc_dss_set_lcd_config,
269 .register_framedone_handler = omap_crtc_dss_register_framedone,
270 .unregister_framedone_handler = omap_crtc_dss_unregister_framedone,
Rob Clarkf5f94542012-12-04 13:59:12 -0600271};
272
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200273/* -----------------------------------------------------------------------------
Laurent Pinchart1d5e5ea2015-01-18 16:57:36 +0200274 * Setup, Flush and Page Flip
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200275 */
276
Laurent Pincharte0519af2015-05-28 00:21:29 +0300277void omap_crtc_error_irq(struct drm_crtc *crtc, uint32_t irqstatus)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200278{
Laurent Pincharte0519af2015-05-28 00:21:29 +0300279 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinena36af732015-02-26 15:20:24 +0200280
281 if (omap_crtc->ignore_digit_sync_lost) {
282 irqstatus &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
283 if (!irqstatus)
284 return;
285 }
286
Tomi Valkeinen3b143fc2014-11-19 12:50:13 +0200287 DRM_ERROR_RATELIMITED("%s: errors: %08x\n", omap_crtc->name, irqstatus);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200288}
289
Laurent Pinchart14389a32016-04-19 01:43:03 +0300290void omap_crtc_vblank_irq(struct drm_crtc *crtc)
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200291{
Laurent Pinchart14389a32016-04-19 01:43:03 +0300292 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200293 struct drm_device *dev = omap_crtc->base.dev;
294 struct omap_drm_private *priv = dev->dev_private;
Laurent Pinchart14389a32016-04-19 01:43:03 +0300295 bool pending;
Laurent Pincharta42133a2015-01-17 19:09:26 +0200296
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300297 spin_lock(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300298 /*
299 * If the dispc is busy we're racing the flush operation. Try again on
300 * the next vblank interrupt.
301 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200302 if (priv->dispc_ops->mgr_go_busy(omap_crtc->channel)) {
Laurent Pinchart14389a32016-04-19 01:43:03 +0300303 spin_unlock(&crtc->dev->event_lock);
304 return;
305 }
306
307 /* Send the vblank event if one has been requested. */
308 if (omap_crtc->event) {
309 drm_crtc_send_vblank_event(crtc, omap_crtc->event);
310 omap_crtc->event = NULL;
311 }
312
313 pending = omap_crtc->pending;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300314 omap_crtc->pending = false;
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300315 spin_unlock(&crtc->dev->event_lock);
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300316
Laurent Pinchart14389a32016-04-19 01:43:03 +0300317 if (pending)
318 drm_crtc_vblank_put(crtc);
Laurent Pincharta42133a2015-01-17 19:09:26 +0200319
Laurent Pinchart14389a32016-04-19 01:43:03 +0300320 /* Wake up omap_atomic_complete. */
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300321 wake_up(&omap_crtc->pending_wait);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300322
323 DBG("%s: apply done", omap_crtc->name);
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200324}
325
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300326static void omap_crtc_write_crtc_properties(struct drm_crtc *crtc)
327{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200328 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300329 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
330 struct omap_overlay_manager_info info;
331
332 memset(&info, 0, sizeof(info));
333
334 info.default_color = 0x000000;
335 info.trans_enabled = false;
336 info.partial_alpha_enabled = false;
337 info.cpr_enable = false;
338
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200339 priv->dispc_ops->mgr_setup(omap_crtc->channel, &info);
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300340}
341
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200342/* -----------------------------------------------------------------------------
343 * CRTC Functions
Rob Clarkf5f94542012-12-04 13:59:12 -0600344 */
345
Rob Clarkcd5351f2011-11-12 12:09:40 -0600346static void omap_crtc_destroy(struct drm_crtc *crtc)
347{
348 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600349
350 DBG("%s", omap_crtc->name);
351
Rob Clarkcd5351f2011-11-12 12:09:40 -0600352 drm_crtc_cleanup(crtc);
Rob Clarkf5f94542012-12-04 13:59:12 -0600353
Rob Clarkcd5351f2011-11-12 12:09:40 -0600354 kfree(omap_crtc);
355}
356
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300357static void omap_crtc_arm_event(struct drm_crtc *crtc)
358{
359 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
360
361 WARN_ON(omap_crtc->pending);
362 omap_crtc->pending = true;
363
364 if (crtc->state->event) {
365 omap_crtc->event = crtc->state->event;
366 crtc->state->event = NULL;
367 }
368}
369
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300370static void omap_crtc_atomic_enable(struct drm_crtc *crtc,
371 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200372{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200373 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300374 int ret;
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200375
376 DBG("%s", omap_crtc->name);
377
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300378 spin_lock_irq(&crtc->dev->event_lock);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300379 drm_crtc_vblank_on(crtc);
380 ret = drm_crtc_vblank_get(crtc);
381 WARN_ON(ret != 0);
382
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300383 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300384 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200385}
386
Laurent Pinchart64581712017-06-30 12:36:45 +0300387static void omap_crtc_atomic_disable(struct drm_crtc *crtc,
388 struct drm_crtc_state *old_state)
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200389{
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200390 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200391
392 DBG("%s", omap_crtc->name);
393
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300394 spin_lock_irq(&crtc->dev->event_lock);
395 if (crtc->state->event) {
396 drm_crtc_send_vblank_event(crtc, crtc->state->event);
397 crtc->state->event = NULL;
398 }
399 spin_unlock_irq(&crtc->dev->event_lock);
400
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200401 drm_crtc_vblank_off(crtc);
Laurent Pinchartf1d57fb2015-03-05 22:13:22 +0200402}
403
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200404static enum drm_mode_status omap_crtc_mode_valid(struct drm_crtc *crtc,
405 const struct drm_display_mode *mode)
406{
407 struct omap_drm_private *priv = crtc->dev->dev_private;
408
409 /* Check for bandwidth limit */
410 if (priv->max_bandwidth) {
411 /*
412 * Estimation for the bandwidth need of a given mode with one
413 * full screen plane:
414 * bandwidth = resolution * 32bpp * (pclk / (vtotal * htotal))
415 * ^^ Refresh rate ^^
416 *
417 * The interlaced mode is taken into account by using the
418 * pixelclock in the calculation.
419 *
420 * The equation is rearranged for 64bit arithmetic.
421 */
422 uint64_t bandwidth = mode->clock * 1000;
423 unsigned int bpp = 4;
424
425 bandwidth = bandwidth * mode->hdisplay * mode->vdisplay * bpp;
426 bandwidth = div_u64(bandwidth, mode->htotal * mode->vtotal);
427
428 /*
429 * Reject modes which would need more bandwidth if used with one
430 * full resolution plane (most common use case).
431 */
432 if (priv->max_bandwidth < bandwidth)
433 return MODE_BAD;
434 }
435
436 return MODE_OK;
437}
438
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200439static void omap_crtc_mode_set_nofb(struct drm_crtc *crtc)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600440{
441 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200442 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200443 struct omap_drm_private *priv = crtc->dev->dev_private;
444 const u32 flags_mask = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_DE_LOW |
445 DISPLAY_FLAGS_PIXDATA_POSEDGE | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
446 DISPLAY_FLAGS_SYNC_POSEDGE | DISPLAY_FLAGS_SYNC_NEGEDGE;
447 unsigned int i;
Rob Clarkf5f94542012-12-04 13:59:12 -0600448
449 DBG("%s: set mode: %d:\"%s\" %d %d %d %d %d %d %d %d %d %d 0x%x 0x%x",
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200450 omap_crtc->name, mode->base.id, mode->name,
451 mode->vrefresh, mode->clock,
452 mode->hdisplay, mode->hsync_start, mode->hsync_end, mode->htotal,
453 mode->vdisplay, mode->vsync_start, mode->vsync_end, mode->vtotal,
454 mode->type, mode->flags);
Rob Clarkf5f94542012-12-04 13:59:12 -0600455
Peter Ujfalusida11bbbb2016-09-22 14:07:04 +0300456 drm_display_mode_to_videomode(mode, &omap_crtc->vm);
Tomi Valkeinen50fa9f02016-11-23 13:24:00 +0200457
458 /*
459 * HACK: This fixes the vm flags.
460 * struct drm_display_mode does not contain the VSYNC/HSYNC/DE flags
461 * and they get lost when converting back and forth between
462 * struct drm_display_mode and struct videomode. The hack below
463 * goes and fetches the missing flags from the panel drivers.
464 *
465 * Correct solution would be to use DRM's bus-flags, but that's not
466 * easily possible before the omapdrm's panel/encoder driver model
467 * has been changed to the DRM model.
468 */
469
470 for (i = 0; i < priv->num_encoders; ++i) {
471 struct drm_encoder *encoder = priv->encoders[i];
472
473 if (encoder->crtc == crtc) {
474 struct omap_dss_device *dssdev;
475
476 dssdev = omap_encoder_get_dssdev(encoder);
477
478 if (dssdev) {
479 struct videomode vm = {0};
480
481 dssdev->driver->get_timings(dssdev, &vm);
482
483 omap_crtc->vm.flags |= vm.flags & flags_mask;
484 }
485
486 break;
487 }
488 }
Rob Clarkcd5351f2011-11-12 12:09:40 -0600489}
490
Jyri Sarha492a4262016-06-07 15:09:17 +0300491static int omap_crtc_atomic_check(struct drm_crtc *crtc,
492 struct drm_crtc_state *state)
493{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200494 struct drm_plane_state *pri_state;
495
Jyri Sarha492a4262016-06-07 15:09:17 +0300496 if (state->color_mgmt_changed && state->gamma_lut) {
497 uint length = state->gamma_lut->length /
498 sizeof(struct drm_color_lut);
499
500 if (length < 2)
501 return -EINVAL;
502 }
503
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200504 pri_state = drm_atomic_get_new_plane_state(state->state, crtc->primary);
505 if (pri_state) {
506 struct omap_crtc_state *omap_crtc_state =
507 to_omap_crtc_state(state);
508
509 /* Mirror new values for zpos and rotation in omap_crtc_state */
510 omap_crtc_state->zpos = pri_state->zpos;
511 omap_crtc_state->rotation = pri_state->rotation;
512 }
513
Jyri Sarha492a4262016-06-07 15:09:17 +0300514 return 0;
515}
516
Daniel Vetterc201d002015-08-06 14:09:35 +0200517static void omap_crtc_atomic_begin(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300518 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200519{
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200520}
521
Daniel Vetterc201d002015-08-06 14:09:35 +0200522static void omap_crtc_atomic_flush(struct drm_crtc *crtc,
Laurent Pinchart577d3982016-04-19 01:15:11 +0300523 struct drm_crtc_state *old_crtc_state)
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200524{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200525 struct omap_drm_private *priv = crtc->dev->dev_private;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300526 struct omap_crtc *omap_crtc = to_omap_crtc(crtc);
Laurent Pinchart14389a32016-04-19 01:43:03 +0300527 int ret;
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300528
Jyri Sarha492a4262016-06-07 15:09:17 +0300529 if (crtc->state->color_mgmt_changed) {
530 struct drm_color_lut *lut = NULL;
531 uint length = 0;
532
533 if (crtc->state->gamma_lut) {
534 lut = (struct drm_color_lut *)
535 crtc->state->gamma_lut->data;
536 length = crtc->state->gamma_lut->length /
537 sizeof(*lut);
538 }
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200539 priv->dispc_ops->mgr_set_gamma(omap_crtc->channel, lut, length);
Jyri Sarha492a4262016-06-07 15:09:17 +0300540 }
541
Tomi Valkeinen7e3d9272015-08-10 12:08:50 +0300542 omap_crtc_write_crtc_properties(crtc);
543
Jyri Sarhae025d382017-01-27 12:04:54 +0200544 /* Only flush the CRTC if it is currently enabled. */
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300545 if (!omap_crtc->enabled)
546 return;
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300547
Laurent Pinchartf933a3a2016-04-18 02:54:31 +0300548 DBG("%s: GO", omap_crtc->name);
Tomi Valkeinen6646dfd2015-06-08 13:08:25 +0300549
Laurent Pinchart14389a32016-04-19 01:43:03 +0300550 ret = drm_crtc_vblank_get(crtc);
551 WARN_ON(ret != 0);
552
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300553 spin_lock_irq(&crtc->dev->event_lock);
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200554 priv->dispc_ops->mgr_go(omap_crtc->channel);
Laurent Pinchartce9a8f12017-05-09 01:27:09 +0300555 omap_crtc_arm_event(crtc);
Laurent Pinchartd173d3d2016-04-19 01:31:21 +0300556 spin_unlock_irq(&crtc->dev->event_lock);
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200557}
558
Laurent Pinchartafc34932015-03-06 18:35:16 +0200559static int omap_crtc_atomic_set_property(struct drm_crtc *crtc,
560 struct drm_crtc_state *state,
561 struct drm_property *property,
562 uint64_t val)
Rob Clark3c810c62012-08-15 15:18:01 -0500563{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200564 struct omap_drm_private *priv = crtc->dev->dev_private;
565 struct drm_plane_state *plane_state;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200566
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200567 /*
568 * Delegate property set to the primary plane. Get the plane state and
569 * set the property directly, the shadow copy will be assigned in the
570 * omap_crtc_atomic_check callback. This way updates to plane state will
571 * always be mirrored in the crtc state correctly.
572 */
573 plane_state = drm_atomic_get_plane_state(state->state, crtc->primary);
574 if (IS_ERR(plane_state))
575 return PTR_ERR(plane_state);
Laurent Pinchartafc34932015-03-06 18:35:16 +0200576
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200577 if (property == crtc->primary->rotation_property)
578 plane_state->rotation = val;
579 else if (property == priv->zorder_prop)
580 plane_state->zpos = val;
581 else
582 return -EINVAL;
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200583
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200584 return 0;
Laurent Pinchartafc34932015-03-06 18:35:16 +0200585}
586
587static int omap_crtc_atomic_get_property(struct drm_crtc *crtc,
588 const struct drm_crtc_state *state,
589 struct drm_property *property,
590 uint64_t *val)
591{
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200592 struct omap_drm_private *priv = crtc->dev->dev_private;
593 struct omap_crtc_state *omap_state = to_omap_crtc_state(state);
Tomi Valkeinen6bdad6c2016-02-18 18:47:14 +0200594
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200595 if (property == crtc->primary->rotation_property)
596 *val = omap_state->rotation;
597 else if (property == priv->zorder_prop)
598 *val = omap_state->zpos;
599 else
600 return -EINVAL;
601
602 return 0;
603}
604
605static void omap_crtc_reset(struct drm_crtc *crtc)
606{
607 if (crtc->state)
608 __drm_atomic_helper_crtc_destroy_state(crtc->state);
609
610 kfree(crtc->state);
611 crtc->state = kzalloc(sizeof(struct omap_crtc_state), GFP_KERNEL);
612
613 if (crtc->state)
614 crtc->state->crtc = crtc;
615}
616
617static struct drm_crtc_state *
618omap_crtc_duplicate_state(struct drm_crtc *crtc)
619{
620 struct omap_crtc_state *state, *current_state;
621
622 if (WARN_ON(!crtc->state))
623 return NULL;
624
625 current_state = to_omap_crtc_state(crtc->state);
626
627 state = kmalloc(sizeof(*state), GFP_KERNEL);
Dan Carpenter24196722017-08-11 23:16:06 +0300628 if (!state)
629 return NULL;
630
631 __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200632
633 state->zpos = current_state->zpos;
634 state->rotation = current_state->rotation;
635
636 return &state->base;
Rob Clark3c810c62012-08-15 15:18:01 -0500637}
638
Rob Clarkcd5351f2011-11-12 12:09:40 -0600639static const struct drm_crtc_funcs omap_crtc_funcs = {
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200640 .reset = omap_crtc_reset,
Laurent Pinchart9416c9d2015-03-05 21:54:54 +0200641 .set_config = drm_atomic_helper_set_config,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600642 .destroy = omap_crtc_destroy,
Laurent Pinchartfa16d262015-03-06 16:01:53 +0200643 .page_flip = drm_atomic_helper_page_flip,
Jyri Sarha492a4262016-06-07 15:09:17 +0300644 .gamma_set = drm_atomic_helper_legacy_gamma_set,
Maarten Lankhorst3dfeb632017-08-07 12:20:06 +0200645 .atomic_duplicate_state = omap_crtc_duplicate_state,
Laurent Pinchart69a12262015-03-05 21:38:16 +0200646 .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
Laurent Pinchartafc34932015-03-06 18:35:16 +0200647 .atomic_set_property = omap_crtc_atomic_set_property,
648 .atomic_get_property = omap_crtc_atomic_get_property,
Tomi Valkeinen03961622017-02-08 13:26:00 +0200649 .enable_vblank = omap_irq_enable_vblank,
650 .disable_vblank = omap_irq_disable_vblank,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600651};
652
653static const struct drm_crtc_helper_funcs omap_crtc_helper_funcs = {
Laurent Pinchartf7a73b62015-03-05 13:45:14 +0200654 .mode_set_nofb = omap_crtc_mode_set_nofb,
Jyri Sarha492a4262016-06-07 15:09:17 +0300655 .atomic_check = omap_crtc_atomic_check,
Laurent Pinchartde8e4102015-03-05 13:39:56 +0200656 .atomic_begin = omap_crtc_atomic_begin,
657 .atomic_flush = omap_crtc_atomic_flush,
Laurent Pinchart0b20a0f2017-06-30 12:36:44 +0300658 .atomic_enable = omap_crtc_atomic_enable,
Laurent Pinchart64581712017-06-30 12:36:45 +0300659 .atomic_disable = omap_crtc_atomic_disable,
Peter Ujfalusia7631c42017-11-30 14:12:37 +0200660 .mode_valid = omap_crtc_mode_valid,
Rob Clarkcd5351f2011-11-12 12:09:40 -0600661};
662
Laurent Pinchart971fb3e2015-01-18 01:12:59 +0200663/* -----------------------------------------------------------------------------
664 * Init and Cleanup
665 */
Tomi Valkeinene2f8fd72014-04-02 14:31:57 +0300666
Rob Clarkf5f94542012-12-04 13:59:12 -0600667static const char *channel_names[] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +0200668 [OMAP_DSS_CHANNEL_LCD] = "lcd",
669 [OMAP_DSS_CHANNEL_DIGIT] = "tv",
670 [OMAP_DSS_CHANNEL_LCD2] = "lcd2",
671 [OMAP_DSS_CHANNEL_LCD3] = "lcd3",
Rob Clarkf5f94542012-12-04 13:59:12 -0600672};
673
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300674void omap_crtc_pre_init(void)
675{
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200676 memset(omap_crtcs, 0, sizeof(omap_crtcs));
677
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300678 dss_install_mgr_ops(&mgr_ops);
679}
680
Archit Taneja3a01ab22014-01-02 14:49:51 +0530681void omap_crtc_pre_uninit(void)
682{
683 dss_uninstall_mgr_ops();
684}
685
Rob Clarkcd5351f2011-11-12 12:09:40 -0600686/* initialize crtc */
687struct drm_crtc *omap_crtc_init(struct drm_device *dev,
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200688 struct drm_plane *plane, struct omap_dss_device *dssdev)
Rob Clarkcd5351f2011-11-12 12:09:40 -0600689{
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200690 struct omap_drm_private *priv = dev->dev_private;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600691 struct drm_crtc *crtc = NULL;
Rob Clarkf5f94542012-12-04 13:59:12 -0600692 struct omap_crtc *omap_crtc;
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200693 enum omap_channel channel;
694 struct omap_dss_device *out;
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200695 int ret;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600696
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200697 out = omapdss_find_output_from_display(dssdev);
698 channel = out->dispc_channel;
699 omap_dss_put_device(out);
700
Rob Clarkf5f94542012-12-04 13:59:12 -0600701 DBG("%s", channel_names[channel]);
702
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200703 /* Multiple displays on same channel is not allowed */
704 if (WARN_ON(omap_crtcs[channel] != NULL))
705 return ERR_PTR(-EINVAL);
706
Rob Clarkf5f94542012-12-04 13:59:12 -0600707 omap_crtc = kzalloc(sizeof(*omap_crtc), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800708 if (!omap_crtc)
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200709 return ERR_PTR(-ENOMEM);
Rob Clarkcd5351f2011-11-12 12:09:40 -0600710
Rob Clarkcd5351f2011-11-12 12:09:40 -0600711 crtc = &omap_crtc->base;
Rob Clarkbb5c2d92012-01-16 12:51:16 -0600712
Tomi Valkeinen5f741b32015-05-29 16:01:18 +0300713 init_waitqueue_head(&omap_crtc->pending_wait);
Rob Clarkf5f94542012-12-04 13:59:12 -0600714
Archit Taneja0d8f3712013-03-26 19:15:19 +0530715 omap_crtc->channel = channel;
Archit Taneja0d8f3712013-03-26 19:15:19 +0530716 omap_crtc->name = channel_names[channel];
Archit Taneja0d8f3712013-03-26 19:15:19 +0530717
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200718 ret = drm_crtc_init_with_planes(dev, crtc, plane, NULL,
Ville Syrjäläf9882872015-12-09 16:19:31 +0200719 &omap_crtc_funcs, NULL);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200720 if (ret < 0) {
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200721 dev_err(dev->dev, "%s(): could not init crtc for: %s\n",
722 __func__, dssdev->name);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200723 kfree(omap_crtc);
Jyri Sarhae8e13b12017-03-24 16:47:55 +0200724 return ERR_PTR(ret);
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200725 }
726
Rob Clarkcd5351f2011-11-12 12:09:40 -0600727 drm_crtc_helper_add(crtc, &omap_crtc_helper_funcs);
728
Jyri Sarha492a4262016-06-07 15:09:17 +0300729 /* The dispc API adapts to what ever size, but the HW supports
730 * 256 element gamma table for LCDs and 1024 element table for
731 * OMAP_DSS_CHANNEL_DIGIT. X server assumes 256 element gamma
732 * tables so lets use that. Size of HW gamma table can be
733 * extracted with dispc_mgr_gamma_size(). If it returns 0
734 * gamma table is not supprted.
735 */
Tomi Valkeinen9f759222015-11-05 18:39:52 +0200736 if (priv->dispc_ops->mgr_gamma_size(channel)) {
Jyri Sarha492a4262016-06-07 15:09:17 +0300737 uint gamma_lut_size = 256;
738
739 drm_crtc_enable_color_mgmt(crtc, 0, false, gamma_lut_size);
740 drm_mode_crtc_set_gamma_size(crtc, gamma_lut_size);
741 }
742
Laurent Pinchartef6b0e02015-01-11 00:11:18 +0200743 omap_plane_install_properties(crtc->primary, &crtc->base);
Rob Clark3c810c62012-08-15 15:18:01 -0500744
Tomi Valkeinen04b1fc02013-05-14 10:55:19 +0300745 omap_crtcs[channel] = omap_crtc;
746
Rob Clarkcd5351f2011-11-12 12:09:40 -0600747 return crtc;
Rob Clarkcd5351f2011-11-12 12:09:40 -0600748}