blob: 9591e0fbe5bd76a1c47e2deb4292469e0a2cf8e6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
David Woodhousea1452a32010-08-08 20:58:20 +01004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020012 * Info:
13 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070014 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020015 * Changelog:
16 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18#ifndef __LINUX_MTD_NAND_H
19#define __LINUX_MTD_NAND_H
20
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/wait.h>
22#include <linux/spinlock.h>
23#include <linux/mtd/mtd.h>
Alessandro Rubini30631cb2009-09-20 23:28:14 +020024#include <linux/mtd/flashchip.h>
Alessandro Rubinic62d81b2009-09-20 23:28:04 +020025#include <linux/mtd/bbm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27struct mtd_info;
David Woodhouse5e81e882010-02-26 18:32:56 +000028struct nand_flash_dev;
Brian Norris5844fee2015-01-23 00:22:27 -080029struct device_node;
30
Linus Torvalds1da177e2005-04-16 15:20:36 -070031/* Scan and identify a NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020032int nand_scan(struct mtd_info *mtd, int max_chips);
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020033/*
34 * Separate phases of nand_scan(), allowing board driver to intervene
35 * and override command or ECC setup according to flash type.
36 */
Sascha Hauer79022592016-09-07 14:21:42 +020037int nand_scan_ident(struct mtd_info *mtd, int max_chips,
David Woodhouse5e81e882010-02-26 18:32:56 +000038 struct nand_flash_dev *table);
Sascha Hauer79022592016-09-07 14:21:42 +020039int nand_scan_tail(struct mtd_info *mtd);
David Woodhouse3b85c322006-09-25 17:06:53 +010040
Richard Weinbergerd44154f2016-09-21 11:44:41 +020041/* Unregister the MTD device and free resources held by the NAND device */
Sascha Hauer79022592016-09-07 14:21:42 +020042void nand_release(struct mtd_info *mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
David Woodhouseb77d95c2006-09-25 21:58:50 +010044/* Internal helper for board drivers which need to override command function */
Sascha Hauer79022592016-09-07 14:21:42 +020045void nand_wait_ready(struct mtd_info *mtd);
David Woodhouseb77d95c2006-09-25 21:58:50 +010046
Brian Norris7854d3f2011-06-23 14:12:08 -070047/* locks all blocks present in the device */
Sascha Hauer79022592016-09-07 14:21:42 +020048int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
Vimal Singh7d70f332010-02-08 15:50:49 +053049
Brian Norris7854d3f2011-06-23 14:12:08 -070050/* unlocks specified locked blocks */
Sascha Hauer79022592016-09-07 14:21:42 +020051int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
Vimal Singh7d70f332010-02-08 15:50:49 +053052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* The maximum number of NAND chips in an array */
54#define NAND_MAX_CHIPS 8
55
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +020056/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070057 * Constants for hardware specific CLE/ALE/NCE function
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020058 *
59 * These are bits which can be or'ed to set/clear multiple
60 * bits in one go.
61 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Select the chip by setting nCE to low */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020063#define NAND_NCE 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/* Select the command latch by setting CLE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020065#define NAND_CLE 0x02
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/* Select the address latch by setting ALE to high */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +020067#define NAND_ALE 0x04
68
69#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
70#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
71#define NAND_CTRL_CHANGE 0x80
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73/*
74 * Standard NAND flash commands
75 */
76#define NAND_CMD_READ0 0
77#define NAND_CMD_READ1 1
Thomas Gleixner7bc33122006-06-20 20:05:05 +020078#define NAND_CMD_RNDOUT 5
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define NAND_CMD_PAGEPROG 0x10
80#define NAND_CMD_READOOB 0x50
81#define NAND_CMD_ERASE1 0x60
82#define NAND_CMD_STATUS 0x70
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define NAND_CMD_SEQIN 0x80
Thomas Gleixner7bc33122006-06-20 20:05:05 +020084#define NAND_CMD_RNDIN 0x85
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define NAND_CMD_READID 0x90
86#define NAND_CMD_ERASE2 0xd0
Florian Fainellicaa4b6f2010-08-30 18:32:14 +020087#define NAND_CMD_PARAM 0xec
Huang Shijie7db03ec2012-09-13 14:57:52 +080088#define NAND_CMD_GET_FEATURES 0xee
89#define NAND_CMD_SET_FEATURES 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -070090#define NAND_CMD_RESET 0xff
91
Vimal Singh7d70f332010-02-08 15:50:49 +053092#define NAND_CMD_LOCK 0x2a
93#define NAND_CMD_UNLOCK1 0x23
94#define NAND_CMD_UNLOCK2 0x24
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096/* Extended commands for large page devices */
97#define NAND_CMD_READSTART 0x30
Thomas Gleixner7bc33122006-06-20 20:05:05 +020098#define NAND_CMD_RNDOUTSTART 0xE0
Linus Torvalds1da177e2005-04-16 15:20:36 -070099#define NAND_CMD_CACHEDPROG 0x15
100
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200101#define NAND_CMD_NONE -1
102
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103/* Status bits */
104#define NAND_STATUS_FAIL 0x01
105#define NAND_STATUS_FAIL_N1 0x02
106#define NAND_STATUS_TRUE_READY 0x20
107#define NAND_STATUS_READY 0x40
108#define NAND_STATUS_WP 0x80
109
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000110/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 * Constants for ECC_MODES
112 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200113typedef enum {
114 NAND_ECC_NONE,
115 NAND_ECC_SOFT,
116 NAND_ECC_HW,
117 NAND_ECC_HW_SYNDROME,
Sneha Narnakaje6e0cb132009-09-18 12:51:47 -0700118 NAND_ECC_HW_OOB_FIRST,
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200119} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100121enum nand_ecc_algo {
122 NAND_ECC_UNKNOWN,
123 NAND_ECC_HAMMING,
124 NAND_ECC_BCH,
125};
126
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127/*
128 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000129 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130/* Reset Hardware ECC for read */
131#define NAND_ECC_READ 0
132/* Reset Hardware ECC for write */
133#define NAND_ECC_WRITE 1
Brian Norris7854d3f2011-06-23 14:12:08 -0700134/* Enable Hardware ECC before syndrome is read back from flash */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135#define NAND_ECC_READSYN 2
136
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100137/*
138 * Enable generic NAND 'page erased' check. This check is only done when
139 * ecc.correct() returns -EBADMSG.
140 * Set this flag if your implementation does not fix bitflips in erased
141 * pages and you want to rely on the default implementation.
142 */
143#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonba78ee02016-06-08 17:04:22 +0200144#define NAND_ECC_MAXIMIZE BIT(1)
Marc Gonzalez3371d662016-11-15 10:56:20 +0100145/*
146 * If your controller already sends the required NAND commands when
147 * reading or writing a page, then the framework is not supposed to
148 * send READ0 and SEQIN/PAGEPROG respectively.
149 */
150#define NAND_ECC_CUSTOM_PAGE_ACCESS BIT(2)
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100151
David A. Marlin068e3c02005-01-24 03:07:46 +0000152/* Bit mask for flags passed to do_nand_read_ecc */
153#define NAND_GET_DEVICE 0x80
154
155
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200156/*
157 * Option constants for bizarre disfunctionality and real
158 * features.
159 */
Brian Norris7854d3f2011-06-23 14:12:08 -0700160/* Buswidth is 16 bit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161#define NAND_BUSWIDTH_16 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/* Chip has cache program function */
163#define NAND_CACHEPRG 0x00000008
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200164/*
Brian Norris5bc7c332013-03-13 09:51:31 -0700165 * Chip requires ready check on read (for auto-incremented sequential read).
166 * True only for small page devices; large page devices do not support
167 * autoincrement.
168 */
169#define NAND_NEED_READRDY 0x00000100
170
Thomas Gleixner29072b92006-09-28 15:38:36 +0200171/* Chip does not allow subpage writes */
172#define NAND_NO_SUBPAGE_WRITE 0x00000200
173
Maxim Levitsky93edbad2010-02-22 20:39:40 +0200174/* Device is one of 'new' xD cards that expose fake nand command set */
175#define NAND_BROKEN_XD 0x00000400
176
177/* Device behaves just like nand, but is readonly */
178#define NAND_ROM 0x00000800
179
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500180/* Device supports subpage reads */
181#define NAND_SUBPAGE_READ 0x00001000
182
Boris BREZILLONc03d9962015-12-02 12:01:05 +0100183/*
184 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
185 * patterns.
186 */
187#define NAND_NEED_SCRAMBLING 0x00002000
188
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189/* Options valid for Samsung large page devices */
Artem Bityutskiy3239a6c2013-03-04 14:56:18 +0200190#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
192/* Macros to identify the above */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Jeff Westfahla5ff4f12012-08-13 16:35:30 -0500194#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalez3371d662016-11-15 10:56:20 +0100195#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197/* Non chip related options */
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000198/* This option skips the bbt scan during initialization. */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700199#define NAND_SKIP_BBTSCAN 0x00010000
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200200/*
201 * This option is defined if the board driver allocates its own buffers
202 * (e.g. because it needs them DMA-coherent).
203 */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700204#define NAND_OWN_BUFFERS 0x00020000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000205/* Chip may not exist, so silence any errors in scan */
Brian Norrisb4dc53e2011-05-31 16:31:26 -0700206#define NAND_SCAN_SILENT_NODEV 0x00040000
Matthieu CASTET64b37b22012-11-06 11:51:44 +0100207/*
208 * Autodetect nand buswidth with readid/onfi.
209 * This suppose the driver will configure the hardware in 8 bits mode
210 * when calling nand_scan_ident, and update its configuration
211 * before calling nand_scan_tail.
212 */
213#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood5f867db2015-06-26 19:43:58 -0500214/*
215 * This option could be defined by controller drivers to protect against
216 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
217 */
218#define NAND_USE_BOUNCE_BUFFER 0x00100000
Ben Dooksb1c6e6d2009-11-02 18:12:33 +0000219
Boris Brezillon6ea40a32016-10-01 10:24:03 +0200220/*
221 * In case your controller is implementing ->cmd_ctrl() and is relying on the
222 * default ->cmdfunc() implementation, you may want to let the core handle the
223 * tCCS delay which is required when a column change (RNDIN or RNDOUT) is
224 * requested.
225 * If your controller already takes care of this delay, you don't need to set
226 * this flag.
227 */
228#define NAND_WAIT_TCCS 0x00200000
229
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200231/* Nand scan has allocated controller struct */
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200232#define NAND_CONTROLLER_ALLOC 0x80000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
Thomas Gleixner29072b92006-09-28 15:38:36 +0200234/* Cell info constants */
235#define NAND_CI_CHIPNR_MSK 0x03
236#define NAND_CI_CELLTYPE_MSK 0x0C
Huang Shijie7db906b2013-09-25 14:58:11 +0800237#define NAND_CI_CELLTYPE_SHIFT 2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239/* Keep gcc happy */
240struct nand_chip;
241
Huang Shijie5b40db62013-05-17 11:17:28 +0800242/* ONFI features */
243#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
244#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
245
Huang Shijie3e701922012-09-13 14:57:53 +0800246/* ONFI timing mode, used in both asynchronous and synchronous mode */
247#define ONFI_TIMING_MODE_0 (1 << 0)
248#define ONFI_TIMING_MODE_1 (1 << 1)
249#define ONFI_TIMING_MODE_2 (1 << 2)
250#define ONFI_TIMING_MODE_3 (1 << 3)
251#define ONFI_TIMING_MODE_4 (1 << 4)
252#define ONFI_TIMING_MODE_5 (1 << 5)
253#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
254
Huang Shijie7db03ec2012-09-13 14:57:52 +0800255/* ONFI feature address */
256#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
257
Brian Norris8429bb32013-12-03 15:51:09 -0800258/* Vendor-specific feature address (Micron) */
259#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
260
Huang Shijie7db03ec2012-09-13 14:57:52 +0800261/* ONFI subfeature parameters length */
262#define ONFI_SUBFEATURE_PARAM_LEN 4
263
David Mosbergerd914c932013-05-29 15:30:13 +0300264/* ONFI optional commands SET/GET FEATURES supported? */
265#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
266
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200267struct nand_onfi_params {
268 /* rev info and features block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200269 /* 'O' 'N' 'F' 'I' */
270 u8 sig[4];
271 __le16 revision;
272 __le16 features;
273 __le16 opt_cmd;
Huang Shijie5138a982013-05-17 11:17:27 +0800274 u8 reserved0[2];
275 __le16 ext_param_page_length; /* since ONFI 2.1 */
276 u8 num_of_param_pages; /* since ONFI 2.1 */
277 u8 reserved1[17];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200278
279 /* manufacturer information block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200280 char manufacturer[12];
281 char model[20];
282 u8 jedec_id;
283 __le16 date_code;
284 u8 reserved2[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200285
286 /* memory organization block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200287 __le32 byte_per_page;
288 __le16 spare_bytes_per_page;
289 __le32 data_bytes_per_ppage;
290 __le16 spare_bytes_per_ppage;
291 __le32 pages_per_block;
292 __le32 blocks_per_lun;
293 u8 lun_count;
294 u8 addr_cycles;
295 u8 bits_per_cell;
296 __le16 bb_per_lun;
297 __le16 block_endurance;
298 u8 guaranteed_good_blocks;
299 __le16 guaranteed_block_endurance;
300 u8 programs_per_page;
301 u8 ppage_attr;
302 u8 ecc_bits;
303 u8 interleaved_bits;
304 u8 interleaved_ops;
305 u8 reserved3[13];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200306
307 /* electrical parameter block */
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200308 u8 io_pin_capacitance_max;
309 __le16 async_timing_mode;
310 __le16 program_cache_timing_mode;
311 __le16 t_prog;
312 __le16 t_bers;
313 __le16 t_r;
314 __le16 t_ccs;
315 __le16 src_sync_timing_mode;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100316 u8 src_ssync_features;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200317 __le16 clk_pin_capacitance_typ;
318 __le16 io_pin_capacitance_typ;
319 __le16 input_pin_capacitance_typ;
320 u8 input_pin_capacitance_max;
Brian Norrisa55e85c2013-12-02 11:12:22 -0800321 u8 driver_strength_support;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200322 __le16 t_int_r;
Brian Norris74e98be2015-12-01 11:08:32 -0800323 __le16 t_adl;
Boris BREZILLONde64aa92015-11-23 11:23:07 +0100324 u8 reserved4[8];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200325
326 /* vendor */
Brian Norris6f0065b2013-12-03 12:02:20 -0800327 __le16 vendor_revision;
328 u8 vendor[88];
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200329
330 __le16 crc;
Brian Norrise2e6b7b2013-12-05 12:06:54 -0800331} __packed;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200332
333#define ONFI_CRC_BASE 0x4F4E
334
Huang Shijie5138a982013-05-17 11:17:27 +0800335/* Extended ECC information Block Definition (since ONFI 2.1) */
336struct onfi_ext_ecc_info {
337 u8 ecc_bits;
338 u8 codeword_size;
339 __le16 bb_per_lun;
340 __le16 block_endurance;
341 u8 reserved[2];
342} __packed;
343
344#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
345#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
346#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
347struct onfi_ext_section {
348 u8 type;
349 u8 length;
350} __packed;
351
352#define ONFI_EXT_SECTION_MAX 8
353
354/* Extended Parameter Page Definition (since ONFI 2.1) */
355struct onfi_ext_param_page {
356 __le16 crc;
357 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
358 u8 reserved0[10];
359 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
360
361 /*
362 * The actual size of the Extended Parameter Page is in
363 * @ext_param_page_length of nand_onfi_params{}.
364 * The following are the variable length sections.
365 * So we do not add any fields below. Please see the ONFI spec.
366 */
367} __packed;
368
Brian Norris6f0065b2013-12-03 12:02:20 -0800369struct nand_onfi_vendor_micron {
370 u8 two_plane_read;
371 u8 read_cache;
372 u8 read_unique_id;
373 u8 dq_imped;
374 u8 dq_imped_num_settings;
375 u8 dq_imped_feat_addr;
376 u8 rb_pulldown_strength;
377 u8 rb_pulldown_strength_feat_addr;
378 u8 rb_pulldown_strength_num_settings;
379 u8 otp_mode;
380 u8 otp_page_start;
381 u8 otp_data_prot_addr;
382 u8 otp_num_pages;
383 u8 otp_feat_addr;
384 u8 read_retry_options;
385 u8 reserved[72];
386 u8 param_revision;
387} __packed;
388
Huang Shijieafbfff02014-02-21 13:39:37 +0800389struct jedec_ecc_info {
390 u8 ecc_bits;
391 u8 codeword_size;
392 __le16 bb_per_lun;
393 __le16 block_endurance;
394 u8 reserved[2];
395} __packed;
396
Huang Shijie7852f892014-02-21 13:39:39 +0800397/* JEDEC features */
398#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
399
Huang Shijieafbfff02014-02-21 13:39:37 +0800400struct nand_jedec_params {
401 /* rev info and features block */
402 /* 'J' 'E' 'S' 'D' */
403 u8 sig[4];
404 __le16 revision;
405 __le16 features;
406 u8 opt_cmd[3];
407 __le16 sec_cmd;
408 u8 num_of_param_pages;
409 u8 reserved0[18];
410
411 /* manufacturer information block */
412 char manufacturer[12];
413 char model[20];
414 u8 jedec_id[6];
415 u8 reserved1[10];
416
417 /* memory organization block */
418 __le32 byte_per_page;
419 __le16 spare_bytes_per_page;
420 u8 reserved2[6];
421 __le32 pages_per_block;
422 __le32 blocks_per_lun;
423 u8 lun_count;
424 u8 addr_cycles;
425 u8 bits_per_cell;
426 u8 programs_per_page;
427 u8 multi_plane_addr;
428 u8 multi_plane_op_attr;
429 u8 reserved3[38];
430
431 /* electrical parameter block */
432 __le16 async_sdr_speed_grade;
433 __le16 toggle_ddr_speed_grade;
434 __le16 sync_ddr_speed_grade;
435 u8 async_sdr_features;
436 u8 toggle_ddr_features;
437 u8 sync_ddr_features;
438 __le16 t_prog;
439 __le16 t_bers;
440 __le16 t_r;
441 __le16 t_r_multi_plane;
442 __le16 t_ccs;
443 __le16 io_pin_capacitance_typ;
444 __le16 input_pin_capacitance_typ;
445 __le16 clk_pin_capacitance_typ;
446 u8 driver_strength_support;
Brian Norris74e98be2015-12-01 11:08:32 -0800447 __le16 t_adl;
Huang Shijieafbfff02014-02-21 13:39:37 +0800448 u8 reserved4[36];
449
450 /* ECC and endurance block */
451 u8 guaranteed_good_blocks;
452 __le16 guaranteed_block_endurance;
453 struct jedec_ecc_info ecc_info[4];
454 u8 reserved5[29];
455
456 /* reserved */
457 u8 reserved6[148];
458
459 /* vendor */
460 __le16 vendor_rev_num;
461 u8 reserved7[88];
462
463 /* CRC for Parameter Page */
464 __le16 crc;
465} __packed;
466
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467/**
Randy Dunlap844d3b42006-06-28 21:48:27 -0700468 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000469 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 * @active: the mtd device which holds the controller currently
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200471 * @wq: wait queue to sleep on if a NAND operation is in
472 * progress used instead of the per chip wait queue
473 * when a hw controller is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 */
475struct nand_hw_control {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200476 spinlock_t lock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100478 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479};
480
Marc Gonzalezd45bc582016-07-27 11:23:52 +0200481static inline void nand_hw_control_init(struct nand_hw_control *nfc)
482{
483 nfc->active = NULL;
484 spin_lock_init(&nfc->lock);
485 init_waitqueue_head(&nfc->wq);
486}
487
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488/**
Brian Norris7854d3f2011-06-23 14:12:08 -0700489 * struct nand_ecc_ctrl - Control structure for ECC
490 * @mode: ECC mode
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100491 * @algo: ECC algorithm
Brian Norris7854d3f2011-06-23 14:12:08 -0700492 * @steps: number of ECC steps per page
493 * @size: data bytes per ECC step
494 * @bytes: ECC bytes per step
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700495 * @strength: max number of correctible bits per ECC step
Brian Norris7854d3f2011-06-23 14:12:08 -0700496 * @total: total number of ECC bytes per page
497 * @prepad: padding information for syndrome based ECC generators
498 * @postpad: padding information for syndrome based ECC generators
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100499 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
Brian Norris7854d3f2011-06-23 14:12:08 -0700500 * @priv: pointer to private ECC control data
501 * @hwctl: function to control hardware ECC generator. Must only
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200502 * be provided if an hardware ECC is available
Brian Norris7854d3f2011-06-23 14:12:08 -0700503 * @calculate: function for ECC calculation or readback from ECC hardware
Boris BREZILLON6e941192015-12-30 20:32:03 +0100504 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
505 * Should return a positive number representing the number of
506 * corrected bitflips, -EBADMSG if the number of bitflips exceed
507 * ECC strength, or any other error code if the error is not
508 * directly related to correction.
509 * If -EBADMSG is returned the input buffers should be left
510 * untouched.
Boris BREZILLON62d956d2014-10-20 10:46:14 +0200511 * @read_page_raw: function to read a raw page without ECC. This function
512 * should hide the specific layout used by the ECC
513 * controller and always return contiguous in-band and
514 * out-of-band data even if they're not stored
515 * contiguously on the NAND chip (e.g.
516 * NAND_ECC_HW_SYNDROME interleaves in-band and
517 * out-of-band data).
518 * @write_page_raw: function to write a raw page without ECC. This function
519 * should hide the specific layout used by the ECC
520 * controller and consider the passed data as contiguous
521 * in-band and out-of-band data. ECC controller is
522 * responsible for doing the appropriate transformations
523 * to adapt to its specific layout (e.g.
524 * NAND_ECC_HW_SYNDROME interleaves in-band and
525 * out-of-band data).
Brian Norris7854d3f2011-06-23 14:12:08 -0700526 * @read_page: function to read a page according to the ECC generator
Mike Dunn5ca7f412012-09-11 08:59:03 -0700527 * requirements; returns maximum number of bitflips corrected in
528 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
529 * @read_subpage: function to read parts of the page covered by ECC;
530 * returns same as read_page()
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530531 * @write_subpage: function to write parts of the page covered by ECC.
Brian Norris7854d3f2011-06-23 14:12:08 -0700532 * @write_page: function to write a page according to the ECC generator
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200533 * requirements.
Brian Norris9ce244b2011-08-30 18:45:37 -0700534 * @write_oob_raw: function to write chip OOB data without ECC
Brian Norrisc46f6482011-08-30 18:45:38 -0700535 * @read_oob_raw: function to read chip OOB data without ECC
Randy Dunlap844d3b42006-06-28 21:48:27 -0700536 * @read_oob: function to read chip OOB data
537 * @write_oob: function to write chip OOB data
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200538 */
539struct nand_ecc_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200540 nand_ecc_modes_t mode;
Rafał Miłeckib0fcd8a2016-03-23 11:19:00 +0100541 enum nand_ecc_algo algo;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200542 int steps;
543 int size;
544 int bytes;
545 int total;
Mike Dunn1d0b95b02012-03-11 14:21:10 -0700546 int strength;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200547 int prepad;
548 int postpad;
Boris BREZILLON40cbe6e2015-12-30 20:32:04 +0100549 unsigned int options;
Ivan Djelic193bd402011-03-11 11:05:33 +0100550 void *priv;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200551 void (*hwctl)(struct mtd_info *mtd, int mode);
552 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
553 uint8_t *ecc_code);
554 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
555 uint8_t *calc_ecc);
556 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700557 uint8_t *buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800558 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200559 const uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200560 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700561 uint8_t *buf, int oob_required, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200562 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Huang Shijiee004deb2014-01-03 11:01:40 +0800563 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530564 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
565 uint32_t offset, uint32_t data_len,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200566 const uint8_t *data_buf, int oob_required, int page);
Josh Wufdbad98d2012-06-25 18:07:45 +0800567 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Boris BREZILLON45aaeff2015-10-13 11:22:18 +0200568 const uint8_t *buf, int oob_required, int page);
Brian Norris9ce244b2011-08-30 18:45:37 -0700569 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
570 int page);
Brian Norrisc46f6482011-08-30 18:45:38 -0700571 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Shmulik Ladkani5c2ffb12012-05-09 13:06:35 +0300572 int page);
573 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200574 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
575 int page);
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200576};
577
Marc Gonzalez3371d662016-11-15 10:56:20 +0100578static inline int nand_standard_page_accessors(struct nand_ecc_ctrl *ecc)
579{
580 return !(ecc->options & NAND_ECC_CUSTOM_PAGE_ACCESS);
581}
582
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200583/**
584 * struct nand_buffers - buffer structure for read/write
Huang Shijief02ea4e2014-01-13 14:27:12 +0800585 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
586 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
587 * @databuf: buffer pointer for data, size is (page size + oobsize).
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200588 *
589 * Do not change the order of buffers. databuf and oobrbuf must be in
590 * consecutive order.
591 */
592struct nand_buffers {
Huang Shijief02ea4e2014-01-13 14:27:12 +0800593 uint8_t *ecccalc;
594 uint8_t *ecccode;
595 uint8_t *databuf;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200596};
597
598/**
Sascha Hauereee64b72016-09-15 10:32:46 +0200599 * struct nand_sdr_timings - SDR NAND chip timings
600 *
601 * This struct defines the timing requirements of a SDR NAND chip.
602 * These information can be found in every NAND datasheets and the timings
603 * meaning are described in the ONFI specifications:
604 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
605 * Parameters)
606 *
607 * All these timings are expressed in picoseconds.
608 *
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200609 * @tBERS_max: Block erase time
610 * @tCCS_min: Change column setup time
611 * @tPROG_max: Page program time
612 * @tR_max: Page read time
Sascha Hauereee64b72016-09-15 10:32:46 +0200613 * @tALH_min: ALE hold time
614 * @tADL_min: ALE to data loading time
615 * @tALS_min: ALE setup time
616 * @tAR_min: ALE to RE# delay
617 * @tCEA_max: CE# access time
Randy Dunlap61babe92016-11-21 18:32:08 -0800618 * @tCEH_min: CE# high hold time
Sascha Hauereee64b72016-09-15 10:32:46 +0200619 * @tCH_min: CE# hold time
620 * @tCHZ_max: CE# high to output hi-Z
621 * @tCLH_min: CLE hold time
622 * @tCLR_min: CLE to RE# delay
623 * @tCLS_min: CLE setup time
624 * @tCOH_min: CE# high to output hold
625 * @tCS_min: CE# setup time
626 * @tDH_min: Data hold time
627 * @tDS_min: Data setup time
628 * @tFEAT_max: Busy time for Set Features and Get Features
629 * @tIR_min: Output hi-Z to RE# low
630 * @tITC_max: Interface and Timing Mode Change time
631 * @tRC_min: RE# cycle time
632 * @tREA_max: RE# access time
633 * @tREH_min: RE# high hold time
634 * @tRHOH_min: RE# high to output hold
635 * @tRHW_min: RE# high to WE# low
636 * @tRHZ_max: RE# high to output hi-Z
637 * @tRLOH_min: RE# low to output hold
638 * @tRP_min: RE# pulse width
639 * @tRR_min: Ready to RE# low (data only)
640 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
641 * rising edge of R/B#.
642 * @tWB_max: WE# high to SR[6] low
643 * @tWC_min: WE# cycle time
644 * @tWH_min: WE# high hold time
645 * @tWHR_min: WE# high to RE# low
646 * @tWP_min: WE# pulse width
647 * @tWW_min: WP# transition to WE# low
648 */
649struct nand_sdr_timings {
Boris Brezillon204e7ec2016-10-01 10:24:02 +0200650 u32 tBERS_max;
651 u32 tCCS_min;
652 u32 tPROG_max;
653 u32 tR_max;
Sascha Hauereee64b72016-09-15 10:32:46 +0200654 u32 tALH_min;
655 u32 tADL_min;
656 u32 tALS_min;
657 u32 tAR_min;
658 u32 tCEA_max;
659 u32 tCEH_min;
660 u32 tCH_min;
661 u32 tCHZ_max;
662 u32 tCLH_min;
663 u32 tCLR_min;
664 u32 tCLS_min;
665 u32 tCOH_min;
666 u32 tCS_min;
667 u32 tDH_min;
668 u32 tDS_min;
669 u32 tFEAT_max;
670 u32 tIR_min;
671 u32 tITC_max;
672 u32 tRC_min;
673 u32 tREA_max;
674 u32 tREH_min;
675 u32 tRHOH_min;
676 u32 tRHW_min;
677 u32 tRHZ_max;
678 u32 tRLOH_min;
679 u32 tRP_min;
680 u32 tRR_min;
681 u64 tRST_max;
682 u32 tWB_max;
683 u32 tWC_min;
684 u32 tWH_min;
685 u32 tWHR_min;
686 u32 tWP_min;
687 u32 tWW_min;
688};
689
690/**
691 * enum nand_data_interface_type - NAND interface timing type
692 * @NAND_SDR_IFACE: Single Data Rate interface
693 */
694enum nand_data_interface_type {
695 NAND_SDR_IFACE,
696};
697
698/**
699 * struct nand_data_interface - NAND interface timing
700 * @type: type of the timing
701 * @timings: The timing, type according to @type
702 */
703struct nand_data_interface {
704 enum nand_data_interface_type type;
705 union {
706 struct nand_sdr_timings sdr;
707 } timings;
708};
709
710/**
711 * nand_get_sdr_timings - get SDR timing from data interface
712 * @conf: The data interface
713 */
714static inline const struct nand_sdr_timings *
715nand_get_sdr_timings(const struct nand_data_interface *conf)
716{
717 if (conf->type != NAND_SDR_IFACE)
718 return ERR_PTR(-EINVAL);
719
720 return &conf->timings.sdr;
721}
722
723/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 * struct nand_chip - NAND Private Flash Chip Data
Boris BREZILLONed4f85c2015-12-01 12:03:06 +0100725 * @mtd: MTD device registered to the MTD framework
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200726 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
727 * flash device
728 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
729 * flash device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 * @read_byte: [REPLACEABLE] read one byte from the chip
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 * @read_word: [REPLACEABLE] read one word from the chip
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100732 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
733 * low 8 I/O lines
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
735 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 * @select_chip: [REPLACEABLE] select chip nr
Brian Norrisce157512013-04-11 01:34:59 -0700737 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
738 * @block_markbad: [REPLACEABLE] mark a block bad
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300739 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200740 * ALE/CLE/nCE. Also used to write command and address
Brian Norris7854d3f2011-06-23 14:12:08 -0700741 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200742 * device ready/busy line. If set to NULL no access to
743 * ready/busy is available and the ready/busy information
744 * is read from the chip status register.
745 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
746 * commands to the chip.
747 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
748 * ready.
Brian Norrisba84fb52014-01-03 15:13:33 -0800749 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
750 * setting the read-retry mode. Mostly needed for MLC NAND.
Brian Norris7854d3f2011-06-23 14:12:08 -0700751 * @ecc: [BOARDSPECIFIC] ECC control structure
Randy Dunlap844d3b42006-06-28 21:48:27 -0700752 * @buffers: buffer structure for read/write
753 * @hwcontrol: platform-specific hardware control structure
Brian Norris49c50b92014-05-06 16:02:19 -0700754 * @erase: [REPLACEABLE] erase function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300756 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200757 * data from array to read regs (tR).
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200758 * @state: [INTERN] the current state of the NAND device
Brian Norrise9195ed2011-08-30 18:45:43 -0700759 * @oob_poi: "poison value buffer," used for laying out OOB data
760 * before writing
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200761 * @page_shift: [INTERN] number of address bits in a page (column
762 * address bits).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
764 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
765 * @chip_shift: [INTERN] number of address bits in one chip
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200766 * @options: [BOARDSPECIFIC] various chip options. They can partly
767 * be set to inform nand_scan about special functionality.
768 * See the defines for further explanation.
Brian Norris5fb15492011-05-31 16:31:21 -0700769 * @bbt_options: [INTERN] bad block specific options. All options used
770 * here must come from bbm.h. By default, these options
771 * will be copied to the appropriate nand_bbt_descr's.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200772 * @badblockpos: [INTERN] position of the bad block marker in the oob
773 * area.
Brian Norris661a0832012-01-13 18:11:50 -0800774 * @badblockbits: [INTERN] minimum number of set bits in a good block's
775 * bad block marker position; i.e., BBM == 11110111b is
776 * not bad when badblockbits == 7
Huang Shijie7db906b2013-09-25 14:58:11 +0800777 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
Huang Shijie4cfeca22013-05-17 11:17:25 +0800778 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
779 * Minimum amount of bit errors per @ecc_step_ds guaranteed
780 * to be correctable. If unknown, set to zero.
781 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
782 * also from the datasheet. It is the recommended ECC step
783 * size, if known; if unknown, set to zero.
Boris BREZILLON57a94e22014-09-22 20:11:50 +0200784 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillond8e725d2016-09-15 10:32:50 +0200785 * set to the actually used ONFI mode if the chip is
786 * ONFI compliant or deduced from the datasheet if
787 * the NAND chip is not ONFI compliant.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 * @numchips: [INTERN] number of physical chips
789 * @chipsize: [INTERN] the size of one chip for multichip arrays
790 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200791 * @pagebuf: [INTERN] holds the pagenumber which is currently in
792 * data_buf.
Mike Dunnedbc45402012-04-25 12:06:11 -0700793 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
794 * currently in data_buf.
Thomas Gleixner29072b92006-09-28 15:38:36 +0200795 * @subpagesize: [INTERN] holds the subpagesize
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200796 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
797 * non 0 if ONFI supported.
Huang Shijied94abba2014-02-21 13:39:38 +0800798 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
799 * non 0 if JEDEC supported.
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200800 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
801 * supported, 0 otherwise.
Huang Shijied94abba2014-02-21 13:39:38 +0800802 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
803 * supported, 0 otherwise.
Zach Brownceb374e2017-01-10 13:30:19 -0600804 * @max_bb_per_die: [INTERN] the max number of bad blocks each die of a
805 * this nand device will encounter their life times.
806 * @blocks_per_die: [INTERN] The number of PEBs in a die
Randy Dunlap61babe92016-11-21 18:32:08 -0800807 * @data_interface: [INTERN] NAND interface timing information
Brian Norrisba84fb52014-01-03 15:13:33 -0800808 * @read_retries: [INTERN] the number of read retry modes supported
Robert P. J. Day9ef525a2012-10-25 09:43:10 -0400809 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
810 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Boris Brezillond8e725d2016-09-15 10:32:50 +0200811 * @setup_data_interface: [OPTIONAL] setup the data interface and timing
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 * @bbt: [INTERN] bad block table pointer
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200813 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
814 * lookup.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200816 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
817 * bad block scan.
818 * @controller: [REPLACEABLE] a pointer to a hardware controller
Brian Norris7854d3f2011-06-23 14:12:08 -0700819 * structure which is shared among multiple independent
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200820 * devices.
Brian Norris32c8db82011-08-23 17:17:35 -0700821 * @priv: [OPTIONAL] pointer to private chip data
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +0200822 * @errstat: [OPTIONAL] hardware specific function to perform
823 * additional error status checks (determine if errors are
824 * correctable).
Randy Dunlap351edd22006-10-29 22:46:40 -0800825 * @write_page: [REPLACEABLE] High-level page write function
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000827
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828struct nand_chip {
Boris BREZILLONed4f85c2015-12-01 12:03:06 +0100829 struct mtd_info mtd;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200830 void __iomem *IO_ADDR_R;
831 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000832
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200833 uint8_t (*read_byte)(struct mtd_info *mtd);
834 u16 (*read_word)(struct mtd_info *mtd);
Uwe Kleine-König05f78352013-12-05 22:22:04 +0100835 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200836 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
837 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200838 void (*select_chip)(struct mtd_info *mtd, int chip);
Archit Taneja9f3e0422016-02-03 14:29:49 +0530839 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200840 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
841 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200842 int (*dev_ready)(struct mtd_info *mtd);
843 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
844 int page_addr);
845 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Brian Norris49c50b92014-05-06 16:02:19 -0700846 int (*erase)(struct mtd_info *mtd, int page);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200847 int (*scan_bbt)(struct mtd_info *mtd);
848 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state,
849 int status, int page);
850 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Gupta, Pekon837a6ba2013-03-15 17:55:53 +0530851 uint32_t offset, int data_len, const uint8_t *buf,
852 int oob_required, int page, int cached, int raw);
Huang Shijie7db03ec2012-09-13 14:57:52 +0800853 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
854 int feature_addr, uint8_t *subfeature_para);
855 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
856 int feature_addr, uint8_t *subfeature_para);
Brian Norrisba84fb52014-01-03 15:13:33 -0800857 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillond8e725d2016-09-15 10:32:50 +0200858 int (*setup_data_interface)(struct mtd_info *mtd,
859 const struct nand_data_interface *conf,
860 bool check_only);
861
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200862
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200863 int chip_delay;
864 unsigned int options;
Brian Norris5fb15492011-05-31 16:31:21 -0700865 unsigned int bbt_options;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200866
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200867 int page_shift;
868 int phys_erase_shift;
869 int bbt_erase_shift;
870 int chip_shift;
871 int numchips;
872 uint64_t chipsize;
873 int pagemask;
874 int pagebuf;
Mike Dunnedbc45402012-04-25 12:06:11 -0700875 unsigned int pagebuf_bitflips;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200876 int subpagesize;
Huang Shijie7db906b2013-09-25 14:58:11 +0800877 uint8_t bits_per_cell;
Huang Shijie4cfeca22013-05-17 11:17:25 +0800878 uint16_t ecc_strength_ds;
879 uint16_t ecc_step_ds;
Boris BREZILLON57a94e22014-09-22 20:11:50 +0200880 int onfi_timing_mode_default;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200881 int badblockpos;
882 int badblockbits;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200883
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200884 int onfi_version;
Huang Shijied94abba2014-02-21 13:39:38 +0800885 int jedec_version;
886 union {
887 struct nand_onfi_params onfi_params;
888 struct nand_jedec_params jedec_params;
889 };
Zach Brownceb374e2017-01-10 13:30:19 -0600890 u16 max_bb_per_die;
891 u32 blocks_per_die;
Florian Fainellid1e1f4e2010-08-30 18:32:24 +0200892
Boris Brezillond8e725d2016-09-15 10:32:50 +0200893 struct nand_data_interface *data_interface;
894
Brian Norrisba84fb52014-01-03 15:13:33 -0800895 int read_retries;
896
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200897 flstate_t state;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200898
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200899 uint8_t *oob_poi;
900 struct nand_hw_control *controller;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200901
902 struct nand_ecc_ctrl ecc;
David Woodhouse4bf63fc2006-09-25 17:08:04 +0100903 struct nand_buffers *buffers;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200904 struct nand_hw_control hwcontrol;
905
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200906 uint8_t *bbt;
907 struct nand_bbt_descr *bbt_td;
908 struct nand_bbt_descr *bbt_md;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200909
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200910 struct nand_bbt_descr *badblock_pattern;
Thomas Gleixnerf75e5092006-05-26 18:52:08 +0200911
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +0200912 void *priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913};
914
Boris Brezillon41b207a2016-02-03 19:06:15 +0100915extern const struct mtd_ooblayout_ops nand_ooblayout_sp_ops;
916extern const struct mtd_ooblayout_ops nand_ooblayout_lp_ops;
917
Brian Norris28b8b26b2015-10-30 20:33:20 -0700918static inline void nand_set_flash_node(struct nand_chip *chip,
919 struct device_node *np)
920{
Boris BREZILLON29574ed2015-12-10 09:00:38 +0100921 mtd_set_of_node(&chip->mtd, np);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700922}
923
924static inline struct device_node *nand_get_flash_node(struct nand_chip *chip)
925{
Boris BREZILLON29574ed2015-12-10 09:00:38 +0100926 return mtd_get_of_node(&chip->mtd);
Brian Norris28b8b26b2015-10-30 20:33:20 -0700927}
928
Boris BREZILLON9eba47d2015-11-16 14:37:35 +0100929static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
930{
Boris BREZILLON2d3b77b2015-12-10 09:00:33 +0100931 return container_of(mtd, struct nand_chip, mtd);
Boris BREZILLON9eba47d2015-11-16 14:37:35 +0100932}
933
Boris BREZILLONffd014f2015-12-01 12:03:07 +0100934static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
935{
936 return &chip->mtd;
937}
938
Boris BREZILLONd39ddbd2015-12-10 09:00:39 +0100939static inline void *nand_get_controller_data(struct nand_chip *chip)
940{
941 return chip->priv;
942}
943
944static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
945{
946 chip->priv = priv;
947}
948
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949/*
950 * NAND Flash Manufacturer ID Codes
951 */
952#define NAND_MFR_TOSHIBA 0x98
Rafał Miłecki1c7fe6b2016-06-09 20:10:11 +0200953#define NAND_MFR_ESMT 0xc8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954#define NAND_MFR_SAMSUNG 0xec
955#define NAND_MFR_FUJITSU 0x04
956#define NAND_MFR_NATIONAL 0x8f
957#define NAND_MFR_RENESAS 0x07
958#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200959#define NAND_MFR_HYNIX 0xad
sshahrom@micron.com8c60e542007-03-21 18:48:02 -0700960#define NAND_MFR_MICRON 0x2c
Steven J. Hill30eb0db2007-07-18 23:29:46 -0500961#define NAND_MFR_AMD 0x01
Brian Norrisc1257b42011-11-02 13:34:42 -0700962#define NAND_MFR_MACRONIX 0xc2
Brian Norrisb1ccfab2012-05-22 07:30:47 -0700963#define NAND_MFR_EON 0x92
Huang Shijie3f97c6f2013-12-26 15:37:45 +0800964#define NAND_MFR_SANDISK 0x45
Huang Shijie4968a412014-01-03 16:50:39 +0800965#define NAND_MFR_INTEL 0x89
Brian Norris641519c2014-11-04 11:32:45 -0800966#define NAND_MFR_ATO 0x9b
Andrey Jr. Melnikova4077ce2016-12-08 19:57:08 +0300967#define NAND_MFR_WINBOND 0xef
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968
Artem Bityutskiy53552d22013-03-14 09:57:23 +0200969/* The maximum expected count of bytes in the NAND ID sequence */
970#define NAND_MAX_ID_LEN 8
971
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200972/*
973 * A helper for defining older NAND chips where the second ID byte fully
974 * defined the chip, including the geometry (chip size, eraseblock size, page
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +0200975 * size). All these chips have 512 bytes NAND page size.
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200976 */
Artem Bityutskiy5bfa9b72013-03-19 10:29:26 +0200977#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
978 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
979 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200980
981/*
982 * A helper for defining newer chips which report their page size and
983 * eraseblock size via the extended ID bytes.
984 *
985 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
986 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
987 * device ID now only represented a particular total chip size (and voltage,
988 * buswidth), and the page size, eraseblock size, and OOB size could vary while
989 * using the same device ID.
990 */
Artem Bityutskiy8e12b472013-03-04 16:26:56 +0200991#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
992 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
Artem Bityutskiy8dbfae12013-03-04 15:39:18 +0200993 .options = (opts) }
994
Huang Shijie2dc0bdd2013-05-17 11:17:31 +0800995#define NAND_ECC_INFO(_strength, _step) \
996 { .strength_ds = (_strength), .step_ds = (_step) }
997#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
998#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
999
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000/**
1001 * struct nand_flash_dev - NAND Flash Device ID Structure
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001002 * @name: a human-readable name of the NAND chip
1003 * @dev_id: the device ID (the second byte of the full chip ID array)
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001004 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
1005 * memory address as @id[0])
1006 * @dev_id: device ID part of the full chip ID array (refers the same memory
1007 * address as @id[1])
1008 * @id: full device ID array
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001009 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
1010 * well as the eraseblock size) is determined from the extended NAND
1011 * chip ID array)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001012 * @chipsize: total chip size in MiB
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001013 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
Artem Bityutskiy68aa352de2013-03-04 16:05:00 +02001014 * @options: stores various chip bit options
Huang Shijief22d5f62013-03-15 11:00:59 +08001015 * @id_len: The valid length of the @id.
1016 * @oobsize: OOB size
Randy Dunlap7b7d8982014-07-27 14:31:53 -07001017 * @ecc: ECC correctability and step information from the datasheet.
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001018 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
1019 * @ecc_strength_ds in nand_chip{}.
1020 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
1021 * @ecc_step_ds in nand_chip{}, also from the datasheet.
1022 * For example, the "4bit ECC for each 512Byte" can be set with
1023 * NAND_ECC_INFO(4, 512).
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001024 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1025 * reset. Should be deduced from timings described
1026 * in the datasheet.
1027 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 */
1029struct nand_flash_dev {
1030 char *name;
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001031 union {
1032 struct {
1033 uint8_t mfr_id;
1034 uint8_t dev_id;
1035 };
Artem Bityutskiy53552d22013-03-14 09:57:23 +02001036 uint8_t id[NAND_MAX_ID_LEN];
Artem Bityutskiy8e12b472013-03-04 16:26:56 +02001037 };
Artem Bityutskiyecb42fe2013-03-13 13:45:00 +02001038 unsigned int pagesize;
1039 unsigned int chipsize;
1040 unsigned int erasesize;
1041 unsigned int options;
Huang Shijief22d5f62013-03-15 11:00:59 +08001042 uint16_t id_len;
1043 uint16_t oobsize;
Huang Shijie2dc0bdd2013-05-17 11:17:31 +08001044 struct {
1045 uint16_t strength_ds;
1046 uint16_t step_ds;
1047 } ecc;
Boris BREZILLON57a94e22014-09-22 20:11:50 +02001048 int onfi_timing_mode_default;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049};
1050
1051/**
1052 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
1053 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +02001054 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055*/
1056struct nand_manufacturers {
1057 int id;
Sebastian Andrzej Siewiora0491fc2010-10-05 12:41:01 +02001058 char *name;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059};
1060
1061extern struct nand_flash_dev nand_flash_ids[];
1062extern struct nand_manufacturers nand_manuf_ids[];
1063
Sascha Hauer79022592016-09-07 14:21:42 +02001064int nand_default_bbt(struct mtd_info *mtd);
1065int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1066int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1067int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1068int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
1069 int allowbbt);
1070int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
1071 size_t *retlen, uint8_t *buf);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072
Thomas Gleixner41796c22006-05-23 11:38:59 +02001073/**
1074 * struct platform_nand_chip - chip level device structure
Thomas Gleixner41796c22006-05-23 11:38:59 +02001075 * @nr_chips: max. number of chips to scan for
Randy Dunlap844d3b42006-06-28 21:48:27 -07001076 * @chip_offset: chip number offset
Thomas Gleixner8be834f2006-05-27 20:05:26 +02001077 * @nr_partitions: number of partitions pointed to by partitions (or zero)
Thomas Gleixner41796c22006-05-23 11:38:59 +02001078 * @partitions: mtd partition list
1079 * @chip_delay: R/B delay value in us
1080 * @options: Option flags, e.g. 16bit buswidth
Brian Norrisa40f7342011-05-31 16:31:22 -07001081 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
Vitaly Wool972edcb2007-05-06 18:46:57 +04001082 * @part_probe_types: NULL-terminated array of probe types
Thomas Gleixner41796c22006-05-23 11:38:59 +02001083 */
1084struct platform_nand_chip {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001085 int nr_chips;
1086 int chip_offset;
1087 int nr_partitions;
1088 struct mtd_partition *partitions;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001089 int chip_delay;
1090 unsigned int options;
Brian Norrisa40f7342011-05-31 16:31:22 -07001091 unsigned int bbt_options;
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001092 const char **part_probe_types;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001093};
1094
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001095/* Keep gcc happy */
1096struct platform_device;
1097
Thomas Gleixner41796c22006-05-23 11:38:59 +02001098/**
1099 * struct platform_nand_ctrl - controller level device structure
H Hartley Sweetenbf95efd2009-05-12 13:46:58 -07001100 * @probe: platform specific function to probe/setup hardware
1101 * @remove: platform specific function to remove/teardown hardware
Thomas Gleixner41796c22006-05-23 11:38:59 +02001102 * @hwcontrol: platform specific hardware control structure
1103 * @dev_ready: platform specific function to read ready/busy pin
1104 * @select_chip: platform specific chip select function
Vitaly Wool972edcb2007-05-06 18:46:57 +04001105 * @cmd_ctrl: platform specific function for controlling
1106 * ALE/CLE/nCE. Also used to write command and address
Alexander Clouterd6fed9e2009-05-11 19:28:01 +01001107 * @write_buf: platform specific function for write buffer
1108 * @read_buf: platform specific function for read buffer
Randy Dunlap25806d32012-08-18 17:41:35 -07001109 * @read_byte: platform specific function to read one byte from chip
Randy Dunlap844d3b42006-06-28 21:48:27 -07001110 * @priv: private data to transport driver specific settings
Thomas Gleixner41796c22006-05-23 11:38:59 +02001111 *
1112 * All fields are optional and depend on the hardware driver requirements
1113 */
1114struct platform_nand_ctrl {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001115 int (*probe)(struct platform_device *pdev);
1116 void (*remove)(struct platform_device *pdev);
1117 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1118 int (*dev_ready)(struct mtd_info *mtd);
1119 void (*select_chip)(struct mtd_info *mtd, int chip);
1120 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
1121 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1122 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
John Crispinb4f7aa82012-04-30 19:30:47 +02001123 unsigned char (*read_byte)(struct mtd_info *mtd);
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001124 void *priv;
Thomas Gleixner41796c22006-05-23 11:38:59 +02001125};
1126
Vitaly Wool972edcb2007-05-06 18:46:57 +04001127/**
1128 * struct platform_nand_data - container structure for platform-specific data
1129 * @chip: chip level chip structure
1130 * @ctrl: controller level device structure
1131 */
1132struct platform_nand_data {
Sebastian Andrzej Siewiorb46daf72010-10-07 21:48:27 +02001133 struct platform_nand_chip chip;
1134 struct platform_nand_ctrl ctrl;
Vitaly Wool972edcb2007-05-06 18:46:57 +04001135};
1136
Huang Shijie5b40db62013-05-17 11:17:28 +08001137/* return the supported features. */
1138static inline int onfi_feature(struct nand_chip *chip)
1139{
1140 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
1141}
1142
Huang Shijie3e701922012-09-13 14:57:53 +08001143/* return the supported asynchronous timing mode. */
1144static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1145{
1146 if (!chip->onfi_version)
1147 return ONFI_TIMING_MODE_UNKNOWN;
1148 return le16_to_cpu(chip->onfi_params.async_timing_mode);
1149}
1150
1151/* return the supported synchronous timing mode. */
1152static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1153{
1154 if (!chip->onfi_version)
1155 return ONFI_TIMING_MODE_UNKNOWN;
1156 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
1157}
1158
Sascha Hauerb88730a2016-09-15 10:32:48 +02001159int onfi_init_data_interface(struct nand_chip *chip,
1160 struct nand_data_interface *iface,
1161 enum nand_data_interface_type type,
1162 int timing_mode);
1163
Huang Shijie1d0ed692013-09-25 14:58:10 +08001164/*
1165 * Check if it is a SLC nand.
1166 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1167 * We do not distinguish the MLC and TLC now.
1168 */
1169static inline bool nand_is_slc(struct nand_chip *chip)
1170{
Huang Shijie7db906b2013-09-25 14:58:11 +08001171 return chip->bits_per_cell == 1;
Huang Shijie1d0ed692013-09-25 14:58:10 +08001172}
Brian Norris3dad2342014-01-29 14:08:12 -08001173
1174/**
1175 * Check if the opcode's address should be sent only on the lower 8 bits
1176 * @command: opcode to check
1177 */
1178static inline int nand_opcode_8bits(unsigned int command)
1179{
David Mosbergere34fcb02014-03-21 16:05:10 -06001180 switch (command) {
1181 case NAND_CMD_READID:
1182 case NAND_CMD_PARAM:
1183 case NAND_CMD_GET_FEATURES:
1184 case NAND_CMD_SET_FEATURES:
1185 return 1;
1186 default:
1187 break;
1188 }
1189 return 0;
Brian Norris3dad2342014-01-29 14:08:12 -08001190}
1191
Huang Shijie7852f892014-02-21 13:39:39 +08001192/* return the supported JEDEC features. */
1193static inline int jedec_feature(struct nand_chip *chip)
1194{
1195 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1196 : 0;
1197}
Boris BREZILLONbb5fd0b2014-07-11 09:49:41 +02001198
Boris BREZILLON974647e2014-07-11 09:49:42 +02001199/* get timing characteristics from ONFI timing mode. */
1200const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Sascha Hauer6e1f9702016-09-15 10:32:49 +02001201/* get data interface from ONFI timing mode 0, used after reset. */
1202const struct nand_data_interface *nand_get_default_data_interface(void);
Boris BREZILLON730a43f2015-09-03 18:03:38 +02001203
1204int nand_check_erased_ecc_chunk(void *data, int datalen,
1205 void *ecc, int ecclen,
1206 void *extraoob, int extraooblen,
1207 int threshold);
Boris Brezillon9d02fc22015-08-26 16:08:12 +02001208
1209/* Default write_oob implementation */
1210int nand_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1211
1212/* Default write_oob syndrome implementation */
1213int nand_write_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1214 int page);
1215
1216/* Default read_oob implementation */
1217int nand_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip, int page);
1218
1219/* Default read_oob syndrome implementation */
1220int nand_read_oob_syndrome(struct mtd_info *mtd, struct nand_chip *chip,
1221 int page);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001222
1223/* Reset and initialize a NAND device */
Boris Brezillon73f907f2016-10-24 16:46:20 +02001224int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer2f94abf2016-09-15 10:32:45 +02001225
Richard Weinbergerd44154f2016-09-21 11:44:41 +02001226/* Free resources held by the NAND device */
1227void nand_cleanup(struct nand_chip *chip);
1228
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229#endif /* __LINUX_MTD_NAND_H */