blob: 9c913a06efcc95ed2d1b1656a99477a36f0169db [file] [log] [blame]
Lendacky, Thomase57f7a32016-11-03 13:18:27 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
9 * Copyright (c) 2016 Advanced Micro Devices, Inc.
10 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
59 * Copyright (c) 2016 Advanced Micro Devices, Inc.
60 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#include <linux/module.h>
118#include <linux/kmod.h>
119#include <linux/device.h>
120#include <linux/property.h>
121#include <linux/mdio.h>
122#include <linux/phy.h>
123
124#include "xgbe.h"
125#include "xgbe-common.h"
126
127#define XGBE_BLWC_PROPERTY "amd,serdes-blwc"
128#define XGBE_CDR_RATE_PROPERTY "amd,serdes-cdr-rate"
129#define XGBE_PQ_SKEW_PROPERTY "amd,serdes-pq-skew"
130#define XGBE_TX_AMP_PROPERTY "amd,serdes-tx-amp"
131#define XGBE_DFE_CFG_PROPERTY "amd,serdes-dfe-tap-config"
132#define XGBE_DFE_ENA_PROPERTY "amd,serdes-dfe-tap-enable"
133
134/* Default SerDes settings */
135#define XGBE_SPEED_1000_BLWC 1
136#define XGBE_SPEED_1000_CDR 0x2
137#define XGBE_SPEED_1000_PLL 0x0
138#define XGBE_SPEED_1000_PQ 0xa
139#define XGBE_SPEED_1000_RATE 0x3
140#define XGBE_SPEED_1000_TXAMP 0xf
141#define XGBE_SPEED_1000_WORD 0x1
142#define XGBE_SPEED_1000_DFE_TAP_CONFIG 0x3
143#define XGBE_SPEED_1000_DFE_TAP_ENABLE 0x0
144
145#define XGBE_SPEED_2500_BLWC 1
146#define XGBE_SPEED_2500_CDR 0x2
147#define XGBE_SPEED_2500_PLL 0x0
148#define XGBE_SPEED_2500_PQ 0xa
149#define XGBE_SPEED_2500_RATE 0x1
150#define XGBE_SPEED_2500_TXAMP 0xf
151#define XGBE_SPEED_2500_WORD 0x1
152#define XGBE_SPEED_2500_DFE_TAP_CONFIG 0x3
153#define XGBE_SPEED_2500_DFE_TAP_ENABLE 0x0
154
155#define XGBE_SPEED_10000_BLWC 0
156#define XGBE_SPEED_10000_CDR 0x7
157#define XGBE_SPEED_10000_PLL 0x1
158#define XGBE_SPEED_10000_PQ 0x12
159#define XGBE_SPEED_10000_RATE 0x0
160#define XGBE_SPEED_10000_TXAMP 0xa
161#define XGBE_SPEED_10000_WORD 0x7
162#define XGBE_SPEED_10000_DFE_TAP_CONFIG 0x1
163#define XGBE_SPEED_10000_DFE_TAP_ENABLE 0x7f
164
165/* Rate-change complete wait/retry count */
166#define XGBE_RATECHANGE_COUNT 500
167
168static const u32 xgbe_phy_blwc[] = {
169 XGBE_SPEED_1000_BLWC,
170 XGBE_SPEED_2500_BLWC,
171 XGBE_SPEED_10000_BLWC,
172};
173
174static const u32 xgbe_phy_cdr_rate[] = {
175 XGBE_SPEED_1000_CDR,
176 XGBE_SPEED_2500_CDR,
177 XGBE_SPEED_10000_CDR,
178};
179
180static const u32 xgbe_phy_pq_skew[] = {
181 XGBE_SPEED_1000_PQ,
182 XGBE_SPEED_2500_PQ,
183 XGBE_SPEED_10000_PQ,
184};
185
186static const u32 xgbe_phy_tx_amp[] = {
187 XGBE_SPEED_1000_TXAMP,
188 XGBE_SPEED_2500_TXAMP,
189 XGBE_SPEED_10000_TXAMP,
190};
191
192static const u32 xgbe_phy_dfe_tap_cfg[] = {
193 XGBE_SPEED_1000_DFE_TAP_CONFIG,
194 XGBE_SPEED_2500_DFE_TAP_CONFIG,
195 XGBE_SPEED_10000_DFE_TAP_CONFIG,
196};
197
198static const u32 xgbe_phy_dfe_tap_ena[] = {
199 XGBE_SPEED_1000_DFE_TAP_ENABLE,
200 XGBE_SPEED_2500_DFE_TAP_ENABLE,
201 XGBE_SPEED_10000_DFE_TAP_ENABLE,
202};
203
204struct xgbe_phy_data {
205 /* 1000/10000 vs 2500/10000 indicator */
206 unsigned int speed_set;
207
208 /* SerDes UEFI configurable settings.
209 * Switching between modes/speeds requires new values for some
210 * SerDes settings. The values can be supplied as device
211 * properties in array format. The first array entry is for
212 * 1GbE, second for 2.5GbE and third for 10GbE
213 */
214 u32 blwc[XGBE_SPEEDS];
215 u32 cdr_rate[XGBE_SPEEDS];
216 u32 pq_skew[XGBE_SPEEDS];
217 u32 tx_amp[XGBE_SPEEDS];
218 u32 dfe_tap_cfg[XGBE_SPEEDS];
219 u32 dfe_tap_ena[XGBE_SPEEDS];
220};
221
222static void xgbe_phy_kr_training_pre(struct xgbe_prv_data *pdata)
223{
224 XSIR0_IOWRITE_BITS(pdata, SIR0_KR_RT_1, RESET, 1);
225}
226
227static void xgbe_phy_kr_training_post(struct xgbe_prv_data *pdata)
228{
229 XSIR0_IOWRITE_BITS(pdata, SIR0_KR_RT_1, RESET, 0);
230}
231
232static enum xgbe_mode xgbe_phy_an_outcome(struct xgbe_prv_data *pdata)
233{
234 struct xgbe_phy_data *phy_data = pdata->phy_data;
235 enum xgbe_mode mode;
236 unsigned int ad_reg, lp_reg;
237
238 pdata->phy.lp_advertising |= ADVERTISED_Autoneg;
239 pdata->phy.lp_advertising |= ADVERTISED_Backplane;
240
241 /* Compare Advertisement and Link Partner register 1 */
242 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE);
243 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA);
244 if (lp_reg & 0x400)
245 pdata->phy.lp_advertising |= ADVERTISED_Pause;
246 if (lp_reg & 0x800)
247 pdata->phy.lp_advertising |= ADVERTISED_Asym_Pause;
248
249 if (pdata->phy.pause_autoneg) {
250 /* Set flow control based on auto-negotiation result */
251 pdata->phy.tx_pause = 0;
252 pdata->phy.rx_pause = 0;
253
254 if (ad_reg & lp_reg & 0x400) {
255 pdata->phy.tx_pause = 1;
256 pdata->phy.rx_pause = 1;
257 } else if (ad_reg & lp_reg & 0x800) {
258 if (ad_reg & 0x400)
259 pdata->phy.rx_pause = 1;
260 else if (lp_reg & 0x400)
261 pdata->phy.tx_pause = 1;
262 }
263 }
264
265 /* Compare Advertisement and Link Partner register 2 */
266 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 1);
267 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 1);
268 if (lp_reg & 0x80)
269 pdata->phy.lp_advertising |= ADVERTISED_10000baseKR_Full;
270 if (lp_reg & 0x20) {
271 if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
272 pdata->phy.lp_advertising |= ADVERTISED_2500baseX_Full;
273 else
274 pdata->phy.lp_advertising |= ADVERTISED_1000baseKX_Full;
275 }
276
277 ad_reg &= lp_reg;
278 if (ad_reg & 0x80) {
279 mode = XGBE_MODE_KR;
280 } else if (ad_reg & 0x20) {
281 if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
282 mode = XGBE_MODE_KX_2500;
283 else
284 mode = XGBE_MODE_KX_1000;
285 } else {
286 mode = XGBE_MODE_UNKNOWN;
287 }
288
289 /* Compare Advertisement and Link Partner register 3 */
290 ad_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_ADVERTISE + 2);
291 lp_reg = XMDIO_READ(pdata, MDIO_MMD_AN, MDIO_AN_LPA + 2);
292 if (lp_reg & 0xc000)
293 pdata->phy.lp_advertising |= ADVERTISED_10000baseR_FEC;
294
295 return mode;
296}
297
Lendacky, Thomasa64def42016-11-03 13:18:38 -0500298static enum xgbe_an_mode xgbe_phy_an_mode(struct xgbe_prv_data *pdata)
299{
300 return XGBE_AN_MODE_CL73;
301}
302
Lendacky, Thomase57f7a32016-11-03 13:18:27 -0500303static void xgbe_phy_pcs_power_cycle(struct xgbe_prv_data *pdata)
304{
305 unsigned int reg;
306
307 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
308
309 reg |= MDIO_CTRL1_LPOWER;
310 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
311
312 usleep_range(75, 100);
313
314 reg &= ~MDIO_CTRL1_LPOWER;
315 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
316}
317
318static void xgbe_phy_start_ratechange(struct xgbe_prv_data *pdata)
319{
320 /* Assert Rx and Tx ratechange */
321 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, RATECHANGE, 1);
322}
323
324static void xgbe_phy_complete_ratechange(struct xgbe_prv_data *pdata)
325{
326 unsigned int wait;
327 u16 status;
328
329 /* Release Rx and Tx ratechange */
330 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, RATECHANGE, 0);
331
332 /* Wait for Rx and Tx ready */
333 wait = XGBE_RATECHANGE_COUNT;
334 while (wait--) {
335 usleep_range(50, 75);
336
337 status = XSIR0_IOREAD(pdata, SIR0_STATUS);
338 if (XSIR_GET_BITS(status, SIR0_STATUS, RX_READY) &&
339 XSIR_GET_BITS(status, SIR0_STATUS, TX_READY))
340 goto rx_reset;
341 }
342
343 netif_dbg(pdata, link, pdata->netdev, "SerDes rx/tx not ready (%#hx)\n",
344 status);
345
346rx_reset:
347 /* Perform Rx reset for the DFE changes */
348 XRXTX_IOWRITE_BITS(pdata, RXTX_REG6, RESETB_RXD, 0);
349 XRXTX_IOWRITE_BITS(pdata, RXTX_REG6, RESETB_RXD, 1);
350}
351
352static void xgbe_phy_kr_mode(struct xgbe_prv_data *pdata)
353{
354 struct xgbe_phy_data *phy_data = pdata->phy_data;
355 unsigned int reg;
356
357 /* Set PCS to KR/10G speed */
358 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
359 reg &= ~MDIO_PCS_CTRL2_TYPE;
360 reg |= MDIO_PCS_CTRL2_10GBR;
361 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
362
363 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
364 reg &= ~MDIO_CTRL1_SPEEDSEL;
365 reg |= MDIO_CTRL1_SPEED10G;
366 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
367
368 xgbe_phy_pcs_power_cycle(pdata);
369
370 /* Set SerDes to 10G speed */
371 xgbe_phy_start_ratechange(pdata);
372
373 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_10000_RATE);
374 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_10000_WORD);
375 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_10000_PLL);
376
377 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
378 phy_data->cdr_rate[XGBE_SPEED_10000]);
379 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
380 phy_data->tx_amp[XGBE_SPEED_10000]);
381 XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
382 phy_data->blwc[XGBE_SPEED_10000]);
383 XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
384 phy_data->pq_skew[XGBE_SPEED_10000]);
385 XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
386 phy_data->dfe_tap_cfg[XGBE_SPEED_10000]);
387 XRXTX_IOWRITE(pdata, RXTX_REG22,
388 phy_data->dfe_tap_ena[XGBE_SPEED_10000]);
389
390 xgbe_phy_complete_ratechange(pdata);
391
392 netif_dbg(pdata, link, pdata->netdev, "10GbE KR mode set\n");
393}
394
395static void xgbe_phy_kx_2500_mode(struct xgbe_prv_data *pdata)
396{
397 struct xgbe_phy_data *phy_data = pdata->phy_data;
398 unsigned int reg;
399
400 /* Set PCS to KX/1G speed */
401 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
402 reg &= ~MDIO_PCS_CTRL2_TYPE;
403 reg |= MDIO_PCS_CTRL2_10GBX;
404 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
405
406 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
407 reg &= ~MDIO_CTRL1_SPEEDSEL;
408 reg |= MDIO_CTRL1_SPEED1G;
409 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
410
411 xgbe_phy_pcs_power_cycle(pdata);
412
413 /* Set SerDes to 2.5G speed */
414 xgbe_phy_start_ratechange(pdata);
415
416 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_2500_RATE);
417 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_2500_WORD);
418 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_2500_PLL);
419
420 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
421 phy_data->cdr_rate[XGBE_SPEED_2500]);
422 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
423 phy_data->tx_amp[XGBE_SPEED_2500]);
424 XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
425 phy_data->blwc[XGBE_SPEED_2500]);
426 XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
427 phy_data->pq_skew[XGBE_SPEED_2500]);
428 XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
429 phy_data->dfe_tap_cfg[XGBE_SPEED_2500]);
430 XRXTX_IOWRITE(pdata, RXTX_REG22,
431 phy_data->dfe_tap_ena[XGBE_SPEED_2500]);
432
433 xgbe_phy_complete_ratechange(pdata);
434
435 netif_dbg(pdata, link, pdata->netdev, "2.5GbE KX mode set\n");
436}
437
438static void xgbe_phy_kx_1000_mode(struct xgbe_prv_data *pdata)
439{
440 struct xgbe_phy_data *phy_data = pdata->phy_data;
441 unsigned int reg;
442
443 /* Set PCS to KX/1G speed */
444 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
445 reg &= ~MDIO_PCS_CTRL2_TYPE;
446 reg |= MDIO_PCS_CTRL2_10GBX;
447 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL2, reg);
448
449 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
450 reg &= ~MDIO_CTRL1_SPEEDSEL;
451 reg |= MDIO_CTRL1_SPEED1G;
452 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
453
454 xgbe_phy_pcs_power_cycle(pdata);
455
456 /* Set SerDes to 1G speed */
457 xgbe_phy_start_ratechange(pdata);
458
459 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, DATARATE, XGBE_SPEED_1000_RATE);
460 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, WORDMODE, XGBE_SPEED_1000_WORD);
461 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, PLLSEL, XGBE_SPEED_1000_PLL);
462
463 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, CDR_RATE,
464 phy_data->cdr_rate[XGBE_SPEED_1000]);
465 XSIR1_IOWRITE_BITS(pdata, SIR1_SPEED, TXAMP,
466 phy_data->tx_amp[XGBE_SPEED_1000]);
467 XRXTX_IOWRITE_BITS(pdata, RXTX_REG20, BLWC_ENA,
468 phy_data->blwc[XGBE_SPEED_1000]);
469 XRXTX_IOWRITE_BITS(pdata, RXTX_REG114, PQ_REG,
470 phy_data->pq_skew[XGBE_SPEED_1000]);
471 XRXTX_IOWRITE_BITS(pdata, RXTX_REG129, RXDFE_CONFIG,
472 phy_data->dfe_tap_cfg[XGBE_SPEED_1000]);
473 XRXTX_IOWRITE(pdata, RXTX_REG22,
474 phy_data->dfe_tap_ena[XGBE_SPEED_1000]);
475
476 xgbe_phy_complete_ratechange(pdata);
477
478 netif_dbg(pdata, link, pdata->netdev, "1GbE KX mode set\n");
479}
480
481static enum xgbe_mode xgbe_phy_cur_mode(struct xgbe_prv_data *pdata)
482{
483 struct xgbe_phy_data *phy_data = pdata->phy_data;
484 enum xgbe_mode mode;
485 unsigned int reg;
486
487 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL2);
488 reg &= MDIO_PCS_CTRL2_TYPE;
489
490 if (reg == MDIO_PCS_CTRL2_10GBR) {
491 mode = XGBE_MODE_KR;
492 } else {
493 if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
494 mode = XGBE_MODE_KX_2500;
495 else
496 mode = XGBE_MODE_KX_1000;
497 }
498
499 return mode;
500}
501
502static enum xgbe_mode xgbe_phy_switch_mode(struct xgbe_prv_data *pdata)
503{
504 struct xgbe_phy_data *phy_data = pdata->phy_data;
505 enum xgbe_mode mode;
506
507 /* If we are in KR switch to KX, and vice-versa */
508 if (xgbe_phy_cur_mode(pdata) == XGBE_MODE_KR) {
509 if (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
510 mode = XGBE_MODE_KX_2500;
511 else
512 mode = XGBE_MODE_KX_1000;
513 } else {
514 mode = XGBE_MODE_KR;
515 }
516
517 return mode;
518}
519
520static enum xgbe_mode xgbe_phy_get_mode(struct xgbe_prv_data *pdata,
521 int speed)
522{
523 struct xgbe_phy_data *phy_data = pdata->phy_data;
524
525 switch (speed) {
526 case SPEED_1000:
527 return (phy_data->speed_set == XGBE_SPEEDSET_1000_10000)
528 ? XGBE_MODE_KX_1000 : XGBE_MODE_UNKNOWN;
529 case SPEED_2500:
530 return (phy_data->speed_set == XGBE_SPEEDSET_2500_10000)
531 ? XGBE_MODE_KX_2500 : XGBE_MODE_UNKNOWN;
532 case SPEED_10000:
533 return XGBE_MODE_KR;
534 default:
535 return XGBE_MODE_UNKNOWN;
536 }
537}
538
539static void xgbe_phy_set_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
540{
541 switch (mode) {
542 case XGBE_MODE_KX_1000:
543 xgbe_phy_kx_1000_mode(pdata);
544 break;
545 case XGBE_MODE_KX_2500:
546 xgbe_phy_kx_2500_mode(pdata);
547 break;
548 case XGBE_MODE_KR:
549 xgbe_phy_kr_mode(pdata);
550 break;
551 default:
552 break;
553 }
554}
555
556static bool xgbe_phy_check_mode(struct xgbe_prv_data *pdata,
557 enum xgbe_mode mode, u32 advert)
558{
559 if (pdata->phy.autoneg == AUTONEG_ENABLE) {
560 if (pdata->phy.advertising & advert)
561 return true;
562 } else {
563 enum xgbe_mode cur_mode;
564
565 cur_mode = xgbe_phy_get_mode(pdata, pdata->phy.speed);
566 if (cur_mode == mode)
567 return true;
568 }
569
570 return false;
571}
572
573static bool xgbe_phy_use_mode(struct xgbe_prv_data *pdata, enum xgbe_mode mode)
574{
575 switch (mode) {
576 case XGBE_MODE_KX_1000:
577 return xgbe_phy_check_mode(pdata, mode,
578 ADVERTISED_1000baseKX_Full);
579 case XGBE_MODE_KX_2500:
580 return xgbe_phy_check_mode(pdata, mode,
581 ADVERTISED_2500baseX_Full);
582 case XGBE_MODE_KR:
583 return xgbe_phy_check_mode(pdata, mode,
584 ADVERTISED_10000baseKR_Full);
585 default:
586 return false;
587 }
588}
589
590static bool xgbe_phy_valid_speed(struct xgbe_prv_data *pdata, int speed)
591{
592 struct xgbe_phy_data *phy_data = pdata->phy_data;
593
594 switch (speed) {
595 case SPEED_1000:
596 if (phy_data->speed_set != XGBE_SPEEDSET_1000_10000)
597 return false;
598 return true;
599 case SPEED_2500:
600 if (phy_data->speed_set != XGBE_SPEEDSET_2500_10000)
601 return false;
602 return true;
603 case SPEED_10000:
604 return true;
605 default:
606 return false;
607 }
608}
609
610static int xgbe_phy_link_status(struct xgbe_prv_data *pdata)
611{
612 unsigned int reg;
613
614 /* Link status is latched low, so read once to clear
615 * and then read again to get current state
616 */
617 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
618 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_STAT1);
619
620 return (reg & MDIO_STAT1_LSTATUS) ? 1 : 0;
621}
622
623static void xgbe_phy_stop(struct xgbe_prv_data *pdata)
624{
625 /* Nothing uniquely required for stop */
626}
627
628static int xgbe_phy_start(struct xgbe_prv_data *pdata)
629{
630 /* Nothing uniquely required for start */
631 return 0;
632}
633
634static int xgbe_phy_reset(struct xgbe_prv_data *pdata)
635{
636 unsigned int reg, count;
637
638 /* Perform a software reset of the PCS */
639 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
640 reg |= MDIO_CTRL1_RESET;
641 XMDIO_WRITE(pdata, MDIO_MMD_PCS, MDIO_CTRL1, reg);
642
643 count = 50;
644 do {
645 msleep(20);
646 reg = XMDIO_READ(pdata, MDIO_MMD_PCS, MDIO_CTRL1);
647 } while ((reg & MDIO_CTRL1_RESET) && --count);
648
649 if (reg & MDIO_CTRL1_RESET)
650 return -ETIMEDOUT;
651
652 return 0;
653}
654
655static void xgbe_phy_exit(struct xgbe_prv_data *pdata)
656{
657 /* Nothing uniquely required for exit */
658}
659
660static int xgbe_phy_init(struct xgbe_prv_data *pdata)
661{
662 struct xgbe_phy_data *phy_data;
663 int ret;
664
665 phy_data = devm_kzalloc(pdata->dev, sizeof(*phy_data), GFP_KERNEL);
666 if (!phy_data)
667 return -ENOMEM;
668
669 /* Retrieve the PHY speedset */
670 ret = device_property_read_u32(pdata->phy_dev, XGBE_SPEEDSET_PROPERTY,
671 &phy_data->speed_set);
672 if (ret) {
673 dev_err(pdata->dev, "invalid %s property\n",
674 XGBE_SPEEDSET_PROPERTY);
675 return ret;
676 }
677
678 switch (phy_data->speed_set) {
679 case XGBE_SPEEDSET_1000_10000:
680 case XGBE_SPEEDSET_2500_10000:
681 break;
682 default:
683 dev_err(pdata->dev, "invalid %s property\n",
684 XGBE_SPEEDSET_PROPERTY);
685 return -EINVAL;
686 }
687
688 /* Retrieve the PHY configuration properties */
689 if (device_property_present(pdata->phy_dev, XGBE_BLWC_PROPERTY)) {
690 ret = device_property_read_u32_array(pdata->phy_dev,
691 XGBE_BLWC_PROPERTY,
692 phy_data->blwc,
693 XGBE_SPEEDS);
694 if (ret) {
695 dev_err(pdata->dev, "invalid %s property\n",
696 XGBE_BLWC_PROPERTY);
697 return ret;
698 }
699 } else {
700 memcpy(phy_data->blwc, xgbe_phy_blwc,
701 sizeof(phy_data->blwc));
702 }
703
704 if (device_property_present(pdata->phy_dev, XGBE_CDR_RATE_PROPERTY)) {
705 ret = device_property_read_u32_array(pdata->phy_dev,
706 XGBE_CDR_RATE_PROPERTY,
707 phy_data->cdr_rate,
708 XGBE_SPEEDS);
709 if (ret) {
710 dev_err(pdata->dev, "invalid %s property\n",
711 XGBE_CDR_RATE_PROPERTY);
712 return ret;
713 }
714 } else {
715 memcpy(phy_data->cdr_rate, xgbe_phy_cdr_rate,
716 sizeof(phy_data->cdr_rate));
717 }
718
719 if (device_property_present(pdata->phy_dev, XGBE_PQ_SKEW_PROPERTY)) {
720 ret = device_property_read_u32_array(pdata->phy_dev,
721 XGBE_PQ_SKEW_PROPERTY,
722 phy_data->pq_skew,
723 XGBE_SPEEDS);
724 if (ret) {
725 dev_err(pdata->dev, "invalid %s property\n",
726 XGBE_PQ_SKEW_PROPERTY);
727 return ret;
728 }
729 } else {
730 memcpy(phy_data->pq_skew, xgbe_phy_pq_skew,
731 sizeof(phy_data->pq_skew));
732 }
733
734 if (device_property_present(pdata->phy_dev, XGBE_TX_AMP_PROPERTY)) {
735 ret = device_property_read_u32_array(pdata->phy_dev,
736 XGBE_TX_AMP_PROPERTY,
737 phy_data->tx_amp,
738 XGBE_SPEEDS);
739 if (ret) {
740 dev_err(pdata->dev, "invalid %s property\n",
741 XGBE_TX_AMP_PROPERTY);
742 return ret;
743 }
744 } else {
745 memcpy(phy_data->tx_amp, xgbe_phy_tx_amp,
746 sizeof(phy_data->tx_amp));
747 }
748
749 if (device_property_present(pdata->phy_dev, XGBE_DFE_CFG_PROPERTY)) {
750 ret = device_property_read_u32_array(pdata->phy_dev,
751 XGBE_DFE_CFG_PROPERTY,
752 phy_data->dfe_tap_cfg,
753 XGBE_SPEEDS);
754 if (ret) {
755 dev_err(pdata->dev, "invalid %s property\n",
756 XGBE_DFE_CFG_PROPERTY);
757 return ret;
758 }
759 } else {
760 memcpy(phy_data->dfe_tap_cfg, xgbe_phy_dfe_tap_cfg,
761 sizeof(phy_data->dfe_tap_cfg));
762 }
763
764 if (device_property_present(pdata->phy_dev, XGBE_DFE_ENA_PROPERTY)) {
765 ret = device_property_read_u32_array(pdata->phy_dev,
766 XGBE_DFE_ENA_PROPERTY,
767 phy_data->dfe_tap_ena,
768 XGBE_SPEEDS);
769 if (ret) {
770 dev_err(pdata->dev, "invalid %s property\n",
771 XGBE_DFE_ENA_PROPERTY);
772 return ret;
773 }
774 } else {
775 memcpy(phy_data->dfe_tap_ena, xgbe_phy_dfe_tap_ena,
776 sizeof(phy_data->dfe_tap_ena));
777 }
778
779 /* Initialize supported features */
780 pdata->phy.supported = SUPPORTED_Autoneg;
781 pdata->phy.supported |= SUPPORTED_Pause | SUPPORTED_Asym_Pause;
782 pdata->phy.supported |= SUPPORTED_Backplane;
783 pdata->phy.supported |= SUPPORTED_10000baseKR_Full;
784 switch (phy_data->speed_set) {
785 case XGBE_SPEEDSET_1000_10000:
786 pdata->phy.supported |= SUPPORTED_1000baseKX_Full;
787 break;
788 case XGBE_SPEEDSET_2500_10000:
789 pdata->phy.supported |= SUPPORTED_2500baseX_Full;
790 break;
791 }
792
793 if (pdata->fec_ability & MDIO_PMA_10GBR_FECABLE_ABLE)
794 pdata->phy.supported |= SUPPORTED_10000baseR_FEC;
795
796 pdata->phy_data = phy_data;
797
798 return 0;
799}
800
801void xgbe_init_function_ptrs_phy_v1(struct xgbe_phy_if *phy_if)
802{
803 struct xgbe_phy_impl_if *phy_impl = &phy_if->phy_impl;
804
805 phy_impl->init = xgbe_phy_init;
806 phy_impl->exit = xgbe_phy_exit;
807
808 phy_impl->reset = xgbe_phy_reset;
809 phy_impl->start = xgbe_phy_start;
810 phy_impl->stop = xgbe_phy_stop;
811
812 phy_impl->link_status = xgbe_phy_link_status;
813
814 phy_impl->valid_speed = xgbe_phy_valid_speed;
815
816 phy_impl->use_mode = xgbe_phy_use_mode;
817 phy_impl->set_mode = xgbe_phy_set_mode;
818 phy_impl->get_mode = xgbe_phy_get_mode;
819 phy_impl->switch_mode = xgbe_phy_switch_mode;
820 phy_impl->cur_mode = xgbe_phy_cur_mode;
821
Lendacky, Thomasa64def42016-11-03 13:18:38 -0500822 phy_impl->an_mode = xgbe_phy_an_mode;
823
Lendacky, Thomase57f7a32016-11-03 13:18:27 -0500824 phy_impl->an_outcome = xgbe_phy_an_outcome;
825
826 phy_impl->kr_training_pre = xgbe_phy_kr_training_pre;
827 phy_impl->kr_training_post = xgbe_phy_kr_training_post;
828}