blob: 906703a5b564dfe138b011d562c1b7510ebfd12a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Russell King4baa9922008-08-02 10:55:55 +01002 * arch/arm/include/asm/assembler.h
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1996-2000 Russell King
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This file contains arm architecture specific defines
11 * for the different processors.
12 *
13 * Do not include any C declarations in this file - it is included by
14 * assembler source.
15 */
Magnus Damm2bc58a62011-06-13 06:46:44 +010016#ifndef __ASM_ASSEMBLER_H__
17#define __ASM_ASSEMBLER_H__
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#ifndef __ASSEMBLY__
20#error "Only include this from assembly code"
21#endif
22
23#include <asm/ptrace.h>
Catalin Marinas247055a2010-09-13 16:03:21 +010024#include <asm/domain.h>
Dave Martin80c59da2012-02-09 08:47:17 -080025#include <asm/opcodes-virt.h>
Catalin Marinas0b1f68e2014-04-02 10:57:49 +010026#include <asm/asm-offsets.h>
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +010027#include <asm/page.h>
28#include <asm/thread_info.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Rob Herring6f6f6a72012-03-10 10:30:31 -060030#define IOMEM(x) (x)
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032/*
33 * Endian independent macros for shifting bytes within registers.
34 */
35#ifndef __ARMEB__
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010036#define lspull lsr
37#define lspush lsl
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#define get_byte_0 lsl #0
39#define get_byte_1 lsr #8
40#define get_byte_2 lsr #16
41#define get_byte_3 lsr #24
42#define put_byte_0 lsl #0
43#define put_byte_1 lsl #8
44#define put_byte_2 lsl #16
45#define put_byte_3 lsl #24
46#else
Victor Kamenskyd98b90e2014-02-25 08:41:09 +010047#define lspull lsl
48#define lspush lsr
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#define get_byte_0 lsr #24
50#define get_byte_1 lsr #16
51#define get_byte_2 lsr #8
52#define get_byte_3 lsl #0
53#define put_byte_0 lsl #24
54#define put_byte_1 lsl #16
55#define put_byte_2 lsl #8
56#define put_byte_3 lsl #0
57#endif
58
Ben Dooks457c2402013-02-12 18:59:57 +000059/* Select code for any configuration running in BE8 mode */
60#ifdef CONFIG_CPU_ENDIAN_BE8
61#define ARM_BE8(code...) code
62#else
63#define ARM_BE8(code...)
64#endif
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066/*
67 * Data preload for architectures that support it
68 */
69#if __LINUX_ARM_ARCH__ >= 5
70#define PLD(code...) code
71#else
72#define PLD(code...)
73#endif
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/*
Nicolas Pitre2239aff2008-03-31 12:38:31 -040076 * This can be used to enable code to cacheline align the destination
77 * pointer when bulk writing to memory. Experiments on StrongARM and
78 * XScale didn't show this a worthwhile thing to do when the cache is not
79 * set to write-allocate (this would need further testing on XScale when WA
80 * is used).
81 *
82 * On Feroceon there is much to gain however, regardless of cache mode.
83 */
84#ifdef CONFIG_CPU_FEROCEON
85#define CALGN(code...) code
86#else
87#define CALGN(code...)
88#endif
89
90/*
Russell King9c429542006-03-23 16:59:37 +000091 * Enable and disable interrupts
92 */
93#if __LINUX_ARM_ARCH__ >= 6
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020094 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000095 cpsid i
96 .endm
97
Uwe Kleine-König0d928b02009-08-13 20:38:17 +020098 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +000099 cpsie i
100 .endm
101#else
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200102 .macro disable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000103 msr cpsr_c, #PSR_I_BIT | SVC_MODE
104 .endm
105
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200106 .macro enable_irq_notrace
Russell King9c429542006-03-23 16:59:37 +0000107 msr cpsr_c, #SVC_MODE
108 .endm
109#endif
110
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200111 .macro asm_trace_hardirqs_off
112#if defined(CONFIG_TRACE_IRQFLAGS)
113 stmdb sp!, {r0-r3, ip, lr}
114 bl trace_hardirqs_off
115 ldmia sp!, {r0-r3, ip, lr}
116#endif
117 .endm
118
119 .macro asm_trace_hardirqs_on_cond, cond
120#if defined(CONFIG_TRACE_IRQFLAGS)
121 /*
122 * actually the registers should be pushed and pop'd conditionally, but
123 * after bl the flags are certainly clobbered
124 */
125 stmdb sp!, {r0-r3, ip, lr}
126 bl\cond trace_hardirqs_on
127 ldmia sp!, {r0-r3, ip, lr}
128#endif
129 .endm
130
131 .macro asm_trace_hardirqs_on
132 asm_trace_hardirqs_on_cond al
133 .endm
134
135 .macro disable_irq
136 disable_irq_notrace
137 asm_trace_hardirqs_off
138 .endm
139
140 .macro enable_irq
141 asm_trace_hardirqs_on
142 enable_irq_notrace
143 .endm
Russell King9c429542006-03-23 16:59:37 +0000144/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 * Save the current IRQ state and disable IRQs. Note that this macro
146 * assumes FIQs are enabled, and that the processor is in SVC mode.
147 */
Russell King59d1ff32005-11-09 15:04:22 +0000148 .macro save_and_disable_irqs, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100149#ifdef CONFIG_CPU_V7M
150 mrs \oldcpsr, primask
151#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 mrs \oldcpsr, cpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100153#endif
Russell King9c429542006-03-23 16:59:37 +0000154 disable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 .endm
156
Rabin Vincent8e43a902012-02-15 16:01:42 +0100157 .macro save_and_disable_irqs_notrace, oldcpsr
158 mrs \oldcpsr, cpsr
159 disable_irq_notrace
160 .endm
161
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162/*
163 * Restore interrupt state previously stored in a register. We don't
164 * guarantee that this will preserve the flags.
165 */
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200166 .macro restore_irqs_notrace, oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100167#ifdef CONFIG_CPU_V7M
168 msr primask, \oldcpsr
169#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 msr cpsr_c, \oldcpsr
Catalin Marinas55bdd692010-05-21 18:06:41 +0100171#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 .endm
173
Uwe Kleine-König0d928b02009-08-13 20:38:17 +0200174 .macro restore_irqs, oldcpsr
175 tst \oldcpsr, #PSR_I_BIT
176 asm_trace_hardirqs_on_cond eq
177 restore_irqs_notrace \oldcpsr
178 .endm
179
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100180/*
181 * Get current thread_info.
182 */
183 .macro get_thread_info, rd
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100184 ARM( mov \rd, sp, lsr #THREAD_SIZE_ORDER + PAGE_SHIFT )
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100185 THUMB( mov \rd, sp )
Andrey Ryabinin9a2b51b2014-06-18 16:12:40 +0100186 THUMB( lsr \rd, \rd, #THREAD_SIZE_ORDER + PAGE_SHIFT )
187 mov \rd, \rd, lsl #THREAD_SIZE_ORDER + PAGE_SHIFT
Catalin Marinas39ad04c2014-04-02 10:57:48 +0100188 .endm
189
Catalin Marinas0b1f68e2014-04-02 10:57:49 +0100190/*
191 * Increment/decrement the preempt count.
192 */
193#ifdef CONFIG_PREEMPT_COUNT
194 .macro inc_preempt_count, ti, tmp
195 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
196 add \tmp, \tmp, #1 @ increment it
197 str \tmp, [\ti, #TI_PREEMPT]
198 .endm
199
200 .macro dec_preempt_count, ti, tmp
201 ldr \tmp, [\ti, #TI_PREEMPT] @ get preempt count
202 sub \tmp, \tmp, #1 @ decrement it
203 str \tmp, [\ti, #TI_PREEMPT]
204 .endm
205
206 .macro dec_preempt_count_ti, ti, tmp
207 get_thread_info \ti
208 dec_preempt_count \ti, \tmp
209 .endm
210#else
211 .macro inc_preempt_count, ti, tmp
212 .endm
213
214 .macro dec_preempt_count, ti, tmp
215 .endm
216
217 .macro dec_preempt_count_ti, ti, tmp
218 .endm
219#endif
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#define USER(x...) \
2229999: x; \
Russell King42604152010-04-19 10:15:03 +0100223 .pushsection __ex_table,"a"; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 .align 3; \
225 .long 9999b,9001f; \
Russell King42604152010-04-19 10:15:03 +0100226 .popsection
Russell Kingbac4e962009-05-25 20:58:00 +0100227
Russell Kingf00ec482010-09-04 10:47:48 +0100228#ifdef CONFIG_SMP
229#define ALT_SMP(instr...) \
2309998: instr
Dave Martined3768a2010-12-01 15:39:23 +0100231/*
232 * Note: if you get assembler errors from ALT_UP() when building with
233 * CONFIG_THUMB2_KERNEL, you almost certainly need to use
234 * ALT_SMP( W(instr) ... )
235 */
Russell Kingf00ec482010-09-04 10:47:48 +0100236#define ALT_UP(instr...) \
237 .pushsection ".alt.smp.init", "a" ;\
238 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +01002399997: instr ;\
240 .if . - 9997b != 4 ;\
241 .error "ALT_UP() content must assemble to exactly 4 bytes";\
242 .endif ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100243 .popsection
244#define ALT_UP_B(label) \
245 .equ up_b_offset, label - 9998b ;\
246 .pushsection ".alt.smp.init", "a" ;\
247 .long 9998b ;\
Dave Martined3768a2010-12-01 15:39:23 +0100248 W(b) . + up_b_offset ;\
Russell Kingf00ec482010-09-04 10:47:48 +0100249 .popsection
250#else
251#define ALT_SMP(instr...)
252#define ALT_UP(instr...) instr
253#define ALT_UP_B(label) b label
254#endif
255
Russell Kingbac4e962009-05-25 20:58:00 +0100256/*
Will Deacond675d0b2011-11-22 17:30:28 +0000257 * Instruction barrier
258 */
259 .macro instr_sync
260#if __LINUX_ARM_ARCH__ >= 7
261 isb
262#elif __LINUX_ARM_ARCH__ == 6
263 mcr p15, 0, r0, c7, c5, 4
264#endif
265 .endm
266
267/*
Russell Kingbac4e962009-05-25 20:58:00 +0100268 * SMP data memory barrier
269 */
Dave Martined3768a2010-12-01 15:39:23 +0100270 .macro smp_dmb mode
Russell Kingbac4e962009-05-25 20:58:00 +0100271#ifdef CONFIG_SMP
272#if __LINUX_ARM_ARCH__ >= 7
Dave Martined3768a2010-12-01 15:39:23 +0100273 .ifeqs "\mode","arm"
Will Deacon3ea12802013-05-10 18:07:19 +0100274 ALT_SMP(dmb ish)
Dave Martined3768a2010-12-01 15:39:23 +0100275 .else
Will Deacon3ea12802013-05-10 18:07:19 +0100276 ALT_SMP(W(dmb) ish)
Dave Martined3768a2010-12-01 15:39:23 +0100277 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100278#elif __LINUX_ARM_ARCH__ == 6
Russell Kingf00ec482010-09-04 10:47:48 +0100279 ALT_SMP(mcr p15, 0, r0, c7, c10, 5) @ dmb
280#else
281#error Incompatible SMP platform
Russell Kingbac4e962009-05-25 20:58:00 +0100282#endif
Dave Martined3768a2010-12-01 15:39:23 +0100283 .ifeqs "\mode","arm"
Russell Kingf00ec482010-09-04 10:47:48 +0100284 ALT_UP(nop)
Dave Martined3768a2010-12-01 15:39:23 +0100285 .else
286 ALT_UP(W(nop))
287 .endif
Russell Kingbac4e962009-05-25 20:58:00 +0100288#endif
289 .endm
Catalin Marinasb86040a2009-07-24 12:32:54 +0100290
Catalin Marinas55bdd692010-05-21 18:06:41 +0100291#if defined(CONFIG_CPU_V7M)
292 /*
293 * setmode is used to assert to be in svc mode during boot. For v7-M
294 * this is done in __v7m_setup, so setmode can be empty here.
295 */
296 .macro setmode, mode, reg
297 .endm
298#elif defined(CONFIG_THUMB2_KERNEL)
Catalin Marinasb86040a2009-07-24 12:32:54 +0100299 .macro setmode, mode, reg
300 mov \reg, #\mode
301 msr cpsr_c, \reg
302 .endm
303#else
304 .macro setmode, mode, reg
305 msr cpsr_c, #\mode
306 .endm
307#endif
Catalin Marinas8b592782009-07-24 12:32:57 +0100308
309/*
Dave Martin80c59da2012-02-09 08:47:17 -0800310 * Helper macro to enter SVC mode cleanly and mask interrupts. reg is
311 * a scratch register for the macro to overwrite.
312 *
313 * This macro is intended for forcing the CPU into SVC mode at boot time.
314 * you cannot return to the original mode.
Dave Martin80c59da2012-02-09 08:47:17 -0800315 */
316.macro safe_svcmode_maskall reg:req
Lorenzo Pieralisi0e0779d2014-05-08 17:31:40 +0100317#if __LINUX_ARM_ARCH__ >= 6 && !defined(CONFIG_CPU_V7M)
Dave Martin80c59da2012-02-09 08:47:17 -0800318 mrs \reg , cpsr
Russell King8e9c24a2012-12-03 15:39:43 +0000319 eor \reg, \reg, #HYP_MODE
320 tst \reg, #MODE_MASK
Dave Martin80c59da2012-02-09 08:47:17 -0800321 bic \reg , \reg , #MODE_MASK
Russell King8e9c24a2012-12-03 15:39:43 +0000322 orr \reg , \reg , #PSR_I_BIT | PSR_F_BIT | SVC_MODE
Dave Martin80c59da2012-02-09 08:47:17 -0800323THUMB( orr \reg , \reg , #PSR_T_BIT )
Dave Martin80c59da2012-02-09 08:47:17 -0800324 bne 1f
Marc Zyngier2a552d52012-10-06 17:03:17 +0100325 orr \reg, \reg, #PSR_A_BIT
326 adr lr, BSYM(2f)
327 msr spsr_cxsf, \reg
Dave Martin80c59da2012-02-09 08:47:17 -0800328 __MSR_ELR_HYP(14)
329 __ERET
Marc Zyngier2a552d52012-10-06 17:03:17 +01003301: msr cpsr_c, \reg
Dave Martin80c59da2012-02-09 08:47:17 -08003312:
Dave Martin1ecec692012-12-10 18:35:22 +0100332#else
333/*
334 * workaround for possibly broken pre-v6 hardware
335 * (akita, Sharp Zaurus C-1000, PXA270-based)
336 */
337 setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, \reg
338#endif
Dave Martin80c59da2012-02-09 08:47:17 -0800339.endm
340
341/*
Catalin Marinas8b592782009-07-24 12:32:57 +0100342 * STRT/LDRT access macros with ARM and Thumb-2 variants
343 */
344#ifdef CONFIG_THUMB2_KERNEL
345
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100346 .macro usraccoff, instr, reg, ptr, inc, off, cond, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +01003479999:
348 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100349 \instr\cond\()b\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100350 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100351 \instr\cond\()\t\().w \reg, [\ptr, #\off]
Catalin Marinas8b592782009-07-24 12:32:57 +0100352 .else
353 .error "Unsupported inc macro argument"
354 .endif
355
Russell King42604152010-04-19 10:15:03 +0100356 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100357 .align 3
358 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100359 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100360 .endm
361
362 .macro usracc, instr, reg, ptr, inc, cond, rept, abort
363 @ explicit IT instruction needed because of the label
364 @ introduced by the USER macro
365 .ifnc \cond,al
366 .if \rept == 1
367 itt \cond
368 .elseif \rept == 2
369 ittt \cond
370 .else
371 .error "Unsupported rept macro argument"
372 .endif
373 .endif
374
375 @ Slightly optimised to avoid incrementing the pointer twice
376 usraccoff \instr, \reg, \ptr, \inc, 0, \cond, \abort
377 .if \rept == 2
Will Deacon1142b712010-11-19 13:18:31 +0100378 usraccoff \instr, \reg, \ptr, \inc, \inc, \cond, \abort
Catalin Marinas8b592782009-07-24 12:32:57 +0100379 .endif
380
381 add\cond \ptr, #\rept * \inc
382 .endm
383
384#else /* !CONFIG_THUMB2_KERNEL */
385
Catalin Marinas4e7682d2012-01-25 11:38:13 +0100386 .macro usracc, instr, reg, ptr, inc, cond, rept, abort, t=TUSER()
Catalin Marinas8b592782009-07-24 12:32:57 +0100387 .rept \rept
3889999:
389 .if \inc == 1
Catalin Marinas247055a2010-09-13 16:03:21 +0100390 \instr\cond\()b\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100391 .elseif \inc == 4
Catalin Marinas247055a2010-09-13 16:03:21 +0100392 \instr\cond\()\t \reg, [\ptr], #\inc
Catalin Marinas8b592782009-07-24 12:32:57 +0100393 .else
394 .error "Unsupported inc macro argument"
395 .endif
396
Russell King42604152010-04-19 10:15:03 +0100397 .pushsection __ex_table,"a"
Catalin Marinas8b592782009-07-24 12:32:57 +0100398 .align 3
399 .long 9999b, \abort
Russell King42604152010-04-19 10:15:03 +0100400 .popsection
Catalin Marinas8b592782009-07-24 12:32:57 +0100401 .endr
402 .endm
403
404#endif /* CONFIG_THUMB2_KERNEL */
405
406 .macro strusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
407 usracc str, \reg, \ptr, \inc, \cond, \rept, \abort
408 .endm
409
410 .macro ldrusr, reg, ptr, inc, cond=al, rept=1, abort=9001f
411 usracc ldr, \reg, \ptr, \inc, \cond, \rept, \abort
412 .endm
Dave Martin8f519652011-06-23 17:10:05 +0100413
414/* Utility macro for declaring string literals */
415 .macro string name:req, string
416 .type \name , #object
417\name:
418 .asciz "\string"
419 .size \name , . - \name
420 .endm
421
Russell King84046632012-09-07 18:22:28 +0100422 .macro check_uaccess, addr:req, size:req, limit:req, tmp:req, bad:req
423#ifndef CONFIG_CPU_USE_DOMAINS
424 adds \tmp, \addr, #\size - 1
425 sbcccs \tmp, \tmp, \limit
426 bcs \bad
427#endif
428 .endm
429
Magnus Damm2bc58a62011-06-13 06:46:44 +0100430#endif /* __ASM_ASSEMBLER_H__ */