blob: 7f78f9409dddce555d21cdcc62f8ac39fa045a97 [file] [log] [blame]
Graham Moore14062342016-06-04 02:39:34 +02001/*
2 * Driver for Cadence QSPI Controller
3 *
4 * Copyright Altera Corporation (C) 2012-2014. All rights reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
15 * You should have received a copy of the GNU General Public License along with
16 * this program. If not, see <http://www.gnu.org/licenses/>.
17 */
18#include <linux/clk.h>
19#include <linux/completion.h>
20#include <linux/delay.h>
Vignesh Rffa639e2018-04-10 13:49:10 +053021#include <linux/dma-mapping.h>
22#include <linux/dmaengine.h>
Graham Moore14062342016-06-04 02:39:34 +020023#include <linux/err.h>
24#include <linux/errno.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/jiffies.h>
28#include <linux/kernel.h>
29#include <linux/module.h>
30#include <linux/mtd/mtd.h>
31#include <linux/mtd/partitions.h>
32#include <linux/mtd/spi-nor.h>
33#include <linux/of_device.h>
34#include <linux/of.h>
35#include <linux/platform_device.h>
Vignesh R4892b372017-10-03 10:49:25 +053036#include <linux/pm_runtime.h>
Graham Moore14062342016-06-04 02:39:34 +020037#include <linux/sched.h>
38#include <linux/spi/spi.h>
39#include <linux/timer.h>
40
41#define CQSPI_NAME "cadence-qspi"
42#define CQSPI_MAX_CHIPSELECT 16
43
Vignesh R61dc8492017-10-03 10:49:21 +053044/* Quirks */
45#define CQSPI_NEEDS_WR_DELAY BIT(0)
46
Graham Moore14062342016-06-04 02:39:34 +020047struct cqspi_st;
48
49struct cqspi_flash_pdata {
50 struct spi_nor nor;
51 struct cqspi_st *cqspi;
52 u32 clk_rate;
53 u32 read_delay;
54 u32 tshsl_ns;
55 u32 tsd2d_ns;
56 u32 tchsh_ns;
57 u32 tslch_ns;
58 u8 inst_width;
59 u8 addr_width;
60 u8 data_width;
61 u8 cs;
62 bool registered;
Vignesh Ra27f2ea2017-12-29 14:41:03 +053063 bool use_direct_mode;
Graham Moore14062342016-06-04 02:39:34 +020064};
65
66struct cqspi_st {
67 struct platform_device *pdev;
68
69 struct clk *clk;
70 unsigned int sclk;
71
72 void __iomem *iobase;
73 void __iomem *ahb_base;
Vignesh Ra27f2ea2017-12-29 14:41:03 +053074 resource_size_t ahb_size;
Graham Moore14062342016-06-04 02:39:34 +020075 struct completion transfer_complete;
76 struct mutex bus_mutex;
77
Vignesh Rffa639e2018-04-10 13:49:10 +053078 struct dma_chan *rx_chan;
79 struct completion rx_dma_complete;
80 dma_addr_t mmap_phys_base;
81
Graham Moore14062342016-06-04 02:39:34 +020082 int current_cs;
83 int current_page_size;
84 int current_erase_size;
85 int current_addr_width;
86 unsigned long master_ref_clk_hz;
87 bool is_decoded_cs;
88 u32 fifo_depth;
89 u32 fifo_width;
Vignesh Re2580a42017-10-03 10:49:23 +053090 bool rclk_en;
Graham Moore14062342016-06-04 02:39:34 +020091 u32 trigger_address;
Vignesh R61dc8492017-10-03 10:49:21 +053092 u32 wr_delay;
Graham Moore14062342016-06-04 02:39:34 +020093 struct cqspi_flash_pdata f_pdata[CQSPI_MAX_CHIPSELECT];
94};
95
96/* Operation timeout value */
97#define CQSPI_TIMEOUT_MS 500
98#define CQSPI_READ_TIMEOUT_MS 10
99
100/* Instruction type */
101#define CQSPI_INST_TYPE_SINGLE 0
102#define CQSPI_INST_TYPE_DUAL 1
103#define CQSPI_INST_TYPE_QUAD 2
104
105#define CQSPI_DUMMY_CLKS_PER_BYTE 8
106#define CQSPI_DUMMY_BYTES_MAX 4
107#define CQSPI_DUMMY_CLKS_MAX 31
108
109#define CQSPI_STIG_DATA_LEN_MAX 8
110
111/* Register map */
112#define CQSPI_REG_CONFIG 0x00
113#define CQSPI_REG_CONFIG_ENABLE_MASK BIT(0)
Vignesh Ra27f2ea2017-12-29 14:41:03 +0530114#define CQSPI_REG_CONFIG_ENB_DIR_ACC_CTRL BIT(7)
Graham Moore14062342016-06-04 02:39:34 +0200115#define CQSPI_REG_CONFIG_DECODE_MASK BIT(9)
116#define CQSPI_REG_CONFIG_CHIPSELECT_LSB 10
117#define CQSPI_REG_CONFIG_DMA_MASK BIT(15)
118#define CQSPI_REG_CONFIG_BAUD_LSB 19
119#define CQSPI_REG_CONFIG_IDLE_LSB 31
120#define CQSPI_REG_CONFIG_CHIPSELECT_MASK 0xF
121#define CQSPI_REG_CONFIG_BAUD_MASK 0xF
122
123#define CQSPI_REG_RD_INSTR 0x04
124#define CQSPI_REG_RD_INSTR_OPCODE_LSB 0
125#define CQSPI_REG_RD_INSTR_TYPE_INSTR_LSB 8
126#define CQSPI_REG_RD_INSTR_TYPE_ADDR_LSB 12
127#define CQSPI_REG_RD_INSTR_TYPE_DATA_LSB 16
128#define CQSPI_REG_RD_INSTR_MODE_EN_LSB 20
129#define CQSPI_REG_RD_INSTR_DUMMY_LSB 24
130#define CQSPI_REG_RD_INSTR_TYPE_INSTR_MASK 0x3
131#define CQSPI_REG_RD_INSTR_TYPE_ADDR_MASK 0x3
132#define CQSPI_REG_RD_INSTR_TYPE_DATA_MASK 0x3
133#define CQSPI_REG_RD_INSTR_DUMMY_MASK 0x1F
134
135#define CQSPI_REG_WR_INSTR 0x08
136#define CQSPI_REG_WR_INSTR_OPCODE_LSB 0
137#define CQSPI_REG_WR_INSTR_TYPE_ADDR_LSB 12
138#define CQSPI_REG_WR_INSTR_TYPE_DATA_LSB 16
139
140#define CQSPI_REG_DELAY 0x0C
141#define CQSPI_REG_DELAY_TSLCH_LSB 0
142#define CQSPI_REG_DELAY_TCHSH_LSB 8
143#define CQSPI_REG_DELAY_TSD2D_LSB 16
144#define CQSPI_REG_DELAY_TSHSL_LSB 24
145#define CQSPI_REG_DELAY_TSLCH_MASK 0xFF
146#define CQSPI_REG_DELAY_TCHSH_MASK 0xFF
147#define CQSPI_REG_DELAY_TSD2D_MASK 0xFF
148#define CQSPI_REG_DELAY_TSHSL_MASK 0xFF
149
150#define CQSPI_REG_READCAPTURE 0x10
151#define CQSPI_REG_READCAPTURE_BYPASS_LSB 0
152#define CQSPI_REG_READCAPTURE_DELAY_LSB 1
153#define CQSPI_REG_READCAPTURE_DELAY_MASK 0xF
154
155#define CQSPI_REG_SIZE 0x14
156#define CQSPI_REG_SIZE_ADDRESS_LSB 0
157#define CQSPI_REG_SIZE_PAGE_LSB 4
158#define CQSPI_REG_SIZE_BLOCK_LSB 16
159#define CQSPI_REG_SIZE_ADDRESS_MASK 0xF
160#define CQSPI_REG_SIZE_PAGE_MASK 0xFFF
161#define CQSPI_REG_SIZE_BLOCK_MASK 0x3F
162
163#define CQSPI_REG_SRAMPARTITION 0x18
164#define CQSPI_REG_INDIRECTTRIGGER 0x1C
165
166#define CQSPI_REG_DMA 0x20
167#define CQSPI_REG_DMA_SINGLE_LSB 0
168#define CQSPI_REG_DMA_BURST_LSB 8
169#define CQSPI_REG_DMA_SINGLE_MASK 0xFF
170#define CQSPI_REG_DMA_BURST_MASK 0xFF
171
172#define CQSPI_REG_REMAP 0x24
173#define CQSPI_REG_MODE_BIT 0x28
174
175#define CQSPI_REG_SDRAMLEVEL 0x2C
176#define CQSPI_REG_SDRAMLEVEL_RD_LSB 0
177#define CQSPI_REG_SDRAMLEVEL_WR_LSB 16
178#define CQSPI_REG_SDRAMLEVEL_RD_MASK 0xFFFF
179#define CQSPI_REG_SDRAMLEVEL_WR_MASK 0xFFFF
180
181#define CQSPI_REG_IRQSTATUS 0x40
182#define CQSPI_REG_IRQMASK 0x44
183
184#define CQSPI_REG_INDIRECTRD 0x60
185#define CQSPI_REG_INDIRECTRD_START_MASK BIT(0)
186#define CQSPI_REG_INDIRECTRD_CANCEL_MASK BIT(1)
187#define CQSPI_REG_INDIRECTRD_DONE_MASK BIT(5)
188
189#define CQSPI_REG_INDIRECTRDWATERMARK 0x64
190#define CQSPI_REG_INDIRECTRDSTARTADDR 0x68
191#define CQSPI_REG_INDIRECTRDBYTES 0x6C
192
193#define CQSPI_REG_CMDCTRL 0x90
194#define CQSPI_REG_CMDCTRL_EXECUTE_MASK BIT(0)
195#define CQSPI_REG_CMDCTRL_INPROGRESS_MASK BIT(1)
196#define CQSPI_REG_CMDCTRL_WR_BYTES_LSB 12
197#define CQSPI_REG_CMDCTRL_WR_EN_LSB 15
198#define CQSPI_REG_CMDCTRL_ADD_BYTES_LSB 16
199#define CQSPI_REG_CMDCTRL_ADDR_EN_LSB 19
200#define CQSPI_REG_CMDCTRL_RD_BYTES_LSB 20
201#define CQSPI_REG_CMDCTRL_RD_EN_LSB 23
202#define CQSPI_REG_CMDCTRL_OPCODE_LSB 24
203#define CQSPI_REG_CMDCTRL_WR_BYTES_MASK 0x7
204#define CQSPI_REG_CMDCTRL_ADD_BYTES_MASK 0x3
205#define CQSPI_REG_CMDCTRL_RD_BYTES_MASK 0x7
206
207#define CQSPI_REG_INDIRECTWR 0x70
208#define CQSPI_REG_INDIRECTWR_START_MASK BIT(0)
209#define CQSPI_REG_INDIRECTWR_CANCEL_MASK BIT(1)
210#define CQSPI_REG_INDIRECTWR_DONE_MASK BIT(5)
211
212#define CQSPI_REG_INDIRECTWRWATERMARK 0x74
213#define CQSPI_REG_INDIRECTWRSTARTADDR 0x78
214#define CQSPI_REG_INDIRECTWRBYTES 0x7C
215
216#define CQSPI_REG_CMDADDRESS 0x94
217#define CQSPI_REG_CMDREADDATALOWER 0xA0
218#define CQSPI_REG_CMDREADDATAUPPER 0xA4
219#define CQSPI_REG_CMDWRITEDATALOWER 0xA8
220#define CQSPI_REG_CMDWRITEDATAUPPER 0xAC
221
222/* Interrupt status bits */
223#define CQSPI_REG_IRQ_MODE_ERR BIT(0)
224#define CQSPI_REG_IRQ_UNDERFLOW BIT(1)
225#define CQSPI_REG_IRQ_IND_COMP BIT(2)
226#define CQSPI_REG_IRQ_IND_RD_REJECT BIT(3)
227#define CQSPI_REG_IRQ_WR_PROTECTED_ERR BIT(4)
228#define CQSPI_REG_IRQ_ILLEGAL_AHB_ERR BIT(5)
229#define CQSPI_REG_IRQ_WATERMARK BIT(6)
230#define CQSPI_REG_IRQ_IND_SRAM_FULL BIT(12)
231
232#define CQSPI_IRQ_MASK_RD (CQSPI_REG_IRQ_WATERMARK | \
233 CQSPI_REG_IRQ_IND_SRAM_FULL | \
234 CQSPI_REG_IRQ_IND_COMP)
235
236#define CQSPI_IRQ_MASK_WR (CQSPI_REG_IRQ_IND_COMP | \
237 CQSPI_REG_IRQ_WATERMARK | \
238 CQSPI_REG_IRQ_UNDERFLOW)
239
240#define CQSPI_IRQ_STATUS_MASK 0x1FFFF
241
242static int cqspi_wait_for_bit(void __iomem *reg, const u32 mask, bool clear)
243{
244 unsigned long end = jiffies + msecs_to_jiffies(CQSPI_TIMEOUT_MS);
245 u32 val;
246
247 while (1) {
248 val = readl(reg);
249 if (clear)
250 val = ~val;
251 val &= mask;
252
253 if (val == mask)
254 return 0;
255
256 if (time_after(jiffies, end))
257 return -ETIMEDOUT;
258 }
259}
260
261static bool cqspi_is_idle(struct cqspi_st *cqspi)
262{
263 u32 reg = readl(cqspi->iobase + CQSPI_REG_CONFIG);
264
265 return reg & (1 << CQSPI_REG_CONFIG_IDLE_LSB);
266}
267
268static u32 cqspi_get_rd_sram_level(struct cqspi_st *cqspi)
269{
270 u32 reg = readl(cqspi->iobase + CQSPI_REG_SDRAMLEVEL);
271
272 reg >>= CQSPI_REG_SDRAMLEVEL_RD_LSB;
273 return reg & CQSPI_REG_SDRAMLEVEL_RD_MASK;
274}
275
276static irqreturn_t cqspi_irq_handler(int this_irq, void *dev)
277{
278 struct cqspi_st *cqspi = dev;
279 unsigned int irq_status;
280
281 /* Read interrupt status */
282 irq_status = readl(cqspi->iobase + CQSPI_REG_IRQSTATUS);
283
284 /* Clear interrupt */
285 writel(irq_status, cqspi->iobase + CQSPI_REG_IRQSTATUS);
286
287 irq_status &= CQSPI_IRQ_MASK_RD | CQSPI_IRQ_MASK_WR;
288
289 if (irq_status)
290 complete(&cqspi->transfer_complete);
291
292 return IRQ_HANDLED;
293}
294
295static unsigned int cqspi_calc_rdreg(struct spi_nor *nor, const u8 opcode)
296{
297 struct cqspi_flash_pdata *f_pdata = nor->priv;
298 u32 rdreg = 0;
299
300 rdreg |= f_pdata->inst_width << CQSPI_REG_RD_INSTR_TYPE_INSTR_LSB;
301 rdreg |= f_pdata->addr_width << CQSPI_REG_RD_INSTR_TYPE_ADDR_LSB;
302 rdreg |= f_pdata->data_width << CQSPI_REG_RD_INSTR_TYPE_DATA_LSB;
303
304 return rdreg;
305}
306
307static int cqspi_wait_idle(struct cqspi_st *cqspi)
308{
309 const unsigned int poll_idle_retry = 3;
310 unsigned int count = 0;
311 unsigned long timeout;
312
313 timeout = jiffies + msecs_to_jiffies(CQSPI_TIMEOUT_MS);
314 while (1) {
315 /*
316 * Read few times in succession to ensure the controller
317 * is indeed idle, that is, the bit does not transition
318 * low again.
319 */
320 if (cqspi_is_idle(cqspi))
321 count++;
322 else
323 count = 0;
324
325 if (count >= poll_idle_retry)
326 return 0;
327
328 if (time_after(jiffies, timeout)) {
329 /* Timeout, in busy mode. */
330 dev_err(&cqspi->pdev->dev,
331 "QSPI is still busy after %dms timeout.\n",
332 CQSPI_TIMEOUT_MS);
333 return -ETIMEDOUT;
334 }
335
336 cpu_relax();
337 }
338}
339
340static int cqspi_exec_flash_cmd(struct cqspi_st *cqspi, unsigned int reg)
341{
342 void __iomem *reg_base = cqspi->iobase;
343 int ret;
344
345 /* Write the CMDCTRL without start execution. */
346 writel(reg, reg_base + CQSPI_REG_CMDCTRL);
347 /* Start execute */
348 reg |= CQSPI_REG_CMDCTRL_EXECUTE_MASK;
349 writel(reg, reg_base + CQSPI_REG_CMDCTRL);
350
351 /* Polling for completion. */
352 ret = cqspi_wait_for_bit(reg_base + CQSPI_REG_CMDCTRL,
353 CQSPI_REG_CMDCTRL_INPROGRESS_MASK, 1);
354 if (ret) {
355 dev_err(&cqspi->pdev->dev,
356 "Flash command execution timed out.\n");
357 return ret;
358 }
359
360 /* Polling QSPI idle status. */
361 return cqspi_wait_idle(cqspi);
362}
363
364static int cqspi_command_read(struct spi_nor *nor,
365 const u8 *txbuf, const unsigned n_tx,
366 u8 *rxbuf, const unsigned n_rx)
367{
368 struct cqspi_flash_pdata *f_pdata = nor->priv;
369 struct cqspi_st *cqspi = f_pdata->cqspi;
370 void __iomem *reg_base = cqspi->iobase;
371 unsigned int rdreg;
372 unsigned int reg;
373 unsigned int read_len;
374 int status;
375
376 if (!n_rx || n_rx > CQSPI_STIG_DATA_LEN_MAX || !rxbuf) {
377 dev_err(nor->dev, "Invalid input argument, len %d rxbuf 0x%p\n",
378 n_rx, rxbuf);
379 return -EINVAL;
380 }
381
382 reg = txbuf[0] << CQSPI_REG_CMDCTRL_OPCODE_LSB;
383
384 rdreg = cqspi_calc_rdreg(nor, txbuf[0]);
385 writel(rdreg, reg_base + CQSPI_REG_RD_INSTR);
386
387 reg |= (0x1 << CQSPI_REG_CMDCTRL_RD_EN_LSB);
388
389 /* 0 means 1 byte. */
390 reg |= (((n_rx - 1) & CQSPI_REG_CMDCTRL_RD_BYTES_MASK)
391 << CQSPI_REG_CMDCTRL_RD_BYTES_LSB);
392 status = cqspi_exec_flash_cmd(cqspi, reg);
393 if (status)
394 return status;
395
396 reg = readl(reg_base + CQSPI_REG_CMDREADDATALOWER);
397
398 /* Put the read value into rx_buf */
399 read_len = (n_rx > 4) ? 4 : n_rx;
400 memcpy(rxbuf, &reg, read_len);
401 rxbuf += read_len;
402
403 if (n_rx > 4) {
404 reg = readl(reg_base + CQSPI_REG_CMDREADDATAUPPER);
405
406 read_len = n_rx - read_len;
407 memcpy(rxbuf, &reg, read_len);
408 }
409
410 return 0;
411}
412
413static int cqspi_command_write(struct spi_nor *nor, const u8 opcode,
414 const u8 *txbuf, const unsigned n_tx)
415{
416 struct cqspi_flash_pdata *f_pdata = nor->priv;
417 struct cqspi_st *cqspi = f_pdata->cqspi;
418 void __iomem *reg_base = cqspi->iobase;
419 unsigned int reg;
420 unsigned int data;
Purna Chandra Mandal95582812019-01-27 21:02:29 -0800421 u32 write_len;
Graham Moore14062342016-06-04 02:39:34 +0200422 int ret;
423
Purna Chandra Mandal95582812019-01-27 21:02:29 -0800424 if (n_tx > CQSPI_STIG_DATA_LEN_MAX || (n_tx && !txbuf)) {
Graham Moore14062342016-06-04 02:39:34 +0200425 dev_err(nor->dev,
426 "Invalid input argument, cmdlen %d txbuf 0x%p\n",
427 n_tx, txbuf);
428 return -EINVAL;
429 }
430
431 reg = opcode << CQSPI_REG_CMDCTRL_OPCODE_LSB;
432 if (n_tx) {
433 reg |= (0x1 << CQSPI_REG_CMDCTRL_WR_EN_LSB);
434 reg |= ((n_tx - 1) & CQSPI_REG_CMDCTRL_WR_BYTES_MASK)
435 << CQSPI_REG_CMDCTRL_WR_BYTES_LSB;
436 data = 0;
Purna Chandra Mandal95582812019-01-27 21:02:29 -0800437 write_len = (n_tx > 4) ? 4 : n_tx;
438 memcpy(&data, txbuf, write_len);
439 txbuf += write_len;
Graham Moore14062342016-06-04 02:39:34 +0200440 writel(data, reg_base + CQSPI_REG_CMDWRITEDATALOWER);
Graham Moore14062342016-06-04 02:39:34 +0200441
Purna Chandra Mandal95582812019-01-27 21:02:29 -0800442 if (n_tx > 4) {
443 data = 0;
444 write_len = n_tx - 4;
445 memcpy(&data, txbuf, write_len);
446 writel(data, reg_base + CQSPI_REG_CMDWRITEDATAUPPER);
447 }
448 }
Graham Moore14062342016-06-04 02:39:34 +0200449 ret = cqspi_exec_flash_cmd(cqspi, reg);
450 return ret;
451}
452
453static int cqspi_command_write_addr(struct spi_nor *nor,
454 const u8 opcode, const unsigned int addr)
455{
456 struct cqspi_flash_pdata *f_pdata = nor->priv;
457 struct cqspi_st *cqspi = f_pdata->cqspi;
458 void __iomem *reg_base = cqspi->iobase;
459 unsigned int reg;
460
461 reg = opcode << CQSPI_REG_CMDCTRL_OPCODE_LSB;
462 reg |= (0x1 << CQSPI_REG_CMDCTRL_ADDR_EN_LSB);
463 reg |= ((nor->addr_width - 1) & CQSPI_REG_CMDCTRL_ADD_BYTES_MASK)
464 << CQSPI_REG_CMDCTRL_ADD_BYTES_LSB;
465
466 writel(addr, reg_base + CQSPI_REG_CMDADDRESS);
467
468 return cqspi_exec_flash_cmd(cqspi, reg);
469}
470
Vignesh Re4b580b2017-12-29 14:41:02 +0530471static int cqspi_read_setup(struct spi_nor *nor)
Graham Moore14062342016-06-04 02:39:34 +0200472{
473 struct cqspi_flash_pdata *f_pdata = nor->priv;
474 struct cqspi_st *cqspi = f_pdata->cqspi;
475 void __iomem *reg_base = cqspi->iobase;
476 unsigned int dummy_clk = 0;
477 unsigned int reg;
478
Graham Moore14062342016-06-04 02:39:34 +0200479 reg = nor->read_opcode << CQSPI_REG_RD_INSTR_OPCODE_LSB;
480 reg |= cqspi_calc_rdreg(nor, nor->read_opcode);
481
482 /* Setup dummy clock cycles */
483 dummy_clk = nor->read_dummy;
484 if (dummy_clk > CQSPI_DUMMY_CLKS_MAX)
485 dummy_clk = CQSPI_DUMMY_CLKS_MAX;
486
487 if (dummy_clk / 8) {
488 reg |= (1 << CQSPI_REG_RD_INSTR_MODE_EN_LSB);
489 /* Set mode bits high to ensure chip doesn't enter XIP */
490 writel(0xFF, reg_base + CQSPI_REG_MODE_BIT);
491
492 /* Need to subtract the mode byte (8 clocks). */
493 if (f_pdata->inst_width != CQSPI_INST_TYPE_QUAD)
494 dummy_clk -= 8;
495
496 if (dummy_clk)
497 reg |= (dummy_clk & CQSPI_REG_RD_INSTR_DUMMY_MASK)
498 << CQSPI_REG_RD_INSTR_DUMMY_LSB;
499 }
500
501 writel(reg, reg_base + CQSPI_REG_RD_INSTR);
502
503 /* Set address width */
504 reg = readl(reg_base + CQSPI_REG_SIZE);
505 reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
506 reg |= (nor->addr_width - 1);
507 writel(reg, reg_base + CQSPI_REG_SIZE);
508 return 0;
509}
510
Vignesh Re4b580b2017-12-29 14:41:02 +0530511static int cqspi_indirect_read_execute(struct spi_nor *nor, u8 *rxbuf,
512 loff_t from_addr, const size_t n_rx)
Graham Moore14062342016-06-04 02:39:34 +0200513{
514 struct cqspi_flash_pdata *f_pdata = nor->priv;
515 struct cqspi_st *cqspi = f_pdata->cqspi;
516 void __iomem *reg_base = cqspi->iobase;
517 void __iomem *ahb_base = cqspi->ahb_base;
518 unsigned int remaining = n_rx;
Thor Thayer47016b32018-04-23 12:45:11 -0500519 unsigned int mod_bytes = n_rx % 4;
Graham Moore14062342016-06-04 02:39:34 +0200520 unsigned int bytes_to_read = 0;
Thor Thayer47016b32018-04-23 12:45:11 -0500521 u8 *rxbuf_end = rxbuf + n_rx;
Graham Moore14062342016-06-04 02:39:34 +0200522 int ret = 0;
523
Vignesh Re4b580b2017-12-29 14:41:02 +0530524 writel(from_addr, reg_base + CQSPI_REG_INDIRECTRDSTARTADDR);
Graham Moore14062342016-06-04 02:39:34 +0200525 writel(remaining, reg_base + CQSPI_REG_INDIRECTRDBYTES);
526
527 /* Clear all interrupts. */
528 writel(CQSPI_IRQ_STATUS_MASK, reg_base + CQSPI_REG_IRQSTATUS);
529
530 writel(CQSPI_IRQ_MASK_RD, reg_base + CQSPI_REG_IRQMASK);
531
532 reinit_completion(&cqspi->transfer_complete);
533 writel(CQSPI_REG_INDIRECTRD_START_MASK,
534 reg_base + CQSPI_REG_INDIRECTRD);
535
536 while (remaining > 0) {
Nicholas Mc Guire3938c0d2018-07-21 16:21:51 +0200537 if (!wait_for_completion_timeout(&cqspi->transfer_complete,
538 msecs_to_jiffies(CQSPI_READ_TIMEOUT_MS)))
539 ret = -ETIMEDOUT;
Graham Moore14062342016-06-04 02:39:34 +0200540
541 bytes_to_read = cqspi_get_rd_sram_level(cqspi);
542
Nicholas Mc Guire3938c0d2018-07-21 16:21:51 +0200543 if (ret && bytes_to_read == 0) {
Graham Moore14062342016-06-04 02:39:34 +0200544 dev_err(nor->dev, "Indirect read timeout, no bytes\n");
Graham Moore14062342016-06-04 02:39:34 +0200545 goto failrd;
546 }
547
548 while (bytes_to_read != 0) {
Thor Thayer47016b32018-04-23 12:45:11 -0500549 unsigned int word_remain = round_down(remaining, 4);
550
Graham Moore14062342016-06-04 02:39:34 +0200551 bytes_to_read *= cqspi->fifo_width;
552 bytes_to_read = bytes_to_read > remaining ?
553 remaining : bytes_to_read;
Thor Thayer47016b32018-04-23 12:45:11 -0500554 bytes_to_read = round_down(bytes_to_read, 4);
555 /* Read 4 byte word chunks then single bytes */
556 if (bytes_to_read) {
557 ioread32_rep(ahb_base, rxbuf,
558 (bytes_to_read / 4));
559 } else if (!word_remain && mod_bytes) {
560 unsigned int temp = ioread32(ahb_base);
561
562 bytes_to_read = mod_bytes;
563 memcpy(rxbuf, &temp, min((unsigned int)
564 (rxbuf_end - rxbuf),
565 bytes_to_read));
566 }
Graham Moore14062342016-06-04 02:39:34 +0200567 rxbuf += bytes_to_read;
568 remaining -= bytes_to_read;
569 bytes_to_read = cqspi_get_rd_sram_level(cqspi);
570 }
571
572 if (remaining > 0)
573 reinit_completion(&cqspi->transfer_complete);
574 }
575
576 /* Check indirect done status */
577 ret = cqspi_wait_for_bit(reg_base + CQSPI_REG_INDIRECTRD,
578 CQSPI_REG_INDIRECTRD_DONE_MASK, 0);
579 if (ret) {
580 dev_err(nor->dev,
581 "Indirect read completion error (%i)\n", ret);
582 goto failrd;
583 }
584
585 /* Disable interrupt */
586 writel(0, reg_base + CQSPI_REG_IRQMASK);
587
588 /* Clear indirect completion status */
589 writel(CQSPI_REG_INDIRECTRD_DONE_MASK, reg_base + CQSPI_REG_INDIRECTRD);
590
591 return 0;
592
593failrd:
594 /* Disable interrupt */
595 writel(0, reg_base + CQSPI_REG_IRQMASK);
596
597 /* Cancel the indirect read */
598 writel(CQSPI_REG_INDIRECTWR_CANCEL_MASK,
599 reg_base + CQSPI_REG_INDIRECTRD);
600 return ret;
601}
602
Vignesh Re4b580b2017-12-29 14:41:02 +0530603static int cqspi_write_setup(struct spi_nor *nor)
Graham Moore14062342016-06-04 02:39:34 +0200604{
605 unsigned int reg;
606 struct cqspi_flash_pdata *f_pdata = nor->priv;
607 struct cqspi_st *cqspi = f_pdata->cqspi;
608 void __iomem *reg_base = cqspi->iobase;
609
610 /* Set opcode. */
611 reg = nor->program_opcode << CQSPI_REG_WR_INSTR_OPCODE_LSB;
612 writel(reg, reg_base + CQSPI_REG_WR_INSTR);
613 reg = cqspi_calc_rdreg(nor, nor->program_opcode);
614 writel(reg, reg_base + CQSPI_REG_RD_INSTR);
615
Graham Moore14062342016-06-04 02:39:34 +0200616 reg = readl(reg_base + CQSPI_REG_SIZE);
617 reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
618 reg |= (nor->addr_width - 1);
619 writel(reg, reg_base + CQSPI_REG_SIZE);
620 return 0;
621}
622
Vignesh Re4b580b2017-12-29 14:41:02 +0530623static int cqspi_indirect_write_execute(struct spi_nor *nor, loff_t to_addr,
624 const u8 *txbuf, const size_t n_tx)
Graham Moore14062342016-06-04 02:39:34 +0200625{
626 const unsigned int page_size = nor->page_size;
627 struct cqspi_flash_pdata *f_pdata = nor->priv;
628 struct cqspi_st *cqspi = f_pdata->cqspi;
629 void __iomem *reg_base = cqspi->iobase;
630 unsigned int remaining = n_tx;
631 unsigned int write_bytes;
632 int ret;
633
Vignesh Re4b580b2017-12-29 14:41:02 +0530634 writel(to_addr, reg_base + CQSPI_REG_INDIRECTWRSTARTADDR);
Graham Moore14062342016-06-04 02:39:34 +0200635 writel(remaining, reg_base + CQSPI_REG_INDIRECTWRBYTES);
636
637 /* Clear all interrupts. */
638 writel(CQSPI_IRQ_STATUS_MASK, reg_base + CQSPI_REG_IRQSTATUS);
639
640 writel(CQSPI_IRQ_MASK_WR, reg_base + CQSPI_REG_IRQMASK);
641
642 reinit_completion(&cqspi->transfer_complete);
643 writel(CQSPI_REG_INDIRECTWR_START_MASK,
644 reg_base + CQSPI_REG_INDIRECTWR);
Vignesh R61dc8492017-10-03 10:49:21 +0530645 /*
646 * As per 66AK2G02 TRM SPRUHY8F section 11.15.5.3 Indirect Access
647 * Controller programming sequence, couple of cycles of
648 * QSPI_REF_CLK delay is required for the above bit to
649 * be internally synchronized by the QSPI module. Provide 5
650 * cycles of delay.
651 */
652 if (cqspi->wr_delay)
653 ndelay(cqspi->wr_delay);
Graham Moore14062342016-06-04 02:39:34 +0200654
655 while (remaining > 0) {
Thor Thayera6a66f82018-11-16 08:25:49 -0600656 size_t write_words, mod_bytes;
657
Graham Moore14062342016-06-04 02:39:34 +0200658 write_bytes = remaining > page_size ? page_size : remaining;
Thor Thayera6a66f82018-11-16 08:25:49 -0600659 write_words = write_bytes / 4;
660 mod_bytes = write_bytes % 4;
661 /* Write 4 bytes at a time then single bytes. */
662 if (write_words) {
663 iowrite32_rep(cqspi->ahb_base, txbuf, write_words);
664 txbuf += (write_words * 4);
665 }
666 if (mod_bytes) {
667 unsigned int temp = 0xFFFFFFFF;
668
669 memcpy(&temp, txbuf, mod_bytes);
670 iowrite32(temp, cqspi->ahb_base);
671 txbuf += mod_bytes;
672 }
Graham Moore14062342016-06-04 02:39:34 +0200673
Nicholas Mc Guire3938c0d2018-07-21 16:21:51 +0200674 if (!wait_for_completion_timeout(&cqspi->transfer_complete,
675 msecs_to_jiffies(CQSPI_TIMEOUT_MS))) {
Graham Moore14062342016-06-04 02:39:34 +0200676 dev_err(nor->dev, "Indirect write timeout\n");
677 ret = -ETIMEDOUT;
678 goto failwr;
679 }
680
Graham Moore14062342016-06-04 02:39:34 +0200681 remaining -= write_bytes;
682
683 if (remaining > 0)
684 reinit_completion(&cqspi->transfer_complete);
685 }
686
687 /* Check indirect done status */
688 ret = cqspi_wait_for_bit(reg_base + CQSPI_REG_INDIRECTWR,
689 CQSPI_REG_INDIRECTWR_DONE_MASK, 0);
690 if (ret) {
691 dev_err(nor->dev,
692 "Indirect write completion error (%i)\n", ret);
693 goto failwr;
694 }
695
696 /* Disable interrupt. */
697 writel(0, reg_base + CQSPI_REG_IRQMASK);
698
699 /* Clear indirect completion status */
700 writel(CQSPI_REG_INDIRECTWR_DONE_MASK, reg_base + CQSPI_REG_INDIRECTWR);
701
702 cqspi_wait_idle(cqspi);
703
704 return 0;
705
706failwr:
707 /* Disable interrupt. */
708 writel(0, reg_base + CQSPI_REG_IRQMASK);
709
710 /* Cancel the indirect write */
711 writel(CQSPI_REG_INDIRECTWR_CANCEL_MASK,
712 reg_base + CQSPI_REG_INDIRECTWR);
713 return ret;
714}
715
716static void cqspi_chipselect(struct spi_nor *nor)
717{
718 struct cqspi_flash_pdata *f_pdata = nor->priv;
719 struct cqspi_st *cqspi = f_pdata->cqspi;
720 void __iomem *reg_base = cqspi->iobase;
721 unsigned int chip_select = f_pdata->cs;
722 unsigned int reg;
723
724 reg = readl(reg_base + CQSPI_REG_CONFIG);
725 if (cqspi->is_decoded_cs) {
726 reg |= CQSPI_REG_CONFIG_DECODE_MASK;
727 } else {
728 reg &= ~CQSPI_REG_CONFIG_DECODE_MASK;
729
730 /* Convert CS if without decoder.
731 * CS0 to 4b'1110
732 * CS1 to 4b'1101
733 * CS2 to 4b'1011
734 * CS3 to 4b'0111
735 */
736 chip_select = 0xF & ~(1 << chip_select);
737 }
738
739 reg &= ~(CQSPI_REG_CONFIG_CHIPSELECT_MASK
740 << CQSPI_REG_CONFIG_CHIPSELECT_LSB);
741 reg |= (chip_select & CQSPI_REG_CONFIG_CHIPSELECT_MASK)
742 << CQSPI_REG_CONFIG_CHIPSELECT_LSB;
743 writel(reg, reg_base + CQSPI_REG_CONFIG);
744}
745
746static void cqspi_configure_cs_and_sizes(struct spi_nor *nor)
747{
748 struct cqspi_flash_pdata *f_pdata = nor->priv;
749 struct cqspi_st *cqspi = f_pdata->cqspi;
750 void __iomem *iobase = cqspi->iobase;
751 unsigned int reg;
752
753 /* configure page size and block size. */
754 reg = readl(iobase + CQSPI_REG_SIZE);
755 reg &= ~(CQSPI_REG_SIZE_PAGE_MASK << CQSPI_REG_SIZE_PAGE_LSB);
756 reg &= ~(CQSPI_REG_SIZE_BLOCK_MASK << CQSPI_REG_SIZE_BLOCK_LSB);
757 reg &= ~CQSPI_REG_SIZE_ADDRESS_MASK;
758 reg |= (nor->page_size << CQSPI_REG_SIZE_PAGE_LSB);
759 reg |= (ilog2(nor->mtd.erasesize) << CQSPI_REG_SIZE_BLOCK_LSB);
760 reg |= (nor->addr_width - 1);
761 writel(reg, iobase + CQSPI_REG_SIZE);
762
763 /* configure the chip select */
764 cqspi_chipselect(nor);
765
766 /* Store the new configuration of the controller */
767 cqspi->current_page_size = nor->page_size;
768 cqspi->current_erase_size = nor->mtd.erasesize;
769 cqspi->current_addr_width = nor->addr_width;
770}
771
772static unsigned int calculate_ticks_for_ns(const unsigned int ref_clk_hz,
773 const unsigned int ns_val)
774{
775 unsigned int ticks;
776
777 ticks = ref_clk_hz / 1000; /* kHz */
778 ticks = DIV_ROUND_UP(ticks * ns_val, 1000000);
779
780 return ticks;
781}
782
783static void cqspi_delay(struct spi_nor *nor)
784{
785 struct cqspi_flash_pdata *f_pdata = nor->priv;
786 struct cqspi_st *cqspi = f_pdata->cqspi;
787 void __iomem *iobase = cqspi->iobase;
788 const unsigned int ref_clk_hz = cqspi->master_ref_clk_hz;
789 unsigned int tshsl, tchsh, tslch, tsd2d;
790 unsigned int reg;
791 unsigned int tsclk;
792
793 /* calculate the number of ref ticks for one sclk tick */
794 tsclk = DIV_ROUND_UP(ref_clk_hz, cqspi->sclk);
795
796 tshsl = calculate_ticks_for_ns(ref_clk_hz, f_pdata->tshsl_ns);
797 /* this particular value must be at least one sclk */
798 if (tshsl < tsclk)
799 tshsl = tsclk;
800
801 tchsh = calculate_ticks_for_ns(ref_clk_hz, f_pdata->tchsh_ns);
802 tslch = calculate_ticks_for_ns(ref_clk_hz, f_pdata->tslch_ns);
803 tsd2d = calculate_ticks_for_ns(ref_clk_hz, f_pdata->tsd2d_ns);
804
805 reg = (tshsl & CQSPI_REG_DELAY_TSHSL_MASK)
806 << CQSPI_REG_DELAY_TSHSL_LSB;
807 reg |= (tchsh & CQSPI_REG_DELAY_TCHSH_MASK)
808 << CQSPI_REG_DELAY_TCHSH_LSB;
809 reg |= (tslch & CQSPI_REG_DELAY_TSLCH_MASK)
810 << CQSPI_REG_DELAY_TSLCH_LSB;
811 reg |= (tsd2d & CQSPI_REG_DELAY_TSD2D_MASK)
812 << CQSPI_REG_DELAY_TSD2D_LSB;
813 writel(reg, iobase + CQSPI_REG_DELAY);
814}
815
816static void cqspi_config_baudrate_div(struct cqspi_st *cqspi)
817{
818 const unsigned int ref_clk_hz = cqspi->master_ref_clk_hz;
819 void __iomem *reg_base = cqspi->iobase;
820 u32 reg, div;
821
822 /* Recalculate the baudrate divisor based on QSPI specification. */
823 div = DIV_ROUND_UP(ref_clk_hz, 2 * cqspi->sclk) - 1;
824
825 reg = readl(reg_base + CQSPI_REG_CONFIG);
826 reg &= ~(CQSPI_REG_CONFIG_BAUD_MASK << CQSPI_REG_CONFIG_BAUD_LSB);
827 reg |= (div & CQSPI_REG_CONFIG_BAUD_MASK) << CQSPI_REG_CONFIG_BAUD_LSB;
828 writel(reg, reg_base + CQSPI_REG_CONFIG);
829}
830
831static void cqspi_readdata_capture(struct cqspi_st *cqspi,
Vignesh Re2580a42017-10-03 10:49:23 +0530832 const bool bypass,
Graham Moore14062342016-06-04 02:39:34 +0200833 const unsigned int delay)
834{
835 void __iomem *reg_base = cqspi->iobase;
836 unsigned int reg;
837
838 reg = readl(reg_base + CQSPI_REG_READCAPTURE);
839
840 if (bypass)
841 reg |= (1 << CQSPI_REG_READCAPTURE_BYPASS_LSB);
842 else
843 reg &= ~(1 << CQSPI_REG_READCAPTURE_BYPASS_LSB);
844
845 reg &= ~(CQSPI_REG_READCAPTURE_DELAY_MASK
846 << CQSPI_REG_READCAPTURE_DELAY_LSB);
847
848 reg |= (delay & CQSPI_REG_READCAPTURE_DELAY_MASK)
849 << CQSPI_REG_READCAPTURE_DELAY_LSB;
850
851 writel(reg, reg_base + CQSPI_REG_READCAPTURE);
852}
853
854static void cqspi_controller_enable(struct cqspi_st *cqspi, bool enable)
855{
856 void __iomem *reg_base = cqspi->iobase;
857 unsigned int reg;
858
859 reg = readl(reg_base + CQSPI_REG_CONFIG);
860
861 if (enable)
862 reg |= CQSPI_REG_CONFIG_ENABLE_MASK;
863 else
864 reg &= ~CQSPI_REG_CONFIG_ENABLE_MASK;
865
866 writel(reg, reg_base + CQSPI_REG_CONFIG);
867}
868
869static void cqspi_configure(struct spi_nor *nor)
870{
871 struct cqspi_flash_pdata *f_pdata = nor->priv;
872 struct cqspi_st *cqspi = f_pdata->cqspi;
873 const unsigned int sclk = f_pdata->clk_rate;
874 int switch_cs = (cqspi->current_cs != f_pdata->cs);
875 int switch_ck = (cqspi->sclk != sclk);
876
877 if ((cqspi->current_page_size != nor->page_size) ||
878 (cqspi->current_erase_size != nor->mtd.erasesize) ||
879 (cqspi->current_addr_width != nor->addr_width))
880 switch_cs = 1;
881
882 if (switch_cs || switch_ck)
883 cqspi_controller_enable(cqspi, 0);
884
885 /* Switch chip select. */
886 if (switch_cs) {
887 cqspi->current_cs = f_pdata->cs;
888 cqspi_configure_cs_and_sizes(nor);
889 }
890
891 /* Setup baudrate divisor and delays */
892 if (switch_ck) {
893 cqspi->sclk = sclk;
894 cqspi_config_baudrate_div(cqspi);
895 cqspi_delay(nor);
Vignesh Re2580a42017-10-03 10:49:23 +0530896 cqspi_readdata_capture(cqspi, !cqspi->rclk_en,
897 f_pdata->read_delay);
Graham Moore14062342016-06-04 02:39:34 +0200898 }
899
900 if (switch_cs || switch_ck)
901 cqspi_controller_enable(cqspi, 1);
902}
903
904static int cqspi_set_protocol(struct spi_nor *nor, const int read)
905{
906 struct cqspi_flash_pdata *f_pdata = nor->priv;
907
908 f_pdata->inst_width = CQSPI_INST_TYPE_SINGLE;
909 f_pdata->addr_width = CQSPI_INST_TYPE_SINGLE;
910 f_pdata->data_width = CQSPI_INST_TYPE_SINGLE;
911
912 if (read) {
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200913 switch (nor->read_proto) {
914 case SNOR_PROTO_1_1_1:
Graham Moore14062342016-06-04 02:39:34 +0200915 f_pdata->data_width = CQSPI_INST_TYPE_SINGLE;
916 break;
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200917 case SNOR_PROTO_1_1_2:
Graham Moore14062342016-06-04 02:39:34 +0200918 f_pdata->data_width = CQSPI_INST_TYPE_DUAL;
919 break;
Cyrille Pitchencfc56042017-04-25 22:08:46 +0200920 case SNOR_PROTO_1_1_4:
Graham Moore14062342016-06-04 02:39:34 +0200921 f_pdata->data_width = CQSPI_INST_TYPE_QUAD;
922 break;
923 default:
924 return -EINVAL;
925 }
926 }
927
928 cqspi_configure(nor);
929
930 return 0;
931}
932
933static ssize_t cqspi_write(struct spi_nor *nor, loff_t to,
934 size_t len, const u_char *buf)
935{
Vignesh Ra27f2ea2017-12-29 14:41:03 +0530936 struct cqspi_flash_pdata *f_pdata = nor->priv;
937 struct cqspi_st *cqspi = f_pdata->cqspi;
Graham Moore14062342016-06-04 02:39:34 +0200938 int ret;
939
940 ret = cqspi_set_protocol(nor, 0);
941 if (ret)
942 return ret;
943
Vignesh Re4b580b2017-12-29 14:41:02 +0530944 ret = cqspi_write_setup(nor);
Graham Moore14062342016-06-04 02:39:34 +0200945 if (ret)
946 return ret;
947
Vignesh Raa7eee82018-06-30 16:24:21 +0530948 if (f_pdata->use_direct_mode) {
Vignesh Ra27f2ea2017-12-29 14:41:03 +0530949 memcpy_toio(cqspi->ahb_base + to, buf, len);
Vignesh Raa7eee82018-06-30 16:24:21 +0530950 ret = cqspi_wait_idle(cqspi);
951 } else {
Vignesh Ra27f2ea2017-12-29 14:41:03 +0530952 ret = cqspi_indirect_write_execute(nor, to, buf, len);
Vignesh Raa7eee82018-06-30 16:24:21 +0530953 }
Graham Moore14062342016-06-04 02:39:34 +0200954 if (ret)
955 return ret;
956
Colin Ian King7fa2c702017-01-31 15:53:17 +0000957 return len;
Graham Moore14062342016-06-04 02:39:34 +0200958}
959
Vignesh Rffa639e2018-04-10 13:49:10 +0530960static void cqspi_rx_dma_callback(void *param)
961{
962 struct cqspi_st *cqspi = param;
963
964 complete(&cqspi->rx_dma_complete);
965}
966
967static int cqspi_direct_read_execute(struct spi_nor *nor, u_char *buf,
968 loff_t from, size_t len)
969{
970 struct cqspi_flash_pdata *f_pdata = nor->priv;
971 struct cqspi_st *cqspi = f_pdata->cqspi;
972 enum dma_ctrl_flags flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT;
973 dma_addr_t dma_src = (dma_addr_t)cqspi->mmap_phys_base + from;
974 int ret = 0;
975 struct dma_async_tx_descriptor *tx;
976 dma_cookie_t cookie;
977 dma_addr_t dma_dst;
978
979 if (!cqspi->rx_chan || !virt_addr_valid(buf)) {
980 memcpy_fromio(buf, cqspi->ahb_base + from, len);
981 return 0;
982 }
983
Nathan Chancellor900f5e02018-09-25 00:32:03 -0700984 dma_dst = dma_map_single(nor->dev, buf, len, DMA_FROM_DEVICE);
Vignesh Rffa639e2018-04-10 13:49:10 +0530985 if (dma_mapping_error(nor->dev, dma_dst)) {
986 dev_err(nor->dev, "dma mapping failed\n");
987 return -ENOMEM;
988 }
989 tx = dmaengine_prep_dma_memcpy(cqspi->rx_chan, dma_dst, dma_src,
990 len, flags);
991 if (!tx) {
992 dev_err(nor->dev, "device_prep_dma_memcpy error\n");
993 ret = -EIO;
994 goto err_unmap;
995 }
996
997 tx->callback = cqspi_rx_dma_callback;
998 tx->callback_param = cqspi;
999 cookie = tx->tx_submit(tx);
1000 reinit_completion(&cqspi->rx_dma_complete);
1001
1002 ret = dma_submit_error(cookie);
1003 if (ret) {
1004 dev_err(nor->dev, "dma_submit_error %d\n", cookie);
1005 ret = -EIO;
1006 goto err_unmap;
1007 }
1008
1009 dma_async_issue_pending(cqspi->rx_chan);
Nicholas Mc Guire3938c0d2018-07-21 16:21:51 +02001010 if (!wait_for_completion_timeout(&cqspi->rx_dma_complete,
1011 msecs_to_jiffies(len))) {
Vignesh Rffa639e2018-04-10 13:49:10 +05301012 dmaengine_terminate_sync(cqspi->rx_chan);
1013 dev_err(nor->dev, "DMA wait_for_completion_timeout\n");
1014 ret = -ETIMEDOUT;
1015 goto err_unmap;
1016 }
1017
1018err_unmap:
Nathan Chancellor900f5e02018-09-25 00:32:03 -07001019 dma_unmap_single(nor->dev, dma_dst, len, DMA_FROM_DEVICE);
Vignesh Rffa639e2018-04-10 13:49:10 +05301020
Christophe JAILLET91d7b672018-10-16 09:13:46 +02001021 return ret;
Vignesh Rffa639e2018-04-10 13:49:10 +05301022}
1023
Graham Moore14062342016-06-04 02:39:34 +02001024static ssize_t cqspi_read(struct spi_nor *nor, loff_t from,
1025 size_t len, u_char *buf)
1026{
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301027 struct cqspi_flash_pdata *f_pdata = nor->priv;
Graham Moore14062342016-06-04 02:39:34 +02001028 int ret;
1029
1030 ret = cqspi_set_protocol(nor, 1);
1031 if (ret)
1032 return ret;
1033
Vignesh Re4b580b2017-12-29 14:41:02 +05301034 ret = cqspi_read_setup(nor);
Graham Moore14062342016-06-04 02:39:34 +02001035 if (ret)
1036 return ret;
1037
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301038 if (f_pdata->use_direct_mode)
Vignesh Rffa639e2018-04-10 13:49:10 +05301039 ret = cqspi_direct_read_execute(nor, buf, from, len);
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301040 else
1041 ret = cqspi_indirect_read_execute(nor, buf, from, len);
Graham Moore14062342016-06-04 02:39:34 +02001042 if (ret)
1043 return ret;
1044
Colin Ian King7fa2c702017-01-31 15:53:17 +00001045 return len;
Graham Moore14062342016-06-04 02:39:34 +02001046}
1047
1048static int cqspi_erase(struct spi_nor *nor, loff_t offs)
1049{
1050 int ret;
1051
1052 ret = cqspi_set_protocol(nor, 0);
1053 if (ret)
1054 return ret;
1055
1056 /* Send write enable, then erase commands. */
1057 ret = nor->write_reg(nor, SPINOR_OP_WREN, NULL, 0);
1058 if (ret)
1059 return ret;
1060
1061 /* Set up command buffer. */
1062 ret = cqspi_command_write_addr(nor, nor->erase_opcode, offs);
1063 if (ret)
1064 return ret;
1065
1066 return 0;
1067}
1068
1069static int cqspi_prep(struct spi_nor *nor, enum spi_nor_ops ops)
1070{
1071 struct cqspi_flash_pdata *f_pdata = nor->priv;
1072 struct cqspi_st *cqspi = f_pdata->cqspi;
1073
1074 mutex_lock(&cqspi->bus_mutex);
1075
1076 return 0;
1077}
1078
1079static void cqspi_unprep(struct spi_nor *nor, enum spi_nor_ops ops)
1080{
1081 struct cqspi_flash_pdata *f_pdata = nor->priv;
1082 struct cqspi_st *cqspi = f_pdata->cqspi;
1083
1084 mutex_unlock(&cqspi->bus_mutex);
1085}
1086
1087static int cqspi_read_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len)
1088{
1089 int ret;
1090
1091 ret = cqspi_set_protocol(nor, 0);
1092 if (!ret)
1093 ret = cqspi_command_read(nor, &opcode, 1, buf, len);
1094
1095 return ret;
1096}
1097
1098static int cqspi_write_reg(struct spi_nor *nor, u8 opcode, u8 *buf, int len)
1099{
1100 int ret;
1101
1102 ret = cqspi_set_protocol(nor, 0);
1103 if (!ret)
1104 ret = cqspi_command_write(nor, opcode, buf, len);
1105
1106 return ret;
1107}
1108
1109static int cqspi_of_get_flash_pdata(struct platform_device *pdev,
1110 struct cqspi_flash_pdata *f_pdata,
1111 struct device_node *np)
1112{
1113 if (of_property_read_u32(np, "cdns,read-delay", &f_pdata->read_delay)) {
1114 dev_err(&pdev->dev, "couldn't determine read-delay\n");
1115 return -ENXIO;
1116 }
1117
1118 if (of_property_read_u32(np, "cdns,tshsl-ns", &f_pdata->tshsl_ns)) {
1119 dev_err(&pdev->dev, "couldn't determine tshsl-ns\n");
1120 return -ENXIO;
1121 }
1122
1123 if (of_property_read_u32(np, "cdns,tsd2d-ns", &f_pdata->tsd2d_ns)) {
1124 dev_err(&pdev->dev, "couldn't determine tsd2d-ns\n");
1125 return -ENXIO;
1126 }
1127
1128 if (of_property_read_u32(np, "cdns,tchsh-ns", &f_pdata->tchsh_ns)) {
1129 dev_err(&pdev->dev, "couldn't determine tchsh-ns\n");
1130 return -ENXIO;
1131 }
1132
1133 if (of_property_read_u32(np, "cdns,tslch-ns", &f_pdata->tslch_ns)) {
1134 dev_err(&pdev->dev, "couldn't determine tslch-ns\n");
1135 return -ENXIO;
1136 }
1137
1138 if (of_property_read_u32(np, "spi-max-frequency", &f_pdata->clk_rate)) {
1139 dev_err(&pdev->dev, "couldn't determine spi-max-frequency\n");
1140 return -ENXIO;
1141 }
1142
1143 return 0;
1144}
1145
1146static int cqspi_of_get_pdata(struct platform_device *pdev)
1147{
1148 struct device_node *np = pdev->dev.of_node;
1149 struct cqspi_st *cqspi = platform_get_drvdata(pdev);
1150
1151 cqspi->is_decoded_cs = of_property_read_bool(np, "cdns,is-decoded-cs");
1152
1153 if (of_property_read_u32(np, "cdns,fifo-depth", &cqspi->fifo_depth)) {
1154 dev_err(&pdev->dev, "couldn't determine fifo-depth\n");
1155 return -ENXIO;
1156 }
1157
1158 if (of_property_read_u32(np, "cdns,fifo-width", &cqspi->fifo_width)) {
1159 dev_err(&pdev->dev, "couldn't determine fifo-width\n");
1160 return -ENXIO;
1161 }
1162
1163 if (of_property_read_u32(np, "cdns,trigger-address",
1164 &cqspi->trigger_address)) {
1165 dev_err(&pdev->dev, "couldn't determine trigger-address\n");
1166 return -ENXIO;
1167 }
1168
Vignesh Re2580a42017-10-03 10:49:23 +05301169 cqspi->rclk_en = of_property_read_bool(np, "cdns,rclk-en");
1170
Graham Moore14062342016-06-04 02:39:34 +02001171 return 0;
1172}
1173
1174static void cqspi_controller_init(struct cqspi_st *cqspi)
1175{
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301176 u32 reg;
1177
Graham Moore14062342016-06-04 02:39:34 +02001178 cqspi_controller_enable(cqspi, 0);
1179
1180 /* Configure the remap address register, no remap */
1181 writel(0, cqspi->iobase + CQSPI_REG_REMAP);
1182
1183 /* Disable all interrupts. */
1184 writel(0, cqspi->iobase + CQSPI_REG_IRQMASK);
1185
1186 /* Configure the SRAM split to 1:1 . */
1187 writel(cqspi->fifo_depth / 2, cqspi->iobase + CQSPI_REG_SRAMPARTITION);
1188
1189 /* Load indirect trigger address. */
1190 writel(cqspi->trigger_address,
1191 cqspi->iobase + CQSPI_REG_INDIRECTTRIGGER);
1192
1193 /* Program read watermark -- 1/2 of the FIFO. */
1194 writel(cqspi->fifo_depth * cqspi->fifo_width / 2,
1195 cqspi->iobase + CQSPI_REG_INDIRECTRDWATERMARK);
1196 /* Program write watermark -- 1/8 of the FIFO. */
1197 writel(cqspi->fifo_depth * cqspi->fifo_width / 8,
1198 cqspi->iobase + CQSPI_REG_INDIRECTWRWATERMARK);
1199
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301200 /* Enable Direct Access Controller */
1201 reg = readl(cqspi->iobase + CQSPI_REG_CONFIG);
1202 reg |= CQSPI_REG_CONFIG_ENB_DIR_ACC_CTRL;
1203 writel(reg, cqspi->iobase + CQSPI_REG_CONFIG);
1204
Graham Moore14062342016-06-04 02:39:34 +02001205 cqspi_controller_enable(cqspi, 1);
1206}
1207
Vignesh Rffa639e2018-04-10 13:49:10 +05301208static void cqspi_request_mmap_dma(struct cqspi_st *cqspi)
1209{
1210 dma_cap_mask_t mask;
1211
1212 dma_cap_zero(mask);
1213 dma_cap_set(DMA_MEMCPY, mask);
1214
1215 cqspi->rx_chan = dma_request_chan_by_mask(&mask);
1216 if (IS_ERR(cqspi->rx_chan)) {
1217 dev_err(&cqspi->pdev->dev, "No Rx DMA available\n");
1218 cqspi->rx_chan = NULL;
1219 }
1220 init_completion(&cqspi->rx_dma_complete);
1221}
1222
Graham Moore14062342016-06-04 02:39:34 +02001223static int cqspi_setup_flash(struct cqspi_st *cqspi, struct device_node *np)
1224{
Cyrille Pitchencfc56042017-04-25 22:08:46 +02001225 const struct spi_nor_hwcaps hwcaps = {
1226 .mask = SNOR_HWCAPS_READ |
1227 SNOR_HWCAPS_READ_FAST |
1228 SNOR_HWCAPS_READ_1_1_2 |
1229 SNOR_HWCAPS_READ_1_1_4 |
1230 SNOR_HWCAPS_PP,
1231 };
Graham Moore14062342016-06-04 02:39:34 +02001232 struct platform_device *pdev = cqspi->pdev;
1233 struct device *dev = &pdev->dev;
1234 struct cqspi_flash_pdata *f_pdata;
1235 struct spi_nor *nor;
1236 struct mtd_info *mtd;
1237 unsigned int cs;
1238 int i, ret;
1239
1240 /* Get flash device data */
1241 for_each_available_child_of_node(dev->of_node, np) {
Dan Carpenter10ad1d72016-10-13 11:30:39 +03001242 ret = of_property_read_u32(np, "reg", &cs);
1243 if (ret) {
Graham Moore14062342016-06-04 02:39:34 +02001244 dev_err(dev, "Couldn't determine chip select.\n");
1245 goto err;
1246 }
1247
Dan Carpenter193e87142016-10-13 11:06:47 +03001248 if (cs >= CQSPI_MAX_CHIPSELECT) {
Dan Carpenter10ad1d72016-10-13 11:30:39 +03001249 ret = -EINVAL;
Graham Moore14062342016-06-04 02:39:34 +02001250 dev_err(dev, "Chip select %d out of range.\n", cs);
1251 goto err;
1252 }
1253
1254 f_pdata = &cqspi->f_pdata[cs];
1255 f_pdata->cqspi = cqspi;
1256 f_pdata->cs = cs;
1257
1258 ret = cqspi_of_get_flash_pdata(pdev, f_pdata, np);
1259 if (ret)
1260 goto err;
1261
1262 nor = &f_pdata->nor;
1263 mtd = &nor->mtd;
1264
1265 mtd->priv = nor;
1266
1267 nor->dev = dev;
1268 spi_nor_set_flash_node(nor, np);
1269 nor->priv = f_pdata;
1270
1271 nor->read_reg = cqspi_read_reg;
1272 nor->write_reg = cqspi_write_reg;
1273 nor->read = cqspi_read;
1274 nor->write = cqspi_write;
1275 nor->erase = cqspi_erase;
1276 nor->prepare = cqspi_prep;
1277 nor->unprepare = cqspi_unprep;
1278
1279 mtd->name = devm_kasprintf(dev, GFP_KERNEL, "%s.%d",
1280 dev_name(dev), cs);
1281 if (!mtd->name) {
1282 ret = -ENOMEM;
1283 goto err;
1284 }
1285
Cyrille Pitchencfc56042017-04-25 22:08:46 +02001286 ret = spi_nor_scan(nor, NULL, &hwcaps);
Graham Moore14062342016-06-04 02:39:34 +02001287 if (ret)
1288 goto err;
1289
1290 ret = mtd_device_register(mtd, NULL, 0);
1291 if (ret)
1292 goto err;
1293
1294 f_pdata->registered = true;
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301295
1296 if (mtd->size <= cqspi->ahb_size) {
1297 f_pdata->use_direct_mode = true;
1298 dev_dbg(nor->dev, "using direct mode for %s\n",
1299 mtd->name);
Vignesh Rffa639e2018-04-10 13:49:10 +05301300
1301 if (!cqspi->rx_chan)
1302 cqspi_request_mmap_dma(cqspi);
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301303 }
Graham Moore14062342016-06-04 02:39:34 +02001304 }
1305
1306 return 0;
1307
1308err:
1309 for (i = 0; i < CQSPI_MAX_CHIPSELECT; i++)
1310 if (cqspi->f_pdata[i].registered)
1311 mtd_device_unregister(&cqspi->f_pdata[i].nor.mtd);
1312 return ret;
1313}
1314
1315static int cqspi_probe(struct platform_device *pdev)
1316{
1317 struct device_node *np = pdev->dev.of_node;
1318 struct device *dev = &pdev->dev;
1319 struct cqspi_st *cqspi;
1320 struct resource *res;
1321 struct resource *res_ahb;
Vignesh R61dc8492017-10-03 10:49:21 +05301322 unsigned long data;
Graham Moore14062342016-06-04 02:39:34 +02001323 int ret;
1324 int irq;
1325
1326 cqspi = devm_kzalloc(dev, sizeof(*cqspi), GFP_KERNEL);
1327 if (!cqspi)
1328 return -ENOMEM;
1329
1330 mutex_init(&cqspi->bus_mutex);
1331 cqspi->pdev = pdev;
1332 platform_set_drvdata(pdev, cqspi);
1333
1334 /* Obtain configuration from OF. */
1335 ret = cqspi_of_get_pdata(pdev);
1336 if (ret) {
1337 dev_err(dev, "Cannot get mandatory OF data.\n");
1338 return -ENODEV;
1339 }
1340
1341 /* Obtain QSPI clock. */
1342 cqspi->clk = devm_clk_get(dev, NULL);
1343 if (IS_ERR(cqspi->clk)) {
1344 dev_err(dev, "Cannot claim QSPI clock.\n");
1345 return PTR_ERR(cqspi->clk);
1346 }
1347
1348 /* Obtain and remap controller address. */
1349 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1350 cqspi->iobase = devm_ioremap_resource(dev, res);
1351 if (IS_ERR(cqspi->iobase)) {
1352 dev_err(dev, "Cannot remap controller address.\n");
1353 return PTR_ERR(cqspi->iobase);
1354 }
1355
1356 /* Obtain and remap AHB address. */
1357 res_ahb = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1358 cqspi->ahb_base = devm_ioremap_resource(dev, res_ahb);
1359 if (IS_ERR(cqspi->ahb_base)) {
1360 dev_err(dev, "Cannot remap AHB address.\n");
1361 return PTR_ERR(cqspi->ahb_base);
1362 }
Vignesh Rffa639e2018-04-10 13:49:10 +05301363 cqspi->mmap_phys_base = (dma_addr_t)res_ahb->start;
Vignesh Ra27f2ea2017-12-29 14:41:03 +05301364 cqspi->ahb_size = resource_size(res_ahb);
Graham Moore14062342016-06-04 02:39:34 +02001365
1366 init_completion(&cqspi->transfer_complete);
1367
1368 /* Obtain IRQ line. */
1369 irq = platform_get_irq(pdev, 0);
1370 if (irq < 0) {
1371 dev_err(dev, "Cannot obtain IRQ.\n");
1372 return -ENXIO;
1373 }
1374
Vignesh R4892b372017-10-03 10:49:25 +05301375 pm_runtime_enable(dev);
1376 ret = pm_runtime_get_sync(dev);
1377 if (ret < 0) {
1378 pm_runtime_put_noidle(dev);
1379 return ret;
1380 }
1381
Graham Moore14062342016-06-04 02:39:34 +02001382 ret = clk_prepare_enable(cqspi->clk);
1383 if (ret) {
1384 dev_err(dev, "Cannot enable QSPI clock.\n");
Vignesh R4892b372017-10-03 10:49:25 +05301385 goto probe_clk_failed;
Graham Moore14062342016-06-04 02:39:34 +02001386 }
1387
1388 cqspi->master_ref_clk_hz = clk_get_rate(cqspi->clk);
Vignesh R61dc8492017-10-03 10:49:21 +05301389 data = (unsigned long)of_device_get_match_data(dev);
1390 if (data & CQSPI_NEEDS_WR_DELAY)
1391 cqspi->wr_delay = 5 * DIV_ROUND_UP(NSEC_PER_SEC,
1392 cqspi->master_ref_clk_hz);
Graham Moore14062342016-06-04 02:39:34 +02001393
1394 ret = devm_request_irq(dev, irq, cqspi_irq_handler, 0,
1395 pdev->name, cqspi);
1396 if (ret) {
1397 dev_err(dev, "Cannot request IRQ.\n");
1398 goto probe_irq_failed;
1399 }
1400
1401 cqspi_wait_idle(cqspi);
1402 cqspi_controller_init(cqspi);
1403 cqspi->current_cs = -1;
1404 cqspi->sclk = 0;
1405
1406 ret = cqspi_setup_flash(cqspi, np);
1407 if (ret) {
1408 dev_err(dev, "Cadence QSPI NOR probe failed %d\n", ret);
1409 goto probe_setup_failed;
1410 }
1411
1412 return ret;
Graham Moore14062342016-06-04 02:39:34 +02001413probe_setup_failed:
Vignesh R329864d2017-10-03 10:49:24 +05301414 cqspi_controller_enable(cqspi, 0);
1415probe_irq_failed:
Graham Moore14062342016-06-04 02:39:34 +02001416 clk_disable_unprepare(cqspi->clk);
Vignesh R4892b372017-10-03 10:49:25 +05301417probe_clk_failed:
1418 pm_runtime_put_sync(dev);
1419 pm_runtime_disable(dev);
Graham Moore14062342016-06-04 02:39:34 +02001420 return ret;
1421}
1422
1423static int cqspi_remove(struct platform_device *pdev)
1424{
1425 struct cqspi_st *cqspi = platform_get_drvdata(pdev);
1426 int i;
1427
1428 for (i = 0; i < CQSPI_MAX_CHIPSELECT; i++)
1429 if (cqspi->f_pdata[i].registered)
1430 mtd_device_unregister(&cqspi->f_pdata[i].nor.mtd);
1431
1432 cqspi_controller_enable(cqspi, 0);
1433
Vignesh Rffa639e2018-04-10 13:49:10 +05301434 if (cqspi->rx_chan)
1435 dma_release_channel(cqspi->rx_chan);
1436
Graham Moore14062342016-06-04 02:39:34 +02001437 clk_disable_unprepare(cqspi->clk);
1438
Vignesh R4892b372017-10-03 10:49:25 +05301439 pm_runtime_put_sync(&pdev->dev);
1440 pm_runtime_disable(&pdev->dev);
1441
Graham Moore14062342016-06-04 02:39:34 +02001442 return 0;
1443}
1444
1445#ifdef CONFIG_PM_SLEEP
1446static int cqspi_suspend(struct device *dev)
1447{
1448 struct cqspi_st *cqspi = dev_get_drvdata(dev);
1449
1450 cqspi_controller_enable(cqspi, 0);
1451 return 0;
1452}
1453
1454static int cqspi_resume(struct device *dev)
1455{
1456 struct cqspi_st *cqspi = dev_get_drvdata(dev);
1457
1458 cqspi_controller_enable(cqspi, 1);
1459 return 0;
1460}
1461
1462static const struct dev_pm_ops cqspi__dev_pm_ops = {
1463 .suspend = cqspi_suspend,
1464 .resume = cqspi_resume,
1465};
1466
1467#define CQSPI_DEV_PM_OPS (&cqspi__dev_pm_ops)
1468#else
1469#define CQSPI_DEV_PM_OPS NULL
1470#endif
1471
Arnd Bergmann315e9c72017-06-27 17:34:19 +02001472static const struct of_device_id cqspi_dt_ids[] = {
Vignesh R61dc8492017-10-03 10:49:21 +05301473 {
1474 .compatible = "cdns,qspi-nor",
1475 .data = (void *)0,
1476 },
1477 {
1478 .compatible = "ti,k2g-qspi",
1479 .data = (void *)CQSPI_NEEDS_WR_DELAY,
1480 },
Graham Moore14062342016-06-04 02:39:34 +02001481 { /* end of table */ }
1482};
1483
1484MODULE_DEVICE_TABLE(of, cqspi_dt_ids);
1485
1486static struct platform_driver cqspi_platform_driver = {
1487 .probe = cqspi_probe,
1488 .remove = cqspi_remove,
1489 .driver = {
1490 .name = CQSPI_NAME,
1491 .pm = CQSPI_DEV_PM_OPS,
1492 .of_match_table = cqspi_dt_ids,
1493 },
1494};
1495
1496module_platform_driver(cqspi_platform_driver);
1497
1498MODULE_DESCRIPTION("Cadence QSPI Controller Driver");
1499MODULE_LICENSE("GPL v2");
1500MODULE_ALIAS("platform:" CQSPI_NAME);
1501MODULE_AUTHOR("Ley Foon Tan <lftan@altera.com>");
1502MODULE_AUTHOR("Graham Moore <grmoore@opensource.altera.com>");