blob: e8682122ea3d2fad7a99db13323f0250e5b84653 [file] [log] [blame]
Paul Mackerras9f04b9e2005-10-10 14:19:43 +10001#ifndef _ASM_POWERPC_PROCESSOR_H
2#define _ASM_POWERPC_PROCESSOR_H
3
4/*
5 * Copyright (C) 2001 PPC 64 Team, IBM Corp
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 */
12
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100013#include <asm/reg.h>
14
Michael Neulingc6e67712008-06-25 14:07:18 +100015#ifdef CONFIG_VSX
16#define TS_FPRWIDTH 2
Anton Blancharde156bd82013-09-23 12:04:37 +100017
18#ifdef __BIG_ENDIAN__
19#define TS_FPROFFSET 0
20#define TS_VSRLOWOFFSET 1
21#else
22#define TS_FPROFFSET 1
23#define TS_VSRLOWOFFSET 0
24#endif
25
Michael Neulingc6e67712008-06-25 14:07:18 +100026#else
Michael Neuling9c75a312008-06-26 17:07:48 +100027#define TS_FPRWIDTH 1
Anton Blancharde156bd82013-09-23 12:04:37 +100028#define TS_FPROFFSET 0
Michael Neulingc6e67712008-06-25 14:07:18 +100029#endif
Michael Neuling9c75a312008-06-26 17:07:48 +100030
Haren Myneni92779242012-12-06 21:49:56 +000031#ifdef CONFIG_PPC64
32/* Default SMT priority is set to 3. Use 11- 13bits to save priority. */
33#define PPR_PRIORITY 3
34#ifdef __ASSEMBLY__
Nicholas Piggin4c2de742018-10-13 00:15:16 +110035#define DEFAULT_PPR (PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000036#else
Nicholas Piggin4c2de742018-10-13 00:15:16 +110037#define DEFAULT_PPR ((u64)PPR_PRIORITY << 50)
Haren Myneni92779242012-12-06 21:49:56 +000038#endif /* __ASSEMBLY__ */
39#endif /* CONFIG_PPC64 */
40
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100041#ifndef __ASSEMBLY__
Christophe Leroy62b84262018-07-05 16:25:09 +000042#include <linux/types.h>
43#include <asm/thread_info.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100044#include <asm/ptrace.h>
Michael Neuling9422de32012-12-20 14:06:44 +000045#include <asm/hw_breakpoint.h>
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100046
Paul Mackerras799d6042005-11-10 13:37:51 +110047/* We do _not_ want to define new machine types at all, those must die
48 * in favor of using the device-tree
49 * -- BenH.
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100050 */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100051
Paul Bolle933ee712013-03-27 00:47:03 +000052/* PREP sub-platform types. Unused */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100053#define _PREP_Motorola 0x01 /* motorola prep */
54#define _PREP_Firm 0x02 /* firmworks prep */
55#define _PREP_IBM 0x00 /* ibm prep */
56#define _PREP_Bull 0x03 /* bull prep */
57
Paul Mackerras799d6042005-11-10 13:37:51 +110058/* CHRP sub-platform types. These are arbitrary */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100059#define _CHRP_Motorola 0x04 /* motorola chrp, the cobra */
60#define _CHRP_IBM 0x05 /* IBM chrp, the longtrail and longtrail 2 */
61#define _CHRP_Pegasos 0x06 /* Genesi/bplan's Pegasos and Pegasos2 */
Benjamin Herrenschmidt26c50322006-07-04 14:16:28 +100062#define _CHRP_briq 0x07 /* TotalImpact's briQ */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100063
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110064#if defined(__KERNEL__) && defined(CONFIG_PPC32)
65
66extern int _chrp_type;
Paul Mackerras799d6042005-11-10 13:37:51 +110067
Benjamin Herrenschmidte8222502006-03-28 23:15:54 +110068#endif /* defined(__KERNEL__) && defined(CONFIG_PPC32) */
69
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100070/* Macros for adjusting thread priority (hardware multi-threading) */
71#define HMT_very_low() asm volatile("or 31,31,31 # very low priority")
72#define HMT_low() asm volatile("or 1,1,1 # low priority")
73#define HMT_medium_low() asm volatile("or 6,6,6 # medium low priority")
74#define HMT_medium() asm volatile("or 2,2,2 # medium priority")
75#define HMT_medium_high() asm volatile("or 5,5,5 # medium high priority")
76#define HMT_high() asm volatile("or 3,3,3 # high priority")
77
78#ifdef __KERNEL__
79
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100080struct task_struct;
81void start_thread(struct pt_regs *regs, unsigned long fdptr, unsigned long sp);
82void release_thread(struct task_struct *);
83
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100084#ifdef CONFIG_PPC32
Rune Torgersen7c4f10b2008-05-24 01:59:15 +100085
86#if CONFIG_TASK_SIZE > CONFIG_KERNEL_START
87#error User TASK_SIZE overlaps with KERNEL_START address
88#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +100089#define TASK_SIZE (CONFIG_TASK_SIZE)
90
91/* This decides where the kernel will search for a free chunk of vm
92 * space during mmap's.
93 */
94#define TASK_UNMAPPED_BASE (TASK_SIZE / 8 * 3)
95#endif
96
97#ifdef CONFIG_PPC64
Aneesh Kumar K.Vf6eedbb2017-03-22 09:06:57 +053098/*
99 * 64-bit user address space can have multiple limits
100 * For now supported values are:
101 */
102#define TASK_SIZE_64TB (0x0000400000000000UL)
103#define TASK_SIZE_128TB (0x0000800000000000UL)
104#define TASK_SIZE_512TB (0x0002000000000000UL)
Aneesh Kumar K.Vc2b4d8b2018-03-26 15:34:49 +0530105#define TASK_SIZE_1PB (0x0004000000000000UL)
106#define TASK_SIZE_2PB (0x0008000000000000UL)
107/*
108 * With 52 bits in the address we can support
109 * upto 4PB of range.
110 */
111#define TASK_SIZE_4PB (0x0010000000000000UL)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000112
Aneesh Kumar K.V92d9dfd2017-06-01 20:05:04 +0530113/*
114 * For now 512TB is only supported with book3s and 64K linux page size.
115 */
116#if defined(CONFIG_PPC_BOOK3S_64) && defined(CONFIG_PPC_64K_PAGES)
Aneesh Kumar K.Vf6eedbb2017-03-22 09:06:57 +0530117/*
118 * Max value currently used:
119 */
Aneesh Kumar K.Vc2b4d8b2018-03-26 15:34:49 +0530120#define TASK_SIZE_USER64 TASK_SIZE_4PB
Aneesh Kumar K.V92d9dfd2017-06-01 20:05:04 +0530121#define DEFAULT_MAP_WINDOW_USER64 TASK_SIZE_128TB
Aneesh Kumar K.Vf384796c2018-03-26 15:34:48 +0530122#define TASK_CONTEXT_SIZE TASK_SIZE_512TB
Aneesh Kumar K.Vf6eedbb2017-03-22 09:06:57 +0530123#else
Aneesh Kumar K.V92d9dfd2017-06-01 20:05:04 +0530124#define TASK_SIZE_USER64 TASK_SIZE_64TB
125#define DEFAULT_MAP_WINDOW_USER64 TASK_SIZE_64TB
Aneesh Kumar K.Vf384796c2018-03-26 15:34:48 +0530126/*
127 * We don't need to allocate extended context ids for 4K page size, because
128 * we limit the max effective address on this config to 64TB.
129 */
130#define TASK_CONTEXT_SIZE TASK_SIZE_64TB
Aneesh Kumar K.Vf6eedbb2017-03-22 09:06:57 +0530131#endif
132
133/*
134 * 32-bit user address space is 4GB - 1 page
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000135 * (this 1 page is needed so referencing of 0xFFFFFFFF generates EFAULT
136 */
137#define TASK_SIZE_USER32 (0x0000000100000000UL - (1*PAGE_SIZE))
138
Dave Hansen82455252008-02-04 22:28:59 -0800139#define TASK_SIZE_OF(tsk) (test_tsk_thread_flag(tsk, TIF_32BIT) ? \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000140 TASK_SIZE_USER32 : TASK_SIZE_USER64)
Dave Hansen82455252008-02-04 22:28:59 -0800141#define TASK_SIZE TASK_SIZE_OF(current)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000142/* This decides where the kernel will search for a free chunk of vm
143 * space during mmap's.
144 */
145#define TASK_UNMAPPED_BASE_USER32 (PAGE_ALIGN(TASK_SIZE_USER32 / 4))
Aneesh Kumar K.V92d9dfd2017-06-01 20:05:04 +0530146#define TASK_UNMAPPED_BASE_USER64 (PAGE_ALIGN(DEFAULT_MAP_WINDOW_USER64 / 4))
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000147
Denis Kirjanovcab175f2010-08-27 03:49:11 +0000148#define TASK_UNMAPPED_BASE ((is_32bit_task()) ? \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000149 TASK_UNMAPPED_BASE_USER32 : TASK_UNMAPPED_BASE_USER64 )
150#endif
151
Aneesh Kumar K.Vf4ea6dc2017-03-30 16:35:21 +0530152/*
153 * Initial task size value for user applications. For book3s 64 we start
154 * with 128TB and conditionally enable upto 512TB
155 */
156#ifdef CONFIG_PPC_BOOK3S_64
Aneesh Kumar K.V92d9dfd2017-06-01 20:05:04 +0530157#define DEFAULT_MAP_WINDOW ((is_32bit_task()) ? \
158 TASK_SIZE_USER32 : DEFAULT_MAP_WINDOW_USER64)
Aneesh Kumar K.Vf4ea6dc2017-03-30 16:35:21 +0530159#else
160#define DEFAULT_MAP_WINDOW TASK_SIZE
161#endif
162
David Howells922a70d2008-02-08 04:19:26 -0800163#ifdef __powerpc64__
164
Aneesh Kumar K.V92d9dfd2017-06-01 20:05:04 +0530165#define STACK_TOP_USER64 DEFAULT_MAP_WINDOW_USER64
David Howells922a70d2008-02-08 04:19:26 -0800166#define STACK_TOP_USER32 TASK_SIZE_USER32
167
Denis Kirjanovcab175f2010-08-27 03:49:11 +0000168#define STACK_TOP (is_32bit_task() ? \
David Howells922a70d2008-02-08 04:19:26 -0800169 STACK_TOP_USER32 : STACK_TOP_USER64)
170
Aneesh Kumar K.Vf4ea6dc2017-03-30 16:35:21 +0530171#define STACK_TOP_MAX TASK_SIZE_USER64
David Howells922a70d2008-02-08 04:19:26 -0800172
173#else /* __powerpc64__ */
174
175#define STACK_TOP TASK_SIZE
176#define STACK_TOP_MAX STACK_TOP
177
178#endif /* __powerpc64__ */
David Howells922a70d2008-02-08 04:19:26 -0800179
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000180typedef struct {
181 unsigned long seg;
182} mm_segment_t;
183
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000184#define TS_FPR(i) fp_state.fpr[i][TS_FPROFFSET]
Cyril Bur000ec282016-09-23 16:18:25 +1000185#define TS_CKFPR(i) ckfp_state.fpr[i][TS_FPROFFSET]
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000186
187/* FP and VSX 0-31 register set */
188struct thread_fp_state {
189 u64 fpr[32][TS_FPRWIDTH] __attribute__((aligned(16)));
190 u64 fpscr; /* Floating point status */
191};
192
193/* Complete AltiVec register set including VSCR */
194struct thread_vr_state {
195 vector128 vr[32] __attribute__((aligned(16)));
196 vector128 vscr __attribute__((aligned(16)));
197};
Michael Neuling9c75a312008-06-26 17:07:48 +1000198
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530199struct debug_reg {
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000200#ifdef CONFIG_PPC_ADV_DEBUG_REGS
201 /*
202 * The following help to manage the use of Debug Control Registers
203 * om the BookE platforms.
204 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530205 uint32_t dbcr0;
206 uint32_t dbcr1;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000207#ifdef CONFIG_BOOKE
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530208 uint32_t dbcr2;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000209#endif
210 /*
211 * The stored value of the DBSR register will be the value at the
212 * last debug interrupt. This register can only be read from the
213 * user (will never be written to) and has value while helping to
214 * describe the reason for the last debug trap. Torez
215 */
Bharat Bhushand8899bb2013-05-22 09:50:58 +0530216 uint32_t dbsr;
Dave Kleikamp99396ac2010-02-08 11:53:26 +0000217 /*
218 * The following will contain addresses used by debug applications
219 * to help trace and trap on particular address locations.
220 * The bits in the Debug Control Registers above help define which
221 * of the following registers will contain valid data and/or addresses.
222 */
223 unsigned long iac1;
224 unsigned long iac2;
225#if CONFIG_PPC_ADV_DEBUG_IACS > 2
226 unsigned long iac3;
227 unsigned long iac4;
228#endif
229 unsigned long dac1;
230 unsigned long dac2;
231#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
232 unsigned long dvc1;
233 unsigned long dvc2;
234#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000235#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530236};
237
238struct thread_struct {
239 unsigned long ksp; /* Kernel stack pointer */
Bharat Bhushan95791982013-06-26 11:12:22 +0530240
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530241#ifdef CONFIG_PPC64
242 unsigned long ksp_vsid;
243#endif
244 struct pt_regs *regs; /* Pointer to saved register state */
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000245 mm_segment_t addr_limit; /* for get_fs() validation */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530246#ifdef CONFIG_BOOKE
247 /* BookE base exception scratch space; align on cacheline */
248 unsigned long normsave[8] ____cacheline_aligned;
249#endif
250#ifdef CONFIG_PPC32
251 void *pgdir; /* root of page-table tree */
252 unsigned long ksp_limit; /* if ksp <= ksp_limit stack overflow */
Christophe Leroy0df977e2019-02-21 10:37:54 +0000253#ifdef CONFIG_PPC_RTAS
254 unsigned long rtas_sp; /* stack pointer for when in RTAS */
255#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530256#endif
Bharat Bhushan95791982013-06-26 11:12:22 +0530257 /* Debug Registers */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530258 struct debug_reg debug;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000259 struct thread_fp_state fp_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000260 struct thread_fp_state *fp_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000261 int fpexc_mode; /* floating-point exception mode */
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000262 unsigned int align_ctl; /* alignment handling control */
K.Prasad5aae8a52010-06-15 11:35:19 +0530263#ifdef CONFIG_HAVE_HW_BREAKPOINT
264 struct perf_event *ptrace_bps[HBP_NUM];
265 /*
266 * Helps identify source of single-step exception and subsequent
267 * hw-breakpoint enablement
268 */
269 struct perf_event *last_hit_ubp;
270#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Michael Neuling9422de32012-12-20 14:06:44 +0000271 struct arch_hw_breakpoint hw_brk; /* info on the hardware breakpoint */
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000272 unsigned long trap_nr; /* last trap # on this thread */
Nicholas Piggin5434ae72018-09-15 01:30:56 +1000273 u8 load_slb; /* Ages out SLB preload cache entries */
Cyril Bur70fe3d92016-02-29 17:53:47 +1100274 u8 load_fp;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000275#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100276 u8 load_vec;
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000277 struct thread_vr_state vr_state;
Paul Mackerras18461962013-09-10 20:21:10 +1000278 struct thread_vr_state *vr_save_area;
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000279 unsigned long vrsave;
280 int used_vr; /* set if process has used altivec */
281#endif /* CONFIG_ALTIVEC */
Michael Neulingc6e67712008-06-25 14:07:18 +1000282#ifdef CONFIG_VSX
283 /* VSR status */
Simon Guo71528d82016-03-25 01:12:21 +0800284 int used_vsr; /* set if process has used VSX */
Michael Neulingc6e67712008-06-25 14:07:18 +1000285#endif /* CONFIG_VSX */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000286#ifdef CONFIG_SPE
287 unsigned long evr[32]; /* upper 32-bits of SPE regs */
288 u64 acc; /* Accumulator */
289 unsigned long spefscr; /* SPE & eFP status */
Joseph Myers640e9222013-12-10 23:07:45 +0000290 unsigned long spefscr_last; /* SPEFSCR value on last prctl
291 call or trap return */
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000292 int used_spe; /* set if process has used spe */
293#endif /* CONFIG_SPE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000294#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000295 u8 load_tm;
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000296 u64 tm_tfhar; /* Transaction fail handler addr */
297 u64 tm_texasr; /* Transaction exception & summary */
298 u64 tm_tfiar; /* Transaction fail instr address reg */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000299 struct pt_regs ckpt_regs; /* Checkpointed registers */
300
Michael Neuling28e61cc2013-08-09 17:29:31 +1000301 unsigned long tm_tar;
302 unsigned long tm_ppr;
303 unsigned long tm_dscr;
304
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000305 /*
Cyril Burdc310662016-09-23 16:18:24 +1000306 * Checkpointed FP and VSX 0-31 register set.
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000307 *
308 * When a transaction is active/signalled/scheduled etc., *regs is the
309 * most recent set of/speculated GPRs with ckpt_regs being the older
310 * checkpointed regs to which we roll back if transaction aborts.
311 *
Cyril Burdc310662016-09-23 16:18:24 +1000312 * These are analogous to how ckpt_regs and pt_regs work
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000313 */
Cyril Bur000ec282016-09-23 16:18:25 +1000314 struct thread_fp_state ckfp_state; /* Checkpointed FP state */
315 struct thread_vr_state ckvr_state; /* Checkpointed VR state */
316 unsigned long ckvrsave; /* Checkpointed VRSAVE */
Michael Neulingf4c3aff2013-02-13 16:21:31 +0000317#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Ram Pai06bb53b2018-01-18 17:50:31 -0800318#ifdef CONFIG_PPC_MEM_KEYS
319 unsigned long amr;
320 unsigned long iamr;
321 unsigned long uamor;
322#endif
Alexander Graf97e49252010-04-16 00:11:51 +0200323#ifdef CONFIG_KVM_BOOK3S_32_HANDLER
324 void* kvm_shadow_vcpu; /* KVM internal data */
325#endif /* CONFIG_KVM_BOOK3S_32_HANDLER */
Scott Woodd30f6e42011-12-20 15:34:43 +0000326#if defined(CONFIG_KVM) && defined(CONFIG_BOOKE)
327 struct kvm_vcpu *kvm_vcpu;
328#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000329#ifdef CONFIG_PPC64
330 unsigned long dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +1100331 unsigned long fscr;
Anshuman Khanduald3cb06e2015-05-21 12:13:04 +0530332 /*
333 * This member element dscr_inherit indicates that the process
334 * has explicitly attempted and changed the DSCR register value
335 * for itself. Hence kernel wont use the default CPU DSCR value
336 * contained in the PACA structure anymore during process context
337 * switch. Once this variable is set, this behaviour will also be
338 * inherited to all the children of this process from that point
339 * onwards.
340 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000341 int dscr_inherit;
Sukadev Bhattiproluec233ed2017-11-07 18:23:53 -0800342 unsigned long tidr;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000343#endif
Ian Munsie2468dcf2013-02-07 15:46:58 +0000344#ifdef CONFIG_PPC_BOOK3S_64
345 unsigned long tar;
Michael Ellerman93533742013-04-30 20:17:04 +0000346 unsigned long ebbrr;
347 unsigned long ebbhr;
348 unsigned long bescr;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000349 unsigned long siar;
350 unsigned long sdar;
351 unsigned long sier;
Michael Ellerman59affcd2013-05-21 16:31:12 +0000352 unsigned long mmcr2;
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000353 unsigned mmcr0;
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -0800354
Michael Ellerman330a1eb2013-06-28 18:15:16 +1000355 unsigned used_ebb;
Sukadev Bhattiprolu9d2a4d72017-11-07 18:23:54 -0800356 unsigned int used_vas;
Ian Munsie2468dcf2013-02-07 15:46:58 +0000357#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000358};
359
360#define ARCH_MIN_TASKALIGN 16
361
362#define INIT_SP (sizeof(init_stack) + (unsigned long) &init_stack)
Kumar Gala85218822008-04-28 16:21:22 +1000363#define INIT_SP_LIMIT \
364 (_ALIGN_UP(sizeof(init_thread_info), 16) + (unsigned long) &init_stack)
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000365
Liu Yu6a800f32008-10-28 11:50:21 +0800366#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +0000367#define SPEFSCR_INIT \
368 .spefscr = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE, \
369 .spefscr_last = SPEFSCR_FINVE | SPEFSCR_FDBZE | SPEFSCR_FUNFE | SPEFSCR_FOVFE,
Liu Yu6a800f32008-10-28 11:50:21 +0800370#else
371#define SPEFSCR_INIT
372#endif
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000373
374#ifdef CONFIG_PPC32
375#define INIT_THREAD { \
376 .ksp = INIT_SP, \
Kumar Gala85218822008-04-28 16:21:22 +1000377 .ksp_limit = INIT_SP_LIMIT, \
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000378 .addr_limit = KERNEL_DS, \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000379 .pgdir = swapper_pg_dir, \
380 .fpexc_mode = MSR_FE0 | MSR_FE1, \
Liu Yu6a800f32008-10-28 11:50:21 +0800381 SPEFSCR_INIT \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000382}
383#else
384#define INIT_THREAD { \
385 .ksp = INIT_SP, \
386 .regs = (struct pt_regs *)INIT_SP - 1, /* XXX bogus, I think */ \
Michael Ellermanba0635fc2018-05-14 23:03:15 +1000387 .addr_limit = KERNEL_DS, \
Arnd Bergmannddf5f752006-06-20 02:30:33 +0200388 .fpexc_mode = 0, \
Michael Neulingb57bd2d2016-06-09 12:31:08 +1000389 .fscr = FSCR_TAR | FSCR_EBB \
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000390}
391#endif
392
Srinivasa Dse5093ff2008-07-08 00:22:27 +1000393#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.regs)
394
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000395unsigned long get_wchan(struct task_struct *p);
396
397#define KSTK_EIP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->nip: 0)
398#define KSTK_ESP(tsk) ((tsk)->thread.regs? (tsk)->thread.regs->gpr[1]: 0)
399
400/* Get/set floating-point exception mode */
401#define GET_FPEXC_CTL(tsk, adr) get_fpexc_mode((tsk), (adr))
402#define SET_FPEXC_CTL(tsk, val) set_fpexc_mode((tsk), (val))
403
404extern int get_fpexc_mode(struct task_struct *tsk, unsigned long adr);
405extern int set_fpexc_mode(struct task_struct *tsk, unsigned int val);
406
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000407#define GET_ENDIAN(tsk, adr) get_endian((tsk), (adr))
408#define SET_ENDIAN(tsk, val) set_endian((tsk), (val))
409
410extern int get_endian(struct task_struct *tsk, unsigned long adr);
411extern int set_endian(struct task_struct *tsk, unsigned int val);
412
Paul Mackerrase9370ae2006-06-07 16:15:39 +1000413#define GET_UNALIGN_CTL(tsk, adr) get_unalign_ctl((tsk), (adr))
414#define SET_UNALIGN_CTL(tsk, val) set_unalign_ctl((tsk), (val))
415
416extern int get_unalign_ctl(struct task_struct *tsk, unsigned long adr);
417extern int set_unalign_ctl(struct task_struct *tsk, unsigned int val);
418
Paul Mackerras18461962013-09-10 20:21:10 +1000419extern void load_fp_state(struct thread_fp_state *fp);
420extern void store_fp_state(struct thread_fp_state *fp);
421extern void load_vr_state(struct thread_vr_state *vr);
422extern void store_vr_state(struct thread_vr_state *vr);
423
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000424static inline unsigned int __unpack_fe01(unsigned long msr_bits)
425{
426 return ((msr_bits & MSR_FE0) >> 10) | ((msr_bits & MSR_FE1) >> 8);
427}
428
429static inline unsigned long __pack_fe01(unsigned int fpmode)
430{
431 return ((fpmode << 10) & MSR_FE0) | ((fpmode << 8) & MSR_FE1);
432}
433
434#ifdef CONFIG_PPC64
435#define cpu_relax() do { HMT_low(); HMT_medium(); barrier(); } while (0)
Nicholas Pigginede8e2b2017-06-06 23:08:31 +1000436
437#define spin_begin() HMT_low()
438
439#define spin_cpu_relax() barrier()
440
441#define spin_cpu_yield() spin_cpu_relax()
442
443#define spin_end() HMT_medium()
444
445#define spin_until_cond(cond) \
446do { \
447 if (unlikely(!(cond))) { \
448 spin_begin(); \
449 do { \
450 spin_cpu_relax(); \
451 } while (!(cond)); \
452 spin_end(); \
453 } \
454} while (0)
455
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000456#else
457#define cpu_relax() barrier()
458#endif
459
Anton Blanchard2f251942006-03-27 11:46:18 +1100460/* Check that a certain kernel stack pointer is valid in task_struct p */
461int validate_sp(unsigned long sp, struct task_struct *p,
462 unsigned long nbytes);
463
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000464/*
465 * Prefetch macros.
466 */
467#define ARCH_HAS_PREFETCH
468#define ARCH_HAS_PREFETCHW
469#define ARCH_HAS_SPINLOCK_PREFETCH
470
471static inline void prefetch(const void *x)
472{
473 if (unlikely(!x))
474 return;
475
476 __asm__ __volatile__ ("dcbt 0,%0" : : "r" (x));
477}
478
479static inline void prefetchw(const void *x)
480{
481 if (unlikely(!x))
482 return;
483
484 __asm__ __volatile__ ("dcbtst 0,%0" : : "r" (x));
485}
486
487#define spin_lock_prefetch(x) prefetchw(x)
488
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000489#define HAVE_ARCH_PICK_MMAP_LAYOUT
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000490
Josh Boyerefbda862009-03-25 06:23:59 +0000491#ifdef CONFIG_PPC64
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000492static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000493{
Josh Boyerefbda862009-03-25 06:23:59 +0000494 if (is_32)
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000495 return sp & 0x0ffffffffUL;
Josh Boyerefbda862009-03-25 06:23:59 +0000496 return sp;
497}
498#else
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000499static inline unsigned long get_clean_sp(unsigned long sp, int is_32)
Josh Boyerefbda862009-03-25 06:23:59 +0000500{
Michael Neuling2b3f8e82013-05-26 18:09:41 +0000501 return sp;
Josh Boyerefbda862009-03-25 06:23:59 +0000502}
503#endif
504
Deepthi Dharware8bb3e02011-11-30 02:47:03 +0000505extern unsigned long cpuidle_disable;
Deepthi Dharwar771dae82011-11-30 02:46:31 +0000506enum idle_boot_override {IDLE_NO_OVERRIDE = 0, IDLE_POWERSAVE_OFF};
507
David Howellsae3a1972012-03-28 18:30:02 +0100508extern int powersave_nap; /* set if nap mode can be used in idle loop */
Nicholas Piggin2201f992017-06-13 23:05:45 +1000509extern unsigned long power7_idle_insn(unsigned long type); /* PNV_THREAD_NAP/etc*/
510extern void power7_idle_type(unsigned long type);
511extern unsigned long power9_idle_stop(unsigned long psscr_val);
Nicholas Piggin3d4fbff2017-11-18 00:08:05 +1000512extern unsigned long power9_offline_stop(unsigned long psscr_val);
Nicholas Piggin2201f992017-06-13 23:05:45 +1000513extern void power9_idle_type(unsigned long stop_psscr_val,
514 unsigned long stop_psscr_mask);
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530515
David Howellsae3a1972012-03-28 18:30:02 +0100516extern void flush_instruction_cache(void);
517extern void hard_reset_now(void);
518extern void poweroff_now(void);
519extern int fix_alignment(struct pt_regs *);
520extern void cvt_fd(float *from, double *to);
521extern void cvt_df(double *from, float *to);
522extern void _nmask_and_or_msr(unsigned long nmask, unsigned long or_val);
523
524#ifdef CONFIG_PPC64
525/*
526 * We handle most unaligned accesses in hardware. On the other hand
527 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
528 * powers of 2 writes until it reaches sufficient alignment).
529 *
530 * Based on this we disable the IP header alignment in network drivers.
531 */
532#define NET_IP_ALIGN 0
533#endif
534
Paul Mackerras9f04b9e2005-10-10 14:19:43 +1000535#endif /* __KERNEL__ */
536#endif /* __ASSEMBLY__ */
537#endif /* _ASM_POWERPC_PROCESSOR_H */