blob: 6b98a99fbfa4b6837640066dedf3eb251a414692 [file] [log] [blame]
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
Lendacky, Thomasb4eee842016-02-17 11:48:08 -06009 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -050010 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
Lendacky, Thomasb4eee842016-02-17 11:48:08 -060059 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -050060 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
117#include <linux/phy.h>
Lendacky, Thomasc3152d42015-01-16 12:47:00 -0600118#include <linux/mdio.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500119#include <linux/clk.h>
Lendacky, Thomas801c62d2014-06-24 16:19:24 -0500120#include <linux/bitrev.h>
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500121#include <linux/crc32.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500122
123#include "xgbe.h"
124#include "xgbe-common.h"
125
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500126static unsigned int xgbe_usec_to_riwt(struct xgbe_prv_data *pdata,
127 unsigned int usec)
128{
129 unsigned long rate;
130 unsigned int ret;
131
132 DBGPR("-->xgbe_usec_to_riwt\n");
133
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600134 rate = pdata->sysclk_rate;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500135
136 /*
137 * Convert the input usec value to the watchdog timer value. Each
138 * watchdog timer value is equivalent to 256 clock cycles.
139 * Calculate the required value as:
140 * ( usec * ( system_clock_mhz / 10^6 ) / 256
141 */
142 ret = (usec * (rate / 1000000)) / 256;
143
144 DBGPR("<--xgbe_usec_to_riwt\n");
145
146 return ret;
147}
148
149static unsigned int xgbe_riwt_to_usec(struct xgbe_prv_data *pdata,
150 unsigned int riwt)
151{
152 unsigned long rate;
153 unsigned int ret;
154
155 DBGPR("-->xgbe_riwt_to_usec\n");
156
Lendacky, Thomas82a19032015-01-16 12:47:16 -0600157 rate = pdata->sysclk_rate;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500158
159 /*
160 * Convert the input watchdog timer value to the usec value. Each
161 * watchdog timer value is equivalent to 256 clock cycles.
162 * Calculate the required value as:
163 * ( riwt * 256 ) / ( system_clock_mhz / 10^6 )
164 */
165 ret = (riwt * 256) / (rate / 1000000);
166
167 DBGPR("<--xgbe_riwt_to_usec\n");
168
169 return ret;
170}
171
172static int xgbe_config_pblx8(struct xgbe_prv_data *pdata)
173{
174 struct xgbe_channel *channel;
175 unsigned int i;
176
177 channel = pdata->channel;
178 for (i = 0; i < pdata->channel_count; i++, channel++)
179 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_CR, PBLX8,
180 pdata->pblx8);
181
182 return 0;
183}
184
185static int xgbe_get_tx_pbl_val(struct xgbe_prv_data *pdata)
186{
187 return XGMAC_DMA_IOREAD_BITS(pdata->channel, DMA_CH_TCR, PBL);
188}
189
190static int xgbe_config_tx_pbl_val(struct xgbe_prv_data *pdata)
191{
192 struct xgbe_channel *channel;
193 unsigned int i;
194
195 channel = pdata->channel;
196 for (i = 0; i < pdata->channel_count; i++, channel++) {
197 if (!channel->tx_ring)
198 break;
199
200 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, PBL,
201 pdata->tx_pbl);
202 }
203
204 return 0;
205}
206
207static int xgbe_get_rx_pbl_val(struct xgbe_prv_data *pdata)
208{
209 return XGMAC_DMA_IOREAD_BITS(pdata->channel, DMA_CH_RCR, PBL);
210}
211
212static int xgbe_config_rx_pbl_val(struct xgbe_prv_data *pdata)
213{
214 struct xgbe_channel *channel;
215 unsigned int i;
216
217 channel = pdata->channel;
218 for (i = 0; i < pdata->channel_count; i++, channel++) {
219 if (!channel->rx_ring)
220 break;
221
222 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, PBL,
223 pdata->rx_pbl);
224 }
225
226 return 0;
227}
228
229static int xgbe_config_osp_mode(struct xgbe_prv_data *pdata)
230{
231 struct xgbe_channel *channel;
232 unsigned int i;
233
234 channel = pdata->channel;
235 for (i = 0; i < pdata->channel_count; i++, channel++) {
236 if (!channel->tx_ring)
237 break;
238
239 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, OSP,
240 pdata->tx_osp_mode);
241 }
242
243 return 0;
244}
245
246static int xgbe_config_rsf_mode(struct xgbe_prv_data *pdata, unsigned int val)
247{
248 unsigned int i;
249
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500250 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500251 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RSF, val);
252
253 return 0;
254}
255
256static int xgbe_config_tsf_mode(struct xgbe_prv_data *pdata, unsigned int val)
257{
258 unsigned int i;
259
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500260 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500261 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TSF, val);
262
263 return 0;
264}
265
266static int xgbe_config_rx_threshold(struct xgbe_prv_data *pdata,
267 unsigned int val)
268{
269 unsigned int i;
270
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500271 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500272 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RTC, val);
273
274 return 0;
275}
276
277static int xgbe_config_tx_threshold(struct xgbe_prv_data *pdata,
278 unsigned int val)
279{
280 unsigned int i;
281
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500282 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500283 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TTC, val);
284
285 return 0;
286}
287
288static int xgbe_config_rx_coalesce(struct xgbe_prv_data *pdata)
289{
290 struct xgbe_channel *channel;
291 unsigned int i;
292
293 channel = pdata->channel;
294 for (i = 0; i < pdata->channel_count; i++, channel++) {
295 if (!channel->rx_ring)
296 break;
297
298 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RIWT, RWT,
299 pdata->rx_riwt);
300 }
301
302 return 0;
303}
304
305static int xgbe_config_tx_coalesce(struct xgbe_prv_data *pdata)
306{
307 return 0;
308}
309
310static void xgbe_config_rx_buffer_size(struct xgbe_prv_data *pdata)
311{
312 struct xgbe_channel *channel;
313 unsigned int i;
314
315 channel = pdata->channel;
316 for (i = 0; i < pdata->channel_count; i++, channel++) {
317 if (!channel->rx_ring)
318 break;
319
320 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, RBSZ,
321 pdata->rx_buf_size);
322 }
323}
324
325static void xgbe_config_tso_mode(struct xgbe_prv_data *pdata)
326{
327 struct xgbe_channel *channel;
328 unsigned int i;
329
330 channel = pdata->channel;
331 for (i = 0; i < pdata->channel_count; i++, channel++) {
332 if (!channel->tx_ring)
333 break;
334
335 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, TSE, 1);
336 }
337}
338
Lendacky, Thomas174fd252014-11-04 16:06:50 -0600339static void xgbe_config_sph_mode(struct xgbe_prv_data *pdata)
340{
341 struct xgbe_channel *channel;
342 unsigned int i;
343
344 channel = pdata->channel;
345 for (i = 0; i < pdata->channel_count; i++, channel++) {
346 if (!channel->rx_ring)
347 break;
348
349 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_CR, SPH, 1);
350 }
351
352 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, HDSMS, XGBE_SPH_HDSMS_SIZE);
353}
354
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600355static int xgbe_write_rss_reg(struct xgbe_prv_data *pdata, unsigned int type,
356 unsigned int index, unsigned int val)
357{
358 unsigned int wait;
359 int ret = 0;
360
361 mutex_lock(&pdata->rss_mutex);
362
363 if (XGMAC_IOREAD_BITS(pdata, MAC_RSSAR, OB)) {
364 ret = -EBUSY;
365 goto unlock;
366 }
367
368 XGMAC_IOWRITE(pdata, MAC_RSSDR, val);
369
370 XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, RSSIA, index);
371 XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, ADDRT, type);
372 XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, CT, 0);
373 XGMAC_IOWRITE_BITS(pdata, MAC_RSSAR, OB, 1);
374
375 wait = 1000;
376 while (wait--) {
377 if (!XGMAC_IOREAD_BITS(pdata, MAC_RSSAR, OB))
378 goto unlock;
379
380 usleep_range(1000, 1500);
381 }
382
383 ret = -EBUSY;
384
385unlock:
386 mutex_unlock(&pdata->rss_mutex);
387
388 return ret;
389}
390
391static int xgbe_write_rss_hash_key(struct xgbe_prv_data *pdata)
392{
393 unsigned int key_regs = sizeof(pdata->rss_key) / sizeof(u32);
394 unsigned int *key = (unsigned int *)&pdata->rss_key;
395 int ret;
396
397 while (key_regs--) {
398 ret = xgbe_write_rss_reg(pdata, XGBE_RSS_HASH_KEY_TYPE,
399 key_regs, *key++);
400 if (ret)
401 return ret;
402 }
403
404 return 0;
405}
406
407static int xgbe_write_rss_lookup_table(struct xgbe_prv_data *pdata)
408{
409 unsigned int i;
410 int ret;
411
412 for (i = 0; i < ARRAY_SIZE(pdata->rss_table); i++) {
413 ret = xgbe_write_rss_reg(pdata,
414 XGBE_RSS_LOOKUP_TABLE_TYPE, i,
415 pdata->rss_table[i]);
416 if (ret)
417 return ret;
418 }
419
420 return 0;
421}
422
Lendacky, Thomasf6ac8622014-11-04 16:07:23 -0600423static int xgbe_set_rss_hash_key(struct xgbe_prv_data *pdata, const u8 *key)
424{
425 memcpy(pdata->rss_key, key, sizeof(pdata->rss_key));
426
427 return xgbe_write_rss_hash_key(pdata);
428}
429
430static int xgbe_set_rss_lookup_table(struct xgbe_prv_data *pdata,
431 const u32 *table)
432{
433 unsigned int i;
434
435 for (i = 0; i < ARRAY_SIZE(pdata->rss_table); i++)
436 XGMAC_SET_BITS(pdata->rss_table[i], MAC_RSSDR, DMCH, table[i]);
437
438 return xgbe_write_rss_lookup_table(pdata);
439}
440
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -0600441static int xgbe_enable_rss(struct xgbe_prv_data *pdata)
442{
443 int ret;
444
445 if (!pdata->hw_feat.rss)
446 return -EOPNOTSUPP;
447
448 /* Program the hash key */
449 ret = xgbe_write_rss_hash_key(pdata);
450 if (ret)
451 return ret;
452
453 /* Program the lookup table */
454 ret = xgbe_write_rss_lookup_table(pdata);
455 if (ret)
456 return ret;
457
458 /* Set the RSS options */
459 XGMAC_IOWRITE(pdata, MAC_RSSCR, pdata->rss_options);
460
461 /* Enable RSS */
462 XGMAC_IOWRITE_BITS(pdata, MAC_RSSCR, RSSE, 1);
463
464 return 0;
465}
466
467static int xgbe_disable_rss(struct xgbe_prv_data *pdata)
468{
469 if (!pdata->hw_feat.rss)
470 return -EOPNOTSUPP;
471
472 XGMAC_IOWRITE_BITS(pdata, MAC_RSSCR, RSSE, 0);
473
474 return 0;
475}
476
477static void xgbe_config_rss(struct xgbe_prv_data *pdata)
478{
479 int ret;
480
481 if (!pdata->hw_feat.rss)
482 return;
483
484 if (pdata->netdev->features & NETIF_F_RXHASH)
485 ret = xgbe_enable_rss(pdata);
486 else
487 ret = xgbe_disable_rss(pdata);
488
489 if (ret)
490 netdev_err(pdata->netdev,
491 "error configuring RSS, RSS disabled\n");
492}
493
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500494static int xgbe_disable_tx_flow_control(struct xgbe_prv_data *pdata)
495{
496 unsigned int max_q_count, q_count;
497 unsigned int reg, reg_val;
498 unsigned int i;
499
500 /* Clear MTL flow control */
Lendacky, Thomas853eb162014-07-29 08:57:31 -0500501 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500502 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, EHFC, 0);
503
504 /* Clear MAC flow control */
505 max_q_count = XGMAC_MAX_FLOW_CONTROL_QUEUES;
Lendacky, Thomas9fc69af2014-08-29 13:17:08 -0500506 q_count = min_t(unsigned int, pdata->tx_q_count, max_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500507 reg = MAC_Q0TFCR;
508 for (i = 0; i < q_count; i++) {
509 reg_val = XGMAC_IOREAD(pdata, reg);
510 XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, TFE, 0);
511 XGMAC_IOWRITE(pdata, reg, reg_val);
512
513 reg += MAC_QTFCR_INC;
514 }
515
516 return 0;
517}
518
519static int xgbe_enable_tx_flow_control(struct xgbe_prv_data *pdata)
520{
Lendacky, Thomas8dba2a22016-02-17 11:48:48 -0600521 struct ieee_pfc *pfc = pdata->pfc;
522 struct ieee_ets *ets = pdata->ets;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500523 unsigned int max_q_count, q_count;
524 unsigned int reg, reg_val;
525 unsigned int i;
526
527 /* Set MTL flow control */
Lendacky, Thomas8dba2a22016-02-17 11:48:48 -0600528 for (i = 0; i < pdata->rx_q_count; i++) {
529 unsigned int ehfc = 0;
530
531 if (pfc && ets) {
532 unsigned int prio;
533
534 for (prio = 0; prio < IEEE_8021QAZ_MAX_TCS; prio++) {
535 unsigned int tc;
536
537 /* Does this queue handle the priority? */
538 if (pdata->prio2q_map[prio] != i)
539 continue;
540
541 /* Get the Traffic Class for this priority */
542 tc = ets->prio_tc[prio];
543
544 /* Check if flow control should be enabled */
545 if (pfc->pfc_en & (1 << tc)) {
546 ehfc = 1;
547 break;
548 }
549 }
550 } else {
551 ehfc = 1;
552 }
553
554 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, EHFC, ehfc);
555
556 netif_dbg(pdata, drv, pdata->netdev,
557 "flow control %s for RXq%u\n",
558 ehfc ? "enabled" : "disabled", i);
559 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500560
561 /* Set MAC flow control */
562 max_q_count = XGMAC_MAX_FLOW_CONTROL_QUEUES;
Lendacky, Thomas9fc69af2014-08-29 13:17:08 -0500563 q_count = min_t(unsigned int, pdata->tx_q_count, max_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500564 reg = MAC_Q0TFCR;
565 for (i = 0; i < q_count; i++) {
566 reg_val = XGMAC_IOREAD(pdata, reg);
567
568 /* Enable transmit flow control */
569 XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, TFE, 1);
570 /* Set pause time */
571 XGMAC_SET_BITS(reg_val, MAC_Q0TFCR, PT, 0xffff);
572
573 XGMAC_IOWRITE(pdata, reg, reg_val);
574
575 reg += MAC_QTFCR_INC;
576 }
577
578 return 0;
579}
580
581static int xgbe_disable_rx_flow_control(struct xgbe_prv_data *pdata)
582{
583 XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, RFE, 0);
584
585 return 0;
586}
587
588static int xgbe_enable_rx_flow_control(struct xgbe_prv_data *pdata)
589{
590 XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, RFE, 1);
591
592 return 0;
593}
594
595static int xgbe_config_tx_flow_control(struct xgbe_prv_data *pdata)
596{
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500597 struct ieee_pfc *pfc = pdata->pfc;
598
599 if (pdata->tx_pause || (pfc && pfc->pfc_en))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500600 xgbe_enable_tx_flow_control(pdata);
601 else
602 xgbe_disable_tx_flow_control(pdata);
603
604 return 0;
605}
606
607static int xgbe_config_rx_flow_control(struct xgbe_prv_data *pdata)
608{
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500609 struct ieee_pfc *pfc = pdata->pfc;
610
611 if (pdata->rx_pause || (pfc && pfc->pfc_en))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500612 xgbe_enable_rx_flow_control(pdata);
613 else
614 xgbe_disable_rx_flow_control(pdata);
615
616 return 0;
617}
618
619static void xgbe_config_flow_control(struct xgbe_prv_data *pdata)
620{
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500621 struct ieee_pfc *pfc = pdata->pfc;
622
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500623 xgbe_config_tx_flow_control(pdata);
624 xgbe_config_rx_flow_control(pdata);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500625
626 XGMAC_IOWRITE_BITS(pdata, MAC_RFCR, PFCE,
627 (pfc && pfc->pfc_en) ? 1 : 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500628}
629
630static void xgbe_enable_dma_interrupts(struct xgbe_prv_data *pdata)
631{
632 struct xgbe_channel *channel;
633 unsigned int dma_ch_isr, dma_ch_ier;
634 unsigned int i;
635
636 channel = pdata->channel;
637 for (i = 0; i < pdata->channel_count; i++, channel++) {
638 /* Clear all the interrupts which are set */
639 dma_ch_isr = XGMAC_DMA_IOREAD(channel, DMA_CH_SR);
640 XGMAC_DMA_IOWRITE(channel, DMA_CH_SR, dma_ch_isr);
641
642 /* Clear all interrupt enable bits */
643 dma_ch_ier = 0;
644
645 /* Enable following interrupts
646 * NIE - Normal Interrupt Summary Enable
647 * AIE - Abnormal Interrupt Summary Enable
648 * FBEE - Fatal Bus Error Enable
649 */
650 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, NIE, 1);
651 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, AIE, 1);
652 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, FBEE, 1);
653
654 if (channel->tx_ring) {
655 /* Enable the following Tx interrupts
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600656 * TIE - Transmit Interrupt Enable (unless using
657 * per channel interrupts)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500658 */
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600659 if (!pdata->per_channel_irq)
660 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500661 }
662 if (channel->rx_ring) {
663 /* Enable following Rx interrupts
664 * RBUE - Receive Buffer Unavailable Enable
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600665 * RIE - Receive Interrupt Enable (unless using
666 * per channel interrupts)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500667 */
668 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RBUE, 1);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600669 if (!pdata->per_channel_irq)
670 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500671 }
672
673 XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, dma_ch_ier);
674 }
675}
676
677static void xgbe_enable_mtl_interrupts(struct xgbe_prv_data *pdata)
678{
679 unsigned int mtl_q_isr;
680 unsigned int q_count, i;
681
682 q_count = max(pdata->hw_feat.tx_q_cnt, pdata->hw_feat.rx_q_cnt);
683 for (i = 0; i < q_count; i++) {
684 /* Clear all the interrupts which are set */
685 mtl_q_isr = XGMAC_MTL_IOREAD(pdata, i, MTL_Q_ISR);
686 XGMAC_MTL_IOWRITE(pdata, i, MTL_Q_ISR, mtl_q_isr);
687
688 /* No MTL interrupts to be enabled */
Lendacky, Thomas91f87342014-07-02 13:04:34 -0500689 XGMAC_MTL_IOWRITE(pdata, i, MTL_Q_IER, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500690 }
691}
692
693static void xgbe_enable_mac_interrupts(struct xgbe_prv_data *pdata)
694{
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500695 unsigned int mac_ier = 0;
696
697 /* Enable Timestamp interrupt */
698 XGMAC_SET_BITS(mac_ier, MAC_IER, TSIE, 1);
699
700 XGMAC_IOWRITE(pdata, MAC_IER, mac_ier);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500701
702 /* Enable all counter interrupts */
Lendacky, Thomasa3ba7c92014-09-05 18:02:36 -0500703 XGMAC_IOWRITE_BITS(pdata, MMC_RIER, ALL_INTERRUPTS, 0xffffffff);
704 XGMAC_IOWRITE_BITS(pdata, MMC_TIER, ALL_INTERRUPTS, 0xffffffff);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500705}
706
707static int xgbe_set_gmii_speed(struct xgbe_prv_data *pdata)
708{
Lendacky, Thomasc3152d42015-01-16 12:47:00 -0600709 if (XGMAC_IOREAD_BITS(pdata, MAC_TCR, SS) == 0x3)
710 return 0;
711
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500712 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, SS, 0x3);
713
714 return 0;
715}
716
717static int xgbe_set_gmii_2500_speed(struct xgbe_prv_data *pdata)
718{
Lendacky, Thomasc3152d42015-01-16 12:47:00 -0600719 if (XGMAC_IOREAD_BITS(pdata, MAC_TCR, SS) == 0x2)
720 return 0;
721
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500722 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, SS, 0x2);
723
724 return 0;
725}
726
727static int xgbe_set_xgmii_speed(struct xgbe_prv_data *pdata)
728{
Lendacky, Thomasc3152d42015-01-16 12:47:00 -0600729 if (XGMAC_IOREAD_BITS(pdata, MAC_TCR, SS) == 0)
730 return 0;
731
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500732 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, SS, 0);
733
734 return 0;
735}
736
Lendacky, Thomasb4eee842016-02-17 11:48:08 -0600737static int xgbe_enable_rx_vlan_stripping(struct xgbe_prv_data *pdata)
738{
739 /* Put the VLAN tag in the Rx descriptor */
740 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLRXS, 1);
741
742 /* Don't check the VLAN type */
743 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, DOVLTC, 1);
744
745 /* Check only C-TAG (0x8100) packets */
746 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ERSVLM, 0);
747
748 /* Don't consider an S-TAG (0x88A8) packet as a VLAN packet */
749 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ESVL, 0);
750
751 /* Enable VLAN tag stripping */
752 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLS, 0x3);
753
754 return 0;
755}
756
757static int xgbe_disable_rx_vlan_stripping(struct xgbe_prv_data *pdata)
758{
759 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, EVLS, 0);
760
761 return 0;
762}
763
764static int xgbe_enable_rx_vlan_filtering(struct xgbe_prv_data *pdata)
765{
766 /* Enable VLAN filtering */
767 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VTFE, 1);
768
769 /* Enable VLAN Hash Table filtering */
770 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VTHM, 1);
771
772 /* Disable VLAN tag inverse matching */
773 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VTIM, 0);
774
775 /* Only filter on the lower 12-bits of the VLAN tag */
776 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, ETV, 1);
777
778 /* In order for the VLAN Hash Table filtering to be effective,
779 * the VLAN tag identifier in the VLAN Tag Register must not
780 * be zero. Set the VLAN tag identifier to "1" to enable the
781 * VLAN Hash Table filtering. This implies that a VLAN tag of
782 * 1 will always pass filtering.
783 */
784 XGMAC_IOWRITE_BITS(pdata, MAC_VLANTR, VL, 1);
785
786 return 0;
787}
788
789static int xgbe_disable_rx_vlan_filtering(struct xgbe_prv_data *pdata)
790{
791 /* Disable VLAN filtering */
792 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, VTFE, 0);
793
794 return 0;
795}
796
797static u32 xgbe_vid_crc32_le(__le16 vid_le)
798{
799 u32 poly = 0xedb88320; /* CRCPOLY_LE */
800 u32 crc = ~0;
801 u32 temp = 0;
802 unsigned char *data = (unsigned char *)&vid_le;
803 unsigned char data_byte = 0;
804 int i, bits;
805
806 bits = get_bitmask_order(VLAN_VID_MASK);
807 for (i = 0; i < bits; i++) {
808 if ((i % 8) == 0)
809 data_byte = data[i / 8];
810
811 temp = ((crc & 1) ^ data_byte) & 1;
812 crc >>= 1;
813 data_byte >>= 1;
814
815 if (temp)
816 crc ^= poly;
817 }
818
819 return crc;
820}
821
822static int xgbe_update_vlan_hash_table(struct xgbe_prv_data *pdata)
823{
824 u32 crc;
825 u16 vid;
826 __le16 vid_le;
827 u16 vlan_hash_table = 0;
828
829 /* Generate the VLAN Hash Table value */
830 for_each_set_bit(vid, pdata->active_vlans, VLAN_N_VID) {
831 /* Get the CRC32 value of the VLAN ID */
832 vid_le = cpu_to_le16(vid);
833 crc = bitrev32(~xgbe_vid_crc32_le(vid_le)) >> 28;
834
835 vlan_hash_table |= (1 << crc);
836 }
837
838 /* Set the VLAN Hash Table filtering register */
839 XGMAC_IOWRITE_BITS(pdata, MAC_VLANHTR, VLHT, vlan_hash_table);
840
841 return 0;
842}
843
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500844static int xgbe_set_promiscuous_mode(struct xgbe_prv_data *pdata,
845 unsigned int enable)
846{
847 unsigned int val = enable ? 1 : 0;
848
849 if (XGMAC_IOREAD_BITS(pdata, MAC_PFR, PR) == val)
850 return 0;
851
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500852 netif_dbg(pdata, drv, pdata->netdev, "%s promiscuous mode\n",
853 enable ? "entering" : "leaving");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500854 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, PR, val);
855
Lendacky, Thomasb4eee842016-02-17 11:48:08 -0600856 /* Hardware will still perform VLAN filtering in promiscuous mode */
857 if (enable) {
858 xgbe_disable_rx_vlan_filtering(pdata);
859 } else {
860 if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_FILTER)
861 xgbe_enable_rx_vlan_filtering(pdata);
862 }
863
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500864 return 0;
865}
866
867static int xgbe_set_all_multicast_mode(struct xgbe_prv_data *pdata,
868 unsigned int enable)
869{
870 unsigned int val = enable ? 1 : 0;
871
872 if (XGMAC_IOREAD_BITS(pdata, MAC_PFR, PM) == val)
873 return 0;
874
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500875 netif_dbg(pdata, drv, pdata->netdev, "%s allmulti mode\n",
876 enable ? "entering" : "leaving");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500877 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, PM, val);
878
879 return 0;
880}
881
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500882static void xgbe_set_mac_reg(struct xgbe_prv_data *pdata,
883 struct netdev_hw_addr *ha, unsigned int *mac_reg)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500884{
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500885 unsigned int mac_addr_hi, mac_addr_lo;
886 u8 *mac_addr;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500887
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500888 mac_addr_lo = 0;
889 mac_addr_hi = 0;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500890
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500891 if (ha) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500892 mac_addr = (u8 *)&mac_addr_lo;
893 mac_addr[0] = ha->addr[0];
894 mac_addr[1] = ha->addr[1];
895 mac_addr[2] = ha->addr[2];
896 mac_addr[3] = ha->addr[3];
897 mac_addr = (u8 *)&mac_addr_hi;
898 mac_addr[0] = ha->addr[4];
899 mac_addr[1] = ha->addr[5];
900
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500901 netif_dbg(pdata, drv, pdata->netdev,
902 "adding mac address %pM at %#x\n",
903 ha->addr, *mac_reg);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500904
905 XGMAC_SET_BITS(mac_addr_hi, MAC_MACA1HR, AE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500906 }
907
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500908 XGMAC_IOWRITE(pdata, *mac_reg, mac_addr_hi);
909 *mac_reg += MAC_MACA_INC;
910 XGMAC_IOWRITE(pdata, *mac_reg, mac_addr_lo);
911 *mac_reg += MAC_MACA_INC;
912}
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500913
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500914static void xgbe_set_mac_addn_addrs(struct xgbe_prv_data *pdata)
915{
916 struct net_device *netdev = pdata->netdev;
917 struct netdev_hw_addr *ha;
918 unsigned int mac_reg;
919 unsigned int addn_macs;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500920
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500921 mac_reg = MAC_MACA1HR;
922 addn_macs = pdata->hw_feat.addn_mac;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500923
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500924 if (netdev_uc_count(netdev) > addn_macs) {
925 xgbe_set_promiscuous_mode(pdata, 1);
926 } else {
927 netdev_for_each_uc_addr(ha, netdev) {
928 xgbe_set_mac_reg(pdata, ha, &mac_reg);
929 addn_macs--;
930 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500931
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500932 if (netdev_mc_count(netdev) > addn_macs) {
933 xgbe_set_all_multicast_mode(pdata, 1);
934 } else {
935 netdev_for_each_mc_addr(ha, netdev) {
936 xgbe_set_mac_reg(pdata, ha, &mac_reg);
937 addn_macs--;
938 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500939 }
940 }
941
942 /* Clear remaining additional MAC address entries */
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500943 while (addn_macs--)
944 xgbe_set_mac_reg(pdata, NULL, &mac_reg);
945}
946
947static void xgbe_set_mac_hash_table(struct xgbe_prv_data *pdata)
948{
949 struct net_device *netdev = pdata->netdev;
950 struct netdev_hw_addr *ha;
951 unsigned int hash_reg;
952 unsigned int hash_table_shift, hash_table_count;
953 u32 hash_table[XGBE_MAC_HASH_TABLE_SIZE];
954 u32 crc;
955 unsigned int i;
956
957 hash_table_shift = 26 - (pdata->hw_feat.hash_table_size >> 7);
958 hash_table_count = pdata->hw_feat.hash_table_size / 32;
959 memset(hash_table, 0, sizeof(hash_table));
960
961 /* Build the MAC Hash Table register values */
962 netdev_for_each_uc_addr(ha, netdev) {
963 crc = bitrev32(~crc32_le(~0, ha->addr, ETH_ALEN));
964 crc >>= hash_table_shift;
965 hash_table[crc >> 5] |= (1 << (crc & 0x1f));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500966 }
967
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500968 netdev_for_each_mc_addr(ha, netdev) {
969 crc = bitrev32(~crc32_le(~0, ha->addr, ETH_ALEN));
970 crc >>= hash_table_shift;
971 hash_table[crc >> 5] |= (1 << (crc & 0x1f));
972 }
973
974 /* Set the MAC Hash Table registers */
975 hash_reg = MAC_HTR0;
976 for (i = 0; i < hash_table_count; i++) {
977 XGMAC_IOWRITE(pdata, hash_reg, hash_table[i]);
978 hash_reg += MAC_HTR_INC;
979 }
980}
981
982static int xgbe_add_mac_addresses(struct xgbe_prv_data *pdata)
983{
984 if (pdata->hw_feat.hash_table_size)
985 xgbe_set_mac_hash_table(pdata);
986 else
987 xgbe_set_mac_addn_addrs(pdata);
988
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500989 return 0;
990}
991
992static int xgbe_set_mac_address(struct xgbe_prv_data *pdata, u8 *addr)
993{
994 unsigned int mac_addr_hi, mac_addr_lo;
995
996 mac_addr_hi = (addr[5] << 8) | (addr[4] << 0);
997 mac_addr_lo = (addr[3] << 24) | (addr[2] << 16) |
998 (addr[1] << 8) | (addr[0] << 0);
999
1000 XGMAC_IOWRITE(pdata, MAC_MACA0HR, mac_addr_hi);
1001 XGMAC_IOWRITE(pdata, MAC_MACA0LR, mac_addr_lo);
1002
1003 return 0;
1004}
1005
Lendacky, Thomasb8763822015-04-09 12:11:57 -05001006static int xgbe_config_rx_mode(struct xgbe_prv_data *pdata)
1007{
1008 struct net_device *netdev = pdata->netdev;
1009 unsigned int pr_mode, am_mode;
1010
1011 pr_mode = ((netdev->flags & IFF_PROMISC) != 0);
1012 am_mode = ((netdev->flags & IFF_ALLMULTI) != 0);
1013
1014 xgbe_set_promiscuous_mode(pdata, pr_mode);
1015 xgbe_set_all_multicast_mode(pdata, am_mode);
1016
1017 xgbe_add_mac_addresses(pdata);
1018
1019 return 0;
1020}
1021
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001022static int xgbe_read_mmd_regs(struct xgbe_prv_data *pdata, int prtad,
1023 int mmd_reg)
1024{
1025 unsigned int mmd_address;
1026 int mmd_data;
1027
1028 if (mmd_reg & MII_ADDR_C45)
1029 mmd_address = mmd_reg & ~MII_ADDR_C45;
1030 else
1031 mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
1032
1033 /* The PCS registers are accessed using mmio. The underlying APB3
1034 * management interface uses indirect addressing to access the MMD
1035 * register sets. This requires accessing of the PCS register in two
1036 * phases, an address phase and a data phase.
1037 *
1038 * The mmio interface is based on 32-bit offsets and values. All
1039 * register offsets must therefore be adjusted by left shifting the
1040 * offset 2 bits and reading 32 bits of data.
1041 */
1042 mutex_lock(&pdata->xpcs_mutex);
1043 XPCS_IOWRITE(pdata, PCS_MMD_SELECT << 2, mmd_address >> 8);
1044 mmd_data = XPCS_IOREAD(pdata, (mmd_address & 0xff) << 2);
1045 mutex_unlock(&pdata->xpcs_mutex);
1046
1047 return mmd_data;
1048}
1049
1050static void xgbe_write_mmd_regs(struct xgbe_prv_data *pdata, int prtad,
1051 int mmd_reg, int mmd_data)
1052{
1053 unsigned int mmd_address;
1054
1055 if (mmd_reg & MII_ADDR_C45)
1056 mmd_address = mmd_reg & ~MII_ADDR_C45;
1057 else
1058 mmd_address = (pdata->mdio_mmd << 16) | (mmd_reg & 0xffff);
1059
1060 /* The PCS registers are accessed using mmio. The underlying APB3
1061 * management interface uses indirect addressing to access the MMD
1062 * register sets. This requires accessing of the PCS register in two
1063 * phases, an address phase and a data phase.
1064 *
1065 * The mmio interface is based on 32-bit offsets and values. All
1066 * register offsets must therefore be adjusted by left shifting the
1067 * offset 2 bits and reading 32 bits of data.
1068 */
1069 mutex_lock(&pdata->xpcs_mutex);
1070 XPCS_IOWRITE(pdata, PCS_MMD_SELECT << 2, mmd_address >> 8);
1071 XPCS_IOWRITE(pdata, (mmd_address & 0xff) << 2, mmd_data);
1072 mutex_unlock(&pdata->xpcs_mutex);
1073}
1074
1075static int xgbe_tx_complete(struct xgbe_ring_desc *rdesc)
1076{
1077 return !XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN);
1078}
1079
1080static int xgbe_disable_rx_csum(struct xgbe_prv_data *pdata)
1081{
1082 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, IPC, 0);
1083
1084 return 0;
1085}
1086
1087static int xgbe_enable_rx_csum(struct xgbe_prv_data *pdata)
1088{
1089 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, IPC, 1);
1090
1091 return 0;
1092}
1093
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001094static void xgbe_tx_desc_reset(struct xgbe_ring_data *rdata)
1095{
1096 struct xgbe_ring_desc *rdesc = rdata->rdesc;
1097
1098 /* Reset the Tx descriptor
1099 * Set buffer 1 (lo) address to zero
1100 * Set buffer 1 (hi) address to zero
1101 * Reset all other control bits (IC, TTSE, B2L & B1L)
1102 * Reset all other control bits (OWN, CTXT, FD, LD, CPC, CIC, etc)
1103 */
1104 rdesc->desc0 = 0;
1105 rdesc->desc1 = 0;
1106 rdesc->desc2 = 0;
1107 rdesc->desc3 = 0;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001108
1109 /* Make sure ownership is written to the descriptor */
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001110 dma_wmb();
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001111}
1112
1113static void xgbe_tx_desc_init(struct xgbe_channel *channel)
1114{
1115 struct xgbe_ring *ring = channel->tx_ring;
1116 struct xgbe_ring_data *rdata;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001117 int i;
1118 int start_index = ring->cur;
1119
1120 DBGPR("-->tx_desc_init\n");
1121
1122 /* Initialze all descriptors */
1123 for (i = 0; i < ring->rdesc_count; i++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001124 rdata = XGBE_GET_DESC_DATA(ring, i);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001125
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001126 /* Initialize Tx descriptor */
1127 xgbe_tx_desc_reset(rdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001128 }
1129
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001130 /* Update the total number of Tx descriptors */
1131 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDRLR, ring->rdesc_count - 1);
1132
1133 /* Update the starting address of descriptor ring */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001134 rdata = XGBE_GET_DESC_DATA(ring, start_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001135 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDLR_HI,
1136 upper_32_bits(rdata->rdesc_dma));
1137 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDLR_LO,
1138 lower_32_bits(rdata->rdesc_dma));
1139
1140 DBGPR("<--tx_desc_init\n");
1141}
1142
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -05001143static void xgbe_rx_desc_reset(struct xgbe_prv_data *pdata,
1144 struct xgbe_ring_data *rdata, unsigned int index)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001145{
1146 struct xgbe_ring_desc *rdesc = rdata->rdesc;
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -05001147 unsigned int rx_usecs = pdata->rx_usecs;
1148 unsigned int rx_frames = pdata->rx_frames;
1149 unsigned int inte;
Lendacky, Thomascfbfd862015-07-06 11:57:37 -05001150 dma_addr_t hdr_dma, buf_dma;
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -05001151
1152 if (!rx_usecs && !rx_frames) {
1153 /* No coalescing, interrupt for every descriptor */
1154 inte = 1;
1155 } else {
1156 /* Set interrupt based on Rx frame coalescing setting */
1157 if (rx_frames && !((index + 1) % rx_frames))
1158 inte = 1;
1159 else
1160 inte = 0;
1161 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001162
1163 /* Reset the Rx descriptor
Lendacky, Thomas174fd252014-11-04 16:06:50 -06001164 * Set buffer 1 (lo) address to header dma address (lo)
1165 * Set buffer 1 (hi) address to header dma address (hi)
1166 * Set buffer 2 (lo) address to buffer dma address (lo)
1167 * Set buffer 2 (hi) address to buffer dma address (hi) and
1168 * set control bits OWN and INTE
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001169 */
Lendacky, Thomascfbfd862015-07-06 11:57:37 -05001170 hdr_dma = rdata->rx.hdr.dma_base + rdata->rx.hdr.dma_off;
1171 buf_dma = rdata->rx.buf.dma_base + rdata->rx.buf.dma_off;
1172 rdesc->desc0 = cpu_to_le32(lower_32_bits(hdr_dma));
1173 rdesc->desc1 = cpu_to_le32(upper_32_bits(hdr_dma));
1174 rdesc->desc2 = cpu_to_le32(lower_32_bits(buf_dma));
1175 rdesc->desc3 = cpu_to_le32(upper_32_bits(buf_dma));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001176
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -05001177 XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, INTE, inte);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001178
1179 /* Since the Rx DMA engine is likely running, make sure everything
1180 * is written to the descriptor(s) before setting the OWN bit
1181 * for the descriptor
1182 */
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001183 dma_wmb();
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001184
1185 XGMAC_SET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, OWN, 1);
1186
1187 /* Make sure ownership is written to the descriptor */
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001188 dma_wmb();
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001189}
1190
1191static void xgbe_rx_desc_init(struct xgbe_channel *channel)
1192{
1193 struct xgbe_prv_data *pdata = channel->pdata;
1194 struct xgbe_ring *ring = channel->rx_ring;
1195 struct xgbe_ring_data *rdata;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001196 unsigned int start_index = ring->cur;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001197 unsigned int i;
1198
1199 DBGPR("-->rx_desc_init\n");
1200
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001201 /* Initialize all descriptors */
1202 for (i = 0; i < ring->rdesc_count; i++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001203 rdata = XGBE_GET_DESC_DATA(ring, i);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001204
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001205 /* Initialize Rx descriptor */
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -05001206 xgbe_rx_desc_reset(pdata, rdata, i);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001207 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001208
1209 /* Update the total number of Rx descriptors */
1210 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDRLR, ring->rdesc_count - 1);
1211
1212 /* Update the starting address of descriptor ring */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001213 rdata = XGBE_GET_DESC_DATA(ring, start_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001214 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDLR_HI,
1215 upper_32_bits(rdata->rdesc_dma));
1216 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDLR_LO,
1217 lower_32_bits(rdata->rdesc_dma));
1218
1219 /* Update the Rx Descriptor Tail Pointer */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001220 rdata = XGBE_GET_DESC_DATA(ring, start_index + ring->rdesc_count - 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001221 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDTR_LO,
1222 lower_32_bits(rdata->rdesc_dma));
1223
1224 DBGPR("<--rx_desc_init\n");
1225}
1226
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001227static void xgbe_update_tstamp_addend(struct xgbe_prv_data *pdata,
1228 unsigned int addend)
1229{
1230 /* Set the addend register value and tell the device */
1231 XGMAC_IOWRITE(pdata, MAC_TSAR, addend);
1232 XGMAC_IOWRITE_BITS(pdata, MAC_TSCR, TSADDREG, 1);
1233
1234 /* Wait for addend update to complete */
1235 while (XGMAC_IOREAD_BITS(pdata, MAC_TSCR, TSADDREG))
1236 udelay(5);
1237}
1238
1239static void xgbe_set_tstamp_time(struct xgbe_prv_data *pdata, unsigned int sec,
1240 unsigned int nsec)
1241{
1242 /* Set the time values and tell the device */
1243 XGMAC_IOWRITE(pdata, MAC_STSUR, sec);
1244 XGMAC_IOWRITE(pdata, MAC_STNUR, nsec);
1245 XGMAC_IOWRITE_BITS(pdata, MAC_TSCR, TSINIT, 1);
1246
1247 /* Wait for time update to complete */
1248 while (XGMAC_IOREAD_BITS(pdata, MAC_TSCR, TSINIT))
1249 udelay(5);
1250}
1251
1252static u64 xgbe_get_tstamp_time(struct xgbe_prv_data *pdata)
1253{
1254 u64 nsec;
1255
1256 nsec = XGMAC_IOREAD(pdata, MAC_STSR);
1257 nsec *= NSEC_PER_SEC;
1258 nsec += XGMAC_IOREAD(pdata, MAC_STNR);
1259
1260 return nsec;
1261}
1262
1263static u64 xgbe_get_tx_tstamp(struct xgbe_prv_data *pdata)
1264{
1265 unsigned int tx_snr;
1266 u64 nsec;
1267
1268 tx_snr = XGMAC_IOREAD(pdata, MAC_TXSNR);
1269 if (XGMAC_GET_BITS(tx_snr, MAC_TXSNR, TXTSSTSMIS))
1270 return 0;
1271
1272 nsec = XGMAC_IOREAD(pdata, MAC_TXSSR);
1273 nsec *= NSEC_PER_SEC;
1274 nsec += tx_snr;
1275
1276 return nsec;
1277}
1278
1279static void xgbe_get_rx_tstamp(struct xgbe_packet_data *packet,
1280 struct xgbe_ring_desc *rdesc)
1281{
1282 u64 nsec;
1283
1284 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_CONTEXT_DESC3, TSA) &&
1285 !XGMAC_GET_BITS_LE(rdesc->desc3, RX_CONTEXT_DESC3, TSD)) {
1286 nsec = le32_to_cpu(rdesc->desc1);
1287 nsec <<= 32;
1288 nsec |= le32_to_cpu(rdesc->desc0);
1289 if (nsec != 0xffffffffffffffffULL) {
1290 packet->rx_tstamp = nsec;
1291 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1292 RX_TSTAMP, 1);
1293 }
1294 }
1295}
1296
1297static int xgbe_config_tstamp(struct xgbe_prv_data *pdata,
1298 unsigned int mac_tscr)
1299{
1300 /* Set one nano-second accuracy */
1301 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSCTRLSSR, 1);
1302
1303 /* Set fine timestamp update */
1304 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSCFUPDT, 1);
1305
1306 /* Overwrite earlier timestamps */
1307 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TXTSSTSM, 1);
1308
1309 XGMAC_IOWRITE(pdata, MAC_TSCR, mac_tscr);
1310
1311 /* Exit if timestamping is not enabled */
1312 if (!XGMAC_GET_BITS(mac_tscr, MAC_TSCR, TSENA))
1313 return 0;
1314
1315 /* Initialize time registers */
1316 XGMAC_IOWRITE_BITS(pdata, MAC_SSIR, SSINC, XGBE_TSTAMP_SSINC);
1317 XGMAC_IOWRITE_BITS(pdata, MAC_SSIR, SNSINC, XGBE_TSTAMP_SNSINC);
1318 xgbe_update_tstamp_addend(pdata, pdata->tstamp_addend);
1319 xgbe_set_tstamp_time(pdata, 0, 0);
1320
1321 /* Initialize the timecounter */
1322 timecounter_init(&pdata->tstamp_tc, &pdata->tstamp_cc,
1323 ktime_to_ns(ktime_get_real()));
1324
1325 return 0;
1326}
1327
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001328static void xgbe_config_dcb_tc(struct xgbe_prv_data *pdata)
1329{
1330 struct ieee_ets *ets = pdata->ets;
1331 unsigned int total_weight, min_weight, weight;
1332 unsigned int i;
1333
1334 if (!ets)
1335 return;
1336
1337 /* Set Tx to deficit weighted round robin scheduling algorithm (when
1338 * traffic class is using ETS algorithm)
1339 */
1340 XGMAC_IOWRITE_BITS(pdata, MTL_OMR, ETSALG, MTL_ETSALG_DWRR);
1341
1342 /* Set Traffic Class algorithms */
1343 total_weight = pdata->netdev->mtu * pdata->hw_feat.tc_cnt;
1344 min_weight = total_weight / 100;
1345 if (!min_weight)
1346 min_weight = 1;
1347
1348 for (i = 0; i < pdata->hw_feat.tc_cnt; i++) {
1349 switch (ets->tc_tsa[i]) {
1350 case IEEE_8021QAZ_TSA_STRICT:
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001351 netif_dbg(pdata, drv, pdata->netdev,
1352 "TC%u using SP\n", i);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001353 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_ETSCR, TSA,
1354 MTL_TSA_SP);
1355 break;
1356 case IEEE_8021QAZ_TSA_ETS:
1357 weight = total_weight * ets->tc_tx_bw[i] / 100;
1358 weight = clamp(weight, min_weight, total_weight);
1359
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001360 netif_dbg(pdata, drv, pdata->netdev,
1361 "TC%u using DWRR (weight %u)\n", i, weight);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001362 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_ETSCR, TSA,
1363 MTL_TSA_ETS);
1364 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_QWR, QW,
1365 weight);
1366 break;
1367 }
1368 }
1369}
1370
1371static void xgbe_config_dcb_pfc(struct xgbe_prv_data *pdata)
1372{
1373 struct ieee_pfc *pfc = pdata->pfc;
1374 struct ieee_ets *ets = pdata->ets;
1375 unsigned int mask, reg, reg_val;
1376 unsigned int tc, prio;
1377
1378 if (!pfc || !ets)
1379 return;
1380
1381 for (tc = 0; tc < pdata->hw_feat.tc_cnt; tc++) {
1382 mask = 0;
1383 for (prio = 0; prio < IEEE_8021QAZ_MAX_TCS; prio++) {
1384 if ((pfc->pfc_en & (1 << prio)) &&
1385 (ets->prio_tc[prio] == tc))
1386 mask |= (1 << prio);
1387 }
1388 mask &= 0xff;
1389
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001390 netif_dbg(pdata, drv, pdata->netdev, "TC%u PFC mask=%#x\n",
1391 tc, mask);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001392 reg = MTL_TCPM0R + (MTL_TCPM_INC * (tc / MTL_TCPM_TC_PER_REG));
1393 reg_val = XGMAC_IOREAD(pdata, reg);
1394
1395 reg_val &= ~(0xff << ((tc % MTL_TCPM_TC_PER_REG) << 3));
1396 reg_val |= (mask << ((tc % MTL_TCPM_TC_PER_REG) << 3));
1397
1398 XGMAC_IOWRITE(pdata, reg, reg_val);
1399 }
1400
1401 xgbe_config_flow_control(pdata);
1402}
1403
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001404static void xgbe_tx_start_xmit(struct xgbe_channel *channel,
1405 struct xgbe_ring *ring)
1406{
1407 struct xgbe_prv_data *pdata = channel->pdata;
1408 struct xgbe_ring_data *rdata;
1409
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001410 /* Make sure everything is written before the register write */
1411 wmb();
1412
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001413 /* Issue a poll command to Tx DMA by writing address
1414 * of next immediate free descriptor */
1415 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
1416 XGMAC_DMA_IOWRITE(channel, DMA_CH_TDTR_LO,
1417 lower_32_bits(rdata->rdesc_dma));
1418
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -05001419 /* Start the Tx timer */
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001420 if (pdata->tx_usecs && !channel->tx_timer_active) {
1421 channel->tx_timer_active = 1;
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -05001422 mod_timer(&channel->tx_timer,
1423 jiffies + usecs_to_jiffies(pdata->tx_usecs));
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001424 }
1425
1426 ring->tx.xmit_more = 0;
1427}
1428
Lendacky, Thomasa9d41982014-11-04 16:06:32 -06001429static void xgbe_dev_xmit(struct xgbe_channel *channel)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001430{
1431 struct xgbe_prv_data *pdata = channel->pdata;
1432 struct xgbe_ring *ring = channel->tx_ring;
1433 struct xgbe_ring_data *rdata;
1434 struct xgbe_ring_desc *rdesc;
1435 struct xgbe_packet_data *packet = &ring->packet_data;
1436 unsigned int csum, tso, vlan;
1437 unsigned int tso_context, vlan_context;
Lendacky, Thomaseb79e642014-11-20 11:04:02 -06001438 unsigned int tx_set_ic;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001439 int start_index = ring->cur;
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06001440 int cur_index = ring->cur;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001441 int i;
1442
Lendacky, Thomasa9d41982014-11-04 16:06:32 -06001443 DBGPR("-->xgbe_dev_xmit\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001444
1445 csum = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1446 CSUM_ENABLE);
1447 tso = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1448 TSO_ENABLE);
1449 vlan = XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1450 VLAN_CTAG);
1451
1452 if (tso && (packet->mss != ring->tx.cur_mss))
1453 tso_context = 1;
1454 else
1455 tso_context = 0;
1456
1457 if (vlan && (packet->vlan_ctag != ring->tx.cur_vlan_ctag))
1458 vlan_context = 1;
1459 else
1460 vlan_context = 0;
1461
Lendacky, Thomaseb79e642014-11-20 11:04:02 -06001462 /* Determine if an interrupt should be generated for this Tx:
1463 * Interrupt:
1464 * - Tx frame count exceeds the frame count setting
1465 * - Addition of Tx frame count to the frame count since the
1466 * last interrupt was set exceeds the frame count setting
1467 * No interrupt:
1468 * - No frame count setting specified (ethtool -C ethX tx-frames 0)
1469 * - Addition of Tx frame count to the frame count since the
1470 * last interrupt was set does not exceed the frame count setting
1471 */
1472 ring->coalesce_count += packet->tx_packets;
1473 if (!pdata->tx_frames)
1474 tx_set_ic = 0;
1475 else if (packet->tx_packets > pdata->tx_frames)
1476 tx_set_ic = 1;
1477 else if ((ring->coalesce_count % pdata->tx_frames) <
1478 packet->tx_packets)
1479 tx_set_ic = 1;
1480 else
1481 tx_set_ic = 0;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001482
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06001483 rdata = XGBE_GET_DESC_DATA(ring, cur_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001484 rdesc = rdata->rdesc;
1485
1486 /* Create a context descriptor if this is a TSO packet */
1487 if (tso_context || vlan_context) {
1488 if (tso_context) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001489 netif_dbg(pdata, tx_queued, pdata->netdev,
1490 "TSO context descriptor, mss=%u\n",
1491 packet->mss);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001492
1493 /* Set the MSS size */
1494 XGMAC_SET_BITS_LE(rdesc->desc2, TX_CONTEXT_DESC2,
1495 MSS, packet->mss);
1496
1497 /* Mark it as a CONTEXT descriptor */
1498 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1499 CTXT, 1);
1500
1501 /* Indicate this descriptor contains the MSS */
1502 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1503 TCMSSV, 1);
1504
1505 ring->tx.cur_mss = packet->mss;
1506 }
1507
1508 if (vlan_context) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001509 netif_dbg(pdata, tx_queued, pdata->netdev,
1510 "VLAN context descriptor, ctag=%u\n",
1511 packet->vlan_ctag);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001512
1513 /* Mark it as a CONTEXT descriptor */
1514 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1515 CTXT, 1);
1516
1517 /* Set the VLAN tag */
1518 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1519 VT, packet->vlan_ctag);
1520
1521 /* Indicate this descriptor contains the VLAN tag */
1522 XGMAC_SET_BITS_LE(rdesc->desc3, TX_CONTEXT_DESC3,
1523 VLTV, 1);
1524
1525 ring->tx.cur_vlan_ctag = packet->vlan_ctag;
1526 }
1527
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06001528 cur_index++;
1529 rdata = XGBE_GET_DESC_DATA(ring, cur_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001530 rdesc = rdata->rdesc;
1531 }
1532
1533 /* Update buffer address (for TSO this is the header) */
1534 rdesc->desc0 = cpu_to_le32(lower_32_bits(rdata->skb_dma));
1535 rdesc->desc1 = cpu_to_le32(upper_32_bits(rdata->skb_dma));
1536
1537 /* Update the buffer length */
1538 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, HL_B1L,
1539 rdata->skb_dma_len);
1540
1541 /* VLAN tag insertion check */
1542 if (vlan)
1543 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, VTIR,
1544 TX_NORMAL_DESC2_VLAN_INSERT);
1545
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001546 /* Timestamp enablement check */
1547 if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, PTP))
1548 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, TTSE, 1);
1549
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001550 /* Mark it as First Descriptor */
1551 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, FD, 1);
1552
1553 /* Mark it as a NORMAL descriptor */
1554 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT, 0);
1555
1556 /* Set OWN bit if not the first descriptor */
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06001557 if (cur_index != start_index)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001558 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1559
1560 if (tso) {
1561 /* Enable TSO */
1562 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TSE, 1);
1563 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TCPPL,
1564 packet->tcp_payload_len);
1565 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, TCPHDRLEN,
1566 packet->tcp_header_len / 4);
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -05001567
1568 pdata->ext_stats.tx_tso_packets++;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001569 } else {
1570 /* Enable CRC and Pad Insertion */
1571 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CPC, 0);
1572
1573 /* Enable HW CSUM */
1574 if (csum)
1575 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3,
1576 CIC, 0x3);
1577
1578 /* Set the total length to be transmitted */
1579 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, FL,
1580 packet->length);
1581 }
1582
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06001583 for (i = cur_index - start_index + 1; i < packet->rdesc_count; i++) {
1584 cur_index++;
1585 rdata = XGBE_GET_DESC_DATA(ring, cur_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001586 rdesc = rdata->rdesc;
1587
1588 /* Update buffer address */
1589 rdesc->desc0 = cpu_to_le32(lower_32_bits(rdata->skb_dma));
1590 rdesc->desc1 = cpu_to_le32(upper_32_bits(rdata->skb_dma));
1591
1592 /* Update the buffer length */
1593 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, HL_B1L,
1594 rdata->skb_dma_len);
1595
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001596 /* Set OWN bit */
1597 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1598
1599 /* Mark it as NORMAL descriptor */
1600 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT, 0);
1601
1602 /* Enable HW CSUM */
1603 if (csum)
1604 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3,
1605 CIC, 0x3);
1606 }
1607
1608 /* Set LAST bit for the last descriptor */
1609 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, LD, 1);
1610
Lendacky, Thomaseb79e642014-11-20 11:04:02 -06001611 /* Set IC bit based on Tx coalescing settings */
1612 if (tx_set_ic)
1613 XGMAC_SET_BITS_LE(rdesc->desc2, TX_NORMAL_DESC2, IC, 1);
1614
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001615 /* Save the Tx info to report back during cleanup */
1616 rdata->tx.packets = packet->tx_packets;
1617 rdata->tx.bytes = packet->tx_bytes;
1618
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001619 /* In case the Tx DMA engine is running, make sure everything
1620 * is written to the descriptor(s) before setting the OWN bit
1621 * for the first descriptor
1622 */
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001623 dma_wmb();
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001624
1625 /* Set OWN bit for the first descriptor */
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001626 rdata = XGBE_GET_DESC_DATA(ring, start_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001627 rdesc = rdata->rdesc;
1628 XGMAC_SET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, OWN, 1);
1629
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001630 if (netif_msg_tx_queued(pdata))
1631 xgbe_dump_tx_desc(pdata, ring, start_index,
1632 packet->rdesc_count, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001633
1634 /* Make sure ownership is written to the descriptor */
Lendacky, Thomas20986ed2015-10-26 17:13:54 -05001635 smp_wmb();
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001636
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06001637 ring->cur = cur_index + 1;
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001638 if (!packet->skb->xmit_more ||
1639 netif_xmit_stopped(netdev_get_tx_queue(pdata->netdev,
1640 channel->queue_index)))
1641 xgbe_tx_start_xmit(channel, ring);
1642 else
1643 ring->tx.xmit_more = 1;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001644
1645 DBGPR(" %s: descriptors %u to %u written\n",
1646 channel->name, start_index & (ring->rdesc_count - 1),
1647 (ring->cur - 1) & (ring->rdesc_count - 1));
1648
Lendacky, Thomasa9d41982014-11-04 16:06:32 -06001649 DBGPR("<--xgbe_dev_xmit\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001650}
1651
1652static int xgbe_dev_read(struct xgbe_channel *channel)
1653{
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -05001654 struct xgbe_prv_data *pdata = channel->pdata;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001655 struct xgbe_ring *ring = channel->rx_ring;
1656 struct xgbe_ring_data *rdata;
1657 struct xgbe_ring_desc *rdesc;
1658 struct xgbe_packet_data *packet = &ring->packet_data;
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -05001659 struct net_device *netdev = pdata->netdev;
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06001660 unsigned int err, etlt, l34t;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001661
1662 DBGPR("-->xgbe_dev_read: cur = %d\n", ring->cur);
1663
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001664 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001665 rdesc = rdata->rdesc;
1666
1667 /* Check for data availability */
1668 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, OWN))
1669 return 1;
1670
Lendacky, Thomas5449e272014-11-20 11:03:26 -06001671 /* Make sure descriptor fields are read after reading the OWN bit */
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001672 dma_rmb();
Lendacky, Thomas5449e272014-11-20 11:03:26 -06001673
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001674 if (netif_msg_rx_status(pdata))
1675 xgbe_dump_rx_desc(pdata, ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001676
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001677 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, CTXT)) {
1678 /* Timestamp Context Descriptor */
1679 xgbe_get_rx_tstamp(packet, rdesc);
1680
1681 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1682 CONTEXT, 1);
1683 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1684 CONTEXT_NEXT, 0);
1685 return 0;
1686 }
1687
1688 /* Normal Descriptor, be sure Context Descriptor bit is off */
1689 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, CONTEXT, 0);
1690
1691 /* Indicate if a Context Descriptor is next */
1692 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, CDA))
1693 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1694 CONTEXT_NEXT, 1);
1695
Lendacky, Thomas174fd252014-11-04 16:06:50 -06001696 /* Get the header length */
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -05001697 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, FD)) {
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06001698 rdata->rx.hdr_len = XGMAC_GET_BITS_LE(rdesc->desc2,
1699 RX_NORMAL_DESC2, HL);
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -05001700 if (rdata->rx.hdr_len)
1701 pdata->ext_stats.rx_split_header_packets++;
1702 }
Lendacky, Thomas174fd252014-11-04 16:06:50 -06001703
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06001704 /* Get the RSS hash */
1705 if (XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, RSV)) {
1706 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1707 RSS_HASH, 1);
1708
1709 packet->rss_hash = le32_to_cpu(rdesc->desc1);
1710
1711 l34t = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, L34T);
1712 switch (l34t) {
1713 case RX_DESC3_L34T_IPV4_TCP:
1714 case RX_DESC3_L34T_IPV4_UDP:
1715 case RX_DESC3_L34T_IPV6_TCP:
1716 case RX_DESC3_L34T_IPV6_UDP:
1717 packet->rss_hash_type = PKT_HASH_TYPE_L4;
Dan Carpenterb6267d32014-11-13 09:19:06 +03001718 break;
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06001719 default:
1720 packet->rss_hash_type = PKT_HASH_TYPE_L3;
1721 }
1722 }
1723
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001724 /* Get the packet length */
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06001725 rdata->rx.len = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, PL);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001726
1727 if (!XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, LD)) {
1728 /* Not all the data has been transferred for this packet */
1729 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1730 INCOMPLETE, 1);
1731 return 0;
1732 }
1733
1734 /* This is the last of the data for this packet */
1735 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1736 INCOMPLETE, 0);
1737
1738 /* Set checksum done indicator as appropriate */
Lendacky, Thomas5452b2d2015-05-14 11:43:57 -05001739 if (netdev->features & NETIF_F_RXCSUM)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001740 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1741 CSUM_DONE, 1);
1742
1743 /* Check for errors (only valid in last descriptor) */
1744 err = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, ES);
1745 etlt = XGMAC_GET_BITS_LE(rdesc->desc3, RX_NORMAL_DESC3, ETLT);
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001746 netif_dbg(pdata, rx_status, netdev, "err=%u, etlt=%#x\n", err, etlt);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001747
Lendacky, Thomas7bba35b2014-11-20 11:03:38 -06001748 if (!err || !etlt) {
1749 /* No error if err is 0 or etlt is 0 */
Lendacky, Thomasc52e9c62014-06-24 16:19:18 -05001750 if ((etlt == 0x09) &&
1751 (netdev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001752 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1753 VLAN_CTAG, 1);
1754 packet->vlan_ctag = XGMAC_GET_BITS_LE(rdesc->desc0,
1755 RX_NORMAL_DESC0,
1756 OVT);
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001757 netif_dbg(pdata, rx_status, netdev, "vlan-ctag=%#06x\n",
1758 packet->vlan_ctag);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001759 }
1760 } else {
1761 if ((etlt == 0x05) || (etlt == 0x06))
1762 XGMAC_SET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1763 CSUM_DONE, 0);
1764 else
1765 XGMAC_SET_BITS(packet->errors, RX_PACKET_ERRORS,
1766 FRAME, 1);
1767 }
1768
1769 DBGPR("<--xgbe_dev_read: %s - descriptor=%u (cur=%d)\n", channel->name,
1770 ring->cur & (ring->rdesc_count - 1), ring->cur);
1771
1772 return 0;
1773}
1774
1775static int xgbe_is_context_desc(struct xgbe_ring_desc *rdesc)
1776{
1777 /* Rx and Tx share CTXT bit, so check TDES3.CTXT bit */
1778 return XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, CTXT);
1779}
1780
1781static int xgbe_is_last_desc(struct xgbe_ring_desc *rdesc)
1782{
1783 /* Rx and Tx share LD bit, so check TDES3.LD bit */
1784 return XGMAC_GET_BITS_LE(rdesc->desc3, TX_NORMAL_DESC3, LD);
1785}
1786
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001787static int xgbe_enable_int(struct xgbe_channel *channel,
1788 enum xgbe_int int_id)
1789{
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001790 unsigned int dma_ch_ier;
1791
1792 dma_ch_ier = XGMAC_DMA_IOREAD(channel, DMA_CH_IER);
1793
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001794 switch (int_id) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001795 case XGMAC_INT_DMA_CH_SR_TI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001796 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001797 break;
1798 case XGMAC_INT_DMA_CH_SR_TPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001799 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TXSE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001800 break;
1801 case XGMAC_INT_DMA_CH_SR_TBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001802 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TBUE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001803 break;
1804 case XGMAC_INT_DMA_CH_SR_RI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001805 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001806 break;
1807 case XGMAC_INT_DMA_CH_SR_RBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001808 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RBUE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001809 break;
1810 case XGMAC_INT_DMA_CH_SR_RPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001811 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RSE, 1);
1812 break;
1813 case XGMAC_INT_DMA_CH_SR_TI_RI:
1814 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 1);
1815 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001816 break;
1817 case XGMAC_INT_DMA_CH_SR_FBE:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001818 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, FBEE, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001819 break;
1820 case XGMAC_INT_DMA_ALL:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001821 dma_ch_ier |= channel->saved_ier;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001822 break;
1823 default:
1824 return -1;
1825 }
1826
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001827 XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, dma_ch_ier);
1828
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001829 return 0;
1830}
1831
1832static int xgbe_disable_int(struct xgbe_channel *channel,
1833 enum xgbe_int int_id)
1834{
1835 unsigned int dma_ch_ier;
1836
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001837 dma_ch_ier = XGMAC_DMA_IOREAD(channel, DMA_CH_IER);
1838
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001839 switch (int_id) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001840 case XGMAC_INT_DMA_CH_SR_TI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001841 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001842 break;
1843 case XGMAC_INT_DMA_CH_SR_TPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001844 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TXSE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001845 break;
1846 case XGMAC_INT_DMA_CH_SR_TBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001847 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TBUE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001848 break;
1849 case XGMAC_INT_DMA_CH_SR_RI:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001850 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001851 break;
1852 case XGMAC_INT_DMA_CH_SR_RBU:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001853 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RBUE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001854 break;
1855 case XGMAC_INT_DMA_CH_SR_RPS:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001856 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RSE, 0);
1857 break;
1858 case XGMAC_INT_DMA_CH_SR_TI_RI:
1859 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, TIE, 0);
1860 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, RIE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001861 break;
1862 case XGMAC_INT_DMA_CH_SR_FBE:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001863 XGMAC_SET_BITS(dma_ch_ier, DMA_CH_IER, FBEE, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001864 break;
1865 case XGMAC_INT_DMA_ALL:
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001866 channel->saved_ier = dma_ch_ier & XGBE_DMA_INTERRUPT_MASK;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001867 dma_ch_ier &= ~XGBE_DMA_INTERRUPT_MASK;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001868 break;
1869 default:
1870 return -1;
1871 }
1872
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001873 XGMAC_DMA_IOWRITE(channel, DMA_CH_IER, dma_ch_ier);
1874
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001875 return 0;
1876}
1877
1878static int xgbe_exit(struct xgbe_prv_data *pdata)
1879{
1880 unsigned int count = 2000;
1881
1882 DBGPR("-->xgbe_exit\n");
1883
1884 /* Issue a software reset */
1885 XGMAC_IOWRITE_BITS(pdata, DMA_MR, SWR, 1);
1886 usleep_range(10, 15);
1887
1888 /* Poll Until Poll Condition */
Dan Carpenterc7557e62015-12-15 13:12:29 +03001889 while (--count && XGMAC_IOREAD_BITS(pdata, DMA_MR, SWR))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001890 usleep_range(500, 600);
1891
1892 if (!count)
1893 return -EBUSY;
1894
1895 DBGPR("<--xgbe_exit\n");
1896
1897 return 0;
1898}
1899
1900static int xgbe_flush_tx_queues(struct xgbe_prv_data *pdata)
1901{
1902 unsigned int i, count;
1903
Lendacky, Thomasa9a4a2d2014-08-29 13:16:50 -05001904 if (XGMAC_GET_BITS(pdata->hw_feat.version, MAC_VR, SNPSVER) < 0x21)
1905 return 0;
1906
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001907 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001908 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, FTQ, 1);
1909
1910 /* Poll Until Poll Condition */
Lendacky, Thomas853eb162014-07-29 08:57:31 -05001911 for (i = 0; i < pdata->tx_q_count; i++) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001912 count = 2000;
Dan Carpenterc7557e62015-12-15 13:12:29 +03001913 while (--count && XGMAC_MTL_IOREAD_BITS(pdata, i,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001914 MTL_Q_TQOMR, FTQ))
1915 usleep_range(500, 600);
1916
1917 if (!count)
1918 return -EBUSY;
1919 }
1920
1921 return 0;
1922}
1923
1924static void xgbe_config_dma_bus(struct xgbe_prv_data *pdata)
1925{
1926 /* Set enhanced addressing mode */
1927 XGMAC_IOWRITE_BITS(pdata, DMA_SBMR, EAME, 1);
1928
1929 /* Set the System Bus mode */
1930 XGMAC_IOWRITE_BITS(pdata, DMA_SBMR, UNDEF, 1);
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001931 XGMAC_IOWRITE_BITS(pdata, DMA_SBMR, BLEN_256, 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001932}
1933
1934static void xgbe_config_dma_cache(struct xgbe_prv_data *pdata)
1935{
1936 unsigned int arcache, awcache;
1937
1938 arcache = 0;
Lendacky, Thomascfa50c72014-07-02 13:04:57 -05001939 XGMAC_SET_BITS(arcache, DMA_AXIARCR, DRC, pdata->arcache);
1940 XGMAC_SET_BITS(arcache, DMA_AXIARCR, DRD, pdata->axdomain);
1941 XGMAC_SET_BITS(arcache, DMA_AXIARCR, TEC, pdata->arcache);
1942 XGMAC_SET_BITS(arcache, DMA_AXIARCR, TED, pdata->axdomain);
1943 XGMAC_SET_BITS(arcache, DMA_AXIARCR, THC, pdata->arcache);
1944 XGMAC_SET_BITS(arcache, DMA_AXIARCR, THD, pdata->axdomain);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001945 XGMAC_IOWRITE(pdata, DMA_AXIARCR, arcache);
1946
1947 awcache = 0;
Lendacky, Thomascfa50c72014-07-02 13:04:57 -05001948 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, DWC, pdata->awcache);
1949 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, DWD, pdata->axdomain);
1950 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RPC, pdata->awcache);
1951 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RPD, pdata->axdomain);
1952 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RHC, pdata->awcache);
1953 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, RHD, pdata->axdomain);
1954 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, TDC, pdata->awcache);
1955 XGMAC_SET_BITS(awcache, DMA_AXIAWCR, TDD, pdata->axdomain);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001956 XGMAC_IOWRITE(pdata, DMA_AXIAWCR, awcache);
1957}
1958
1959static void xgbe_config_mtl_mode(struct xgbe_prv_data *pdata)
1960{
1961 unsigned int i;
1962
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001963 /* Set Tx to weighted round robin scheduling algorithm */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001964 XGMAC_IOWRITE_BITS(pdata, MTL_OMR, ETSALG, MTL_ETSALG_WRR);
1965
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001966 /* Set Tx traffic classes to use WRR algorithm with equal weights */
1967 for (i = 0; i < pdata->hw_feat.tc_cnt; i++) {
1968 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_ETSCR, TSA,
1969 MTL_TSA_ETS);
1970 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_TC_QWR, QW, 1);
1971 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001972
1973 /* Set Rx to strict priority algorithm */
1974 XGMAC_IOWRITE_BITS(pdata, MTL_OMR, RAA, MTL_RAA_SP);
1975}
1976
Lendacky, Thomasf076f452014-08-29 13:16:56 -05001977static unsigned int xgbe_calculate_per_queue_fifo(unsigned int fifo_size,
1978 unsigned int queue_count)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001979{
Lendacky, Thomas9c439e42015-09-30 08:53:03 -05001980 unsigned int q_fifo_size;
1981 unsigned int p_fifo;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001982
Lendacky, Thomas9c439e42015-09-30 08:53:03 -05001983 /* Calculate the configured fifo size */
1984 q_fifo_size = 1 << (fifo_size + 7);
Lendacky, Thomasf076f452014-08-29 13:16:56 -05001985
Lendacky, Thomas9c439e42015-09-30 08:53:03 -05001986 /* The configured value may not be the actual amount of fifo RAM */
Lendacky, Thomasf076f452014-08-29 13:16:56 -05001987 q_fifo_size = min_t(unsigned int, XGBE_FIFO_MAX, q_fifo_size);
1988
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001989 q_fifo_size = q_fifo_size / queue_count;
1990
Lendacky, Thomas9c439e42015-09-30 08:53:03 -05001991 /* Each increment in the queue fifo size represents 256 bytes of
1992 * fifo, with 0 representing 256 bytes. Distribute the fifo equally
1993 * between the queues.
1994 */
1995 p_fifo = q_fifo_size / 256;
1996 if (p_fifo)
1997 p_fifo--;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001998
1999 return p_fifo;
2000}
2001
2002static void xgbe_config_tx_fifo_size(struct xgbe_prv_data *pdata)
2003{
Lendacky, Thomas9c439e42015-09-30 08:53:03 -05002004 unsigned int fifo_size;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002005 unsigned int i;
2006
2007 fifo_size = xgbe_calculate_per_queue_fifo(pdata->hw_feat.tx_fifo_size,
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002008 pdata->tx_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002009
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002010 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002011 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TQS, fifo_size);
2012
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002013 netif_info(pdata, drv, pdata->netdev,
2014 "%d Tx hardware queues, %d byte fifo per queue\n",
2015 pdata->tx_q_count, ((fifo_size + 1) * 256));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002016}
2017
2018static void xgbe_config_rx_fifo_size(struct xgbe_prv_data *pdata)
2019{
Lendacky, Thomas9c439e42015-09-30 08:53:03 -05002020 unsigned int fifo_size;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002021 unsigned int i;
2022
2023 fifo_size = xgbe_calculate_per_queue_fifo(pdata->hw_feat.rx_fifo_size,
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002024 pdata->rx_q_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002025
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002026 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002027 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQOMR, RQS, fifo_size);
2028
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002029 netif_info(pdata, drv, pdata->netdev,
2030 "%d Rx hardware queues, %d byte fifo per queue\n",
2031 pdata->rx_q_count, ((fifo_size + 1) * 256));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002032}
2033
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002034static void xgbe_config_queue_mapping(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002035{
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002036 unsigned int qptc, qptc_extra, queue;
2037 unsigned int prio_queues;
2038 unsigned int ppq, ppq_extra, prio;
2039 unsigned int mask;
2040 unsigned int i, j, reg, reg_val;
2041
2042 /* Map the MTL Tx Queues to Traffic Classes
2043 * Note: Tx Queues >= Traffic Classes
2044 */
2045 qptc = pdata->tx_q_count / pdata->hw_feat.tc_cnt;
2046 qptc_extra = pdata->tx_q_count % pdata->hw_feat.tc_cnt;
2047
2048 for (i = 0, queue = 0; i < pdata->hw_feat.tc_cnt; i++) {
2049 for (j = 0; j < qptc; j++) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002050 netif_dbg(pdata, drv, pdata->netdev,
2051 "TXq%u mapped to TC%u\n", queue, i);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002052 XGMAC_MTL_IOWRITE_BITS(pdata, queue, MTL_Q_TQOMR,
2053 Q2TCMAP, i);
2054 pdata->q2tc_map[queue++] = i;
2055 }
2056
2057 if (i < qptc_extra) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002058 netif_dbg(pdata, drv, pdata->netdev,
2059 "TXq%u mapped to TC%u\n", queue, i);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002060 XGMAC_MTL_IOWRITE_BITS(pdata, queue, MTL_Q_TQOMR,
2061 Q2TCMAP, i);
2062 pdata->q2tc_map[queue++] = i;
2063 }
2064 }
2065
2066 /* Map the 8 VLAN priority values to available MTL Rx queues */
2067 prio_queues = min_t(unsigned int, IEEE_8021QAZ_MAX_TCS,
2068 pdata->rx_q_count);
2069 ppq = IEEE_8021QAZ_MAX_TCS / prio_queues;
2070 ppq_extra = IEEE_8021QAZ_MAX_TCS % prio_queues;
2071
2072 reg = MAC_RQC2R;
2073 reg_val = 0;
2074 for (i = 0, prio = 0; i < prio_queues;) {
2075 mask = 0;
2076 for (j = 0; j < ppq; j++) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002077 netif_dbg(pdata, drv, pdata->netdev,
2078 "PRIO%u mapped to RXq%u\n", prio, i);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002079 mask |= (1 << prio);
2080 pdata->prio2q_map[prio++] = i;
2081 }
2082
2083 if (i < ppq_extra) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002084 netif_dbg(pdata, drv, pdata->netdev,
2085 "PRIO%u mapped to RXq%u\n", prio, i);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002086 mask |= (1 << prio);
2087 pdata->prio2q_map[prio++] = i;
2088 }
2089
2090 reg_val |= (mask << ((i++ % MAC_RQC2_Q_PER_REG) << 3));
2091
2092 if ((i % MAC_RQC2_Q_PER_REG) && (i != prio_queues))
2093 continue;
2094
2095 XGMAC_IOWRITE(pdata, reg, reg_val);
2096 reg += MAC_RQC2_INC;
2097 reg_val = 0;
2098 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002099
2100 /* Select dynamic mapping of MTL Rx queue to DMA Rx channel */
2101 reg = MTL_RQDCM0R;
2102 reg_val = 0;
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002103 for (i = 0; i < pdata->rx_q_count;) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002104 reg_val |= (0x80 << ((i++ % MTL_RQDCM_Q_PER_REG) << 3));
2105
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002106 if ((i % MTL_RQDCM_Q_PER_REG) && (i != pdata->rx_q_count))
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002107 continue;
2108
2109 XGMAC_IOWRITE(pdata, reg, reg_val);
2110
2111 reg += MTL_RQDCM_INC;
2112 reg_val = 0;
2113 }
2114}
2115
2116static void xgbe_config_flow_control_threshold(struct xgbe_prv_data *pdata)
2117{
2118 unsigned int i;
2119
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002120 for (i = 0; i < pdata->rx_q_count; i++) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002121 /* Activate flow control when less than 4k left in fifo */
Lendacky, Thomase2a27292015-01-20 12:20:31 -06002122 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQFCR, RFA, 2);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002123
2124 /* De-activate flow control when more than 6k left in fifo */
Lendacky, Thomase2a27292015-01-20 12:20:31 -06002125 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_RQFCR, RFD, 4);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002126 }
2127}
2128
2129static void xgbe_config_mac_address(struct xgbe_prv_data *pdata)
2130{
2131 xgbe_set_mac_address(pdata, pdata->netdev->dev_addr);
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -05002132
2133 /* Filtering is done using perfect filtering and hash filtering */
2134 if (pdata->hw_feat.hash_table_size) {
2135 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HPF, 1);
2136 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HUC, 1);
2137 XGMAC_IOWRITE_BITS(pdata, MAC_PFR, HMC, 1);
2138 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002139}
2140
2141static void xgbe_config_jumbo_enable(struct xgbe_prv_data *pdata)
2142{
2143 unsigned int val;
2144
2145 val = (pdata->netdev->mtu > XGMAC_STD_PACKET_MTU) ? 1 : 0;
2146
2147 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, JE, val);
2148}
2149
Lendacky, Thomas916102c2015-01-16 12:46:45 -06002150static void xgbe_config_mac_speed(struct xgbe_prv_data *pdata)
2151{
2152 switch (pdata->phy_speed) {
2153 case SPEED_10000:
2154 xgbe_set_xgmii_speed(pdata);
2155 break;
2156
2157 case SPEED_2500:
2158 xgbe_set_gmii_2500_speed(pdata);
2159 break;
2160
2161 case SPEED_1000:
2162 xgbe_set_gmii_speed(pdata);
2163 break;
2164 }
2165}
2166
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002167static void xgbe_config_checksum_offload(struct xgbe_prv_data *pdata)
2168{
2169 if (pdata->netdev->features & NETIF_F_RXCSUM)
2170 xgbe_enable_rx_csum(pdata);
2171 else
2172 xgbe_disable_rx_csum(pdata);
2173}
2174
2175static void xgbe_config_vlan_support(struct xgbe_prv_data *pdata)
2176{
Lendacky, Thomas6e5eed02014-06-24 16:19:12 -05002177 /* Indicate that VLAN Tx CTAGs come from context descriptors */
2178 XGMAC_IOWRITE_BITS(pdata, MAC_VLANIR, CSVL, 0);
2179 XGMAC_IOWRITE_BITS(pdata, MAC_VLANIR, VLTI, 1);
2180
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002181 /* Set the current VLAN Hash Table register value */
2182 xgbe_update_vlan_hash_table(pdata);
2183
2184 if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_FILTER)
2185 xgbe_enable_rx_vlan_filtering(pdata);
2186 else
2187 xgbe_disable_rx_vlan_filtering(pdata);
2188
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002189 if (pdata->netdev->features & NETIF_F_HW_VLAN_CTAG_RX)
2190 xgbe_enable_rx_vlan_stripping(pdata);
2191 else
2192 xgbe_disable_rx_vlan_stripping(pdata);
2193}
2194
Lendacky, Thomas60265102014-09-05 18:02:30 -05002195static u64 xgbe_mmc_read(struct xgbe_prv_data *pdata, unsigned int reg_lo)
2196{
2197 bool read_hi;
2198 u64 val;
2199
2200 switch (reg_lo) {
2201 /* These registers are always 64 bit */
2202 case MMC_TXOCTETCOUNT_GB_LO:
2203 case MMC_TXOCTETCOUNT_G_LO:
2204 case MMC_RXOCTETCOUNT_GB_LO:
2205 case MMC_RXOCTETCOUNT_G_LO:
2206 read_hi = true;
2207 break;
2208
2209 default:
2210 read_hi = false;
Lendacky, Thomas3947d782015-09-30 08:52:38 -05002211 }
Lendacky, Thomas60265102014-09-05 18:02:30 -05002212
2213 val = XGMAC_IOREAD(pdata, reg_lo);
2214
2215 if (read_hi)
2216 val |= ((u64)XGMAC_IOREAD(pdata, reg_lo + 4) << 32);
2217
2218 return val;
2219}
2220
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002221static void xgbe_tx_mmc_int(struct xgbe_prv_data *pdata)
2222{
2223 struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
2224 unsigned int mmc_isr = XGMAC_IOREAD(pdata, MMC_TISR);
2225
2226 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXOCTETCOUNT_GB))
2227 stats->txoctetcount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002228 xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002229
2230 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXFRAMECOUNT_GB))
2231 stats->txframecount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002232 xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002233
2234 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXBROADCASTFRAMES_G))
2235 stats->txbroadcastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002236 xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002237
2238 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXMULTICASTFRAMES_G))
2239 stats->txmulticastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002240 xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002241
2242 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX64OCTETS_GB))
2243 stats->tx64octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002244 xgbe_mmc_read(pdata, MMC_TX64OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002245
2246 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX65TO127OCTETS_GB))
2247 stats->tx65to127octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002248 xgbe_mmc_read(pdata, MMC_TX65TO127OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002249
2250 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX128TO255OCTETS_GB))
2251 stats->tx128to255octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002252 xgbe_mmc_read(pdata, MMC_TX128TO255OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002253
2254 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX256TO511OCTETS_GB))
2255 stats->tx256to511octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002256 xgbe_mmc_read(pdata, MMC_TX256TO511OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002257
2258 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX512TO1023OCTETS_GB))
2259 stats->tx512to1023octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002260 xgbe_mmc_read(pdata, MMC_TX512TO1023OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002261
2262 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TX1024TOMAXOCTETS_GB))
2263 stats->tx1024tomaxoctets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002264 xgbe_mmc_read(pdata, MMC_TX1024TOMAXOCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002265
2266 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXUNICASTFRAMES_GB))
2267 stats->txunicastframes_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002268 xgbe_mmc_read(pdata, MMC_TXUNICASTFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002269
2270 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXMULTICASTFRAMES_GB))
2271 stats->txmulticastframes_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002272 xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002273
2274 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXBROADCASTFRAMES_GB))
2275 stats->txbroadcastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002276 xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002277
2278 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXUNDERFLOWERROR))
2279 stats->txunderflowerror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002280 xgbe_mmc_read(pdata, MMC_TXUNDERFLOWERROR_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002281
2282 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXOCTETCOUNT_G))
2283 stats->txoctetcount_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002284 xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002285
2286 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXFRAMECOUNT_G))
2287 stats->txframecount_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002288 xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002289
2290 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXPAUSEFRAMES))
2291 stats->txpauseframes +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002292 xgbe_mmc_read(pdata, MMC_TXPAUSEFRAMES_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002293
2294 if (XGMAC_GET_BITS(mmc_isr, MMC_TISR, TXVLANFRAMES_G))
2295 stats->txvlanframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002296 xgbe_mmc_read(pdata, MMC_TXVLANFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002297}
2298
2299static void xgbe_rx_mmc_int(struct xgbe_prv_data *pdata)
2300{
2301 struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
2302 unsigned int mmc_isr = XGMAC_IOREAD(pdata, MMC_RISR);
2303
2304 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXFRAMECOUNT_GB))
2305 stats->rxframecount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002306 xgbe_mmc_read(pdata, MMC_RXFRAMECOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002307
2308 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOCTETCOUNT_GB))
2309 stats->rxoctetcount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002310 xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002311
2312 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOCTETCOUNT_G))
2313 stats->rxoctetcount_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002314 xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002315
2316 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXBROADCASTFRAMES_G))
2317 stats->rxbroadcastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002318 xgbe_mmc_read(pdata, MMC_RXBROADCASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002319
2320 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXMULTICASTFRAMES_G))
2321 stats->rxmulticastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002322 xgbe_mmc_read(pdata, MMC_RXMULTICASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002323
2324 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXCRCERROR))
2325 stats->rxcrcerror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002326 xgbe_mmc_read(pdata, MMC_RXCRCERROR_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002327
2328 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXRUNTERROR))
2329 stats->rxrunterror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002330 xgbe_mmc_read(pdata, MMC_RXRUNTERROR);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002331
2332 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXJABBERERROR))
2333 stats->rxjabbererror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002334 xgbe_mmc_read(pdata, MMC_RXJABBERERROR);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002335
2336 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXUNDERSIZE_G))
2337 stats->rxundersize_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002338 xgbe_mmc_read(pdata, MMC_RXUNDERSIZE_G);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002339
2340 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOVERSIZE_G))
2341 stats->rxoversize_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002342 xgbe_mmc_read(pdata, MMC_RXOVERSIZE_G);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002343
2344 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX64OCTETS_GB))
2345 stats->rx64octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002346 xgbe_mmc_read(pdata, MMC_RX64OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002347
2348 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX65TO127OCTETS_GB))
2349 stats->rx65to127octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002350 xgbe_mmc_read(pdata, MMC_RX65TO127OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002351
2352 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX128TO255OCTETS_GB))
2353 stats->rx128to255octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002354 xgbe_mmc_read(pdata, MMC_RX128TO255OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002355
2356 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX256TO511OCTETS_GB))
2357 stats->rx256to511octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002358 xgbe_mmc_read(pdata, MMC_RX256TO511OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002359
2360 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX512TO1023OCTETS_GB))
2361 stats->rx512to1023octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002362 xgbe_mmc_read(pdata, MMC_RX512TO1023OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002363
2364 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RX1024TOMAXOCTETS_GB))
2365 stats->rx1024tomaxoctets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002366 xgbe_mmc_read(pdata, MMC_RX1024TOMAXOCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002367
2368 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXUNICASTFRAMES_G))
2369 stats->rxunicastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002370 xgbe_mmc_read(pdata, MMC_RXUNICASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002371
2372 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXLENGTHERROR))
2373 stats->rxlengtherror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002374 xgbe_mmc_read(pdata, MMC_RXLENGTHERROR_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002375
2376 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXOUTOFRANGETYPE))
2377 stats->rxoutofrangetype +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002378 xgbe_mmc_read(pdata, MMC_RXOUTOFRANGETYPE_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002379
2380 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXPAUSEFRAMES))
2381 stats->rxpauseframes +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002382 xgbe_mmc_read(pdata, MMC_RXPAUSEFRAMES_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002383
2384 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXFIFOOVERFLOW))
2385 stats->rxfifooverflow +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002386 xgbe_mmc_read(pdata, MMC_RXFIFOOVERFLOW_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002387
2388 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXVLANFRAMES_GB))
2389 stats->rxvlanframes_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002390 xgbe_mmc_read(pdata, MMC_RXVLANFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002391
2392 if (XGMAC_GET_BITS(mmc_isr, MMC_RISR, RXWATCHDOGERROR))
2393 stats->rxwatchdogerror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002394 xgbe_mmc_read(pdata, MMC_RXWATCHDOGERROR);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002395}
2396
2397static void xgbe_read_mmc_stats(struct xgbe_prv_data *pdata)
2398{
2399 struct xgbe_mmc_stats *stats = &pdata->mmc_stats;
2400
2401 /* Freeze counters */
2402 XGMAC_IOWRITE_BITS(pdata, MMC_CR, MCF, 1);
2403
2404 stats->txoctetcount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002405 xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002406
2407 stats->txframecount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002408 xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002409
2410 stats->txbroadcastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002411 xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002412
2413 stats->txmulticastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002414 xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002415
2416 stats->tx64octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002417 xgbe_mmc_read(pdata, MMC_TX64OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002418
2419 stats->tx65to127octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002420 xgbe_mmc_read(pdata, MMC_TX65TO127OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002421
2422 stats->tx128to255octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002423 xgbe_mmc_read(pdata, MMC_TX128TO255OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002424
2425 stats->tx256to511octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002426 xgbe_mmc_read(pdata, MMC_TX256TO511OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002427
2428 stats->tx512to1023octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002429 xgbe_mmc_read(pdata, MMC_TX512TO1023OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002430
2431 stats->tx1024tomaxoctets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002432 xgbe_mmc_read(pdata, MMC_TX1024TOMAXOCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002433
2434 stats->txunicastframes_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002435 xgbe_mmc_read(pdata, MMC_TXUNICASTFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002436
2437 stats->txmulticastframes_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002438 xgbe_mmc_read(pdata, MMC_TXMULTICASTFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002439
2440 stats->txbroadcastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002441 xgbe_mmc_read(pdata, MMC_TXBROADCASTFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002442
2443 stats->txunderflowerror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002444 xgbe_mmc_read(pdata, MMC_TXUNDERFLOWERROR_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002445
2446 stats->txoctetcount_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002447 xgbe_mmc_read(pdata, MMC_TXOCTETCOUNT_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002448
2449 stats->txframecount_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002450 xgbe_mmc_read(pdata, MMC_TXFRAMECOUNT_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002451
2452 stats->txpauseframes +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002453 xgbe_mmc_read(pdata, MMC_TXPAUSEFRAMES_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002454
2455 stats->txvlanframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002456 xgbe_mmc_read(pdata, MMC_TXVLANFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002457
2458 stats->rxframecount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002459 xgbe_mmc_read(pdata, MMC_RXFRAMECOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002460
2461 stats->rxoctetcount_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002462 xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002463
2464 stats->rxoctetcount_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002465 xgbe_mmc_read(pdata, MMC_RXOCTETCOUNT_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002466
2467 stats->rxbroadcastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002468 xgbe_mmc_read(pdata, MMC_RXBROADCASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002469
2470 stats->rxmulticastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002471 xgbe_mmc_read(pdata, MMC_RXMULTICASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002472
2473 stats->rxcrcerror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002474 xgbe_mmc_read(pdata, MMC_RXCRCERROR_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002475
2476 stats->rxrunterror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002477 xgbe_mmc_read(pdata, MMC_RXRUNTERROR);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002478
2479 stats->rxjabbererror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002480 xgbe_mmc_read(pdata, MMC_RXJABBERERROR);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002481
2482 stats->rxundersize_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002483 xgbe_mmc_read(pdata, MMC_RXUNDERSIZE_G);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002484
2485 stats->rxoversize_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002486 xgbe_mmc_read(pdata, MMC_RXOVERSIZE_G);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002487
2488 stats->rx64octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002489 xgbe_mmc_read(pdata, MMC_RX64OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002490
2491 stats->rx65to127octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002492 xgbe_mmc_read(pdata, MMC_RX65TO127OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002493
2494 stats->rx128to255octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002495 xgbe_mmc_read(pdata, MMC_RX128TO255OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002496
2497 stats->rx256to511octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002498 xgbe_mmc_read(pdata, MMC_RX256TO511OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002499
2500 stats->rx512to1023octets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002501 xgbe_mmc_read(pdata, MMC_RX512TO1023OCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002502
2503 stats->rx1024tomaxoctets_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002504 xgbe_mmc_read(pdata, MMC_RX1024TOMAXOCTETS_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002505
2506 stats->rxunicastframes_g +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002507 xgbe_mmc_read(pdata, MMC_RXUNICASTFRAMES_G_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002508
2509 stats->rxlengtherror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002510 xgbe_mmc_read(pdata, MMC_RXLENGTHERROR_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002511
2512 stats->rxoutofrangetype +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002513 xgbe_mmc_read(pdata, MMC_RXOUTOFRANGETYPE_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002514
2515 stats->rxpauseframes +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002516 xgbe_mmc_read(pdata, MMC_RXPAUSEFRAMES_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002517
2518 stats->rxfifooverflow +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002519 xgbe_mmc_read(pdata, MMC_RXFIFOOVERFLOW_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002520
2521 stats->rxvlanframes_gb +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002522 xgbe_mmc_read(pdata, MMC_RXVLANFRAMES_GB_LO);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002523
2524 stats->rxwatchdogerror +=
Lendacky, Thomas60265102014-09-05 18:02:30 -05002525 xgbe_mmc_read(pdata, MMC_RXWATCHDOGERROR);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002526
2527 /* Un-freeze counters */
2528 XGMAC_IOWRITE_BITS(pdata, MMC_CR, MCF, 0);
2529}
2530
2531static void xgbe_config_mmc(struct xgbe_prv_data *pdata)
2532{
2533 /* Set counters to reset on read */
2534 XGMAC_IOWRITE_BITS(pdata, MMC_CR, ROR, 1);
2535
2536 /* Reset the counters */
2537 XGMAC_IOWRITE_BITS(pdata, MMC_CR, CR, 1);
2538}
2539
Lendacky, Thomas16edd342014-11-20 11:03:32 -06002540static void xgbe_prepare_tx_stop(struct xgbe_prv_data *pdata,
2541 struct xgbe_channel *channel)
2542{
2543 unsigned int tx_dsr, tx_pos, tx_qidx;
2544 unsigned int tx_status;
2545 unsigned long tx_timeout;
2546
2547 /* Calculate the status register to read and the position within */
2548 if (channel->queue_index < DMA_DSRX_FIRST_QUEUE) {
2549 tx_dsr = DMA_DSR0;
2550 tx_pos = (channel->queue_index * DMA_DSR_Q_WIDTH) +
2551 DMA_DSR0_TPS_START;
2552 } else {
2553 tx_qidx = channel->queue_index - DMA_DSRX_FIRST_QUEUE;
2554
2555 tx_dsr = DMA_DSR1 + ((tx_qidx / DMA_DSRX_QPR) * DMA_DSRX_INC);
2556 tx_pos = ((tx_qidx % DMA_DSRX_QPR) * DMA_DSR_Q_WIDTH) +
2557 DMA_DSRX_TPS_START;
2558 }
2559
2560 /* The Tx engine cannot be stopped if it is actively processing
2561 * descriptors. Wait for the Tx engine to enter the stopped or
2562 * suspended state. Don't wait forever though...
2563 */
2564 tx_timeout = jiffies + (XGBE_DMA_STOP_TIMEOUT * HZ);
2565 while (time_before(jiffies, tx_timeout)) {
2566 tx_status = XGMAC_IOREAD(pdata, tx_dsr);
2567 tx_status = GET_BITS(tx_status, tx_pos, DMA_DSR_TPS_WIDTH);
2568 if ((tx_status == DMA_TPS_STOPPED) ||
2569 (tx_status == DMA_TPS_SUSPENDED))
2570 break;
2571
2572 usleep_range(500, 1000);
2573 }
2574
2575 if (!time_before(jiffies, tx_timeout))
2576 netdev_info(pdata->netdev,
2577 "timed out waiting for Tx DMA channel %u to stop\n",
2578 channel->queue_index);
2579}
2580
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002581static void xgbe_enable_tx(struct xgbe_prv_data *pdata)
2582{
2583 struct xgbe_channel *channel;
2584 unsigned int i;
2585
2586 /* Enable each Tx DMA channel */
2587 channel = pdata->channel;
2588 for (i = 0; i < pdata->channel_count; i++, channel++) {
2589 if (!channel->tx_ring)
2590 break;
2591
2592 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 1);
2593 }
2594
2595 /* Enable each Tx queue */
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002596 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002597 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TXQEN,
2598 MTL_Q_ENABLED);
2599
2600 /* Enable MAC Tx */
2601 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 1);
2602}
2603
2604static void xgbe_disable_tx(struct xgbe_prv_data *pdata)
2605{
2606 struct xgbe_channel *channel;
2607 unsigned int i;
2608
Lendacky, Thomas16edd342014-11-20 11:03:32 -06002609 /* Prepare for Tx DMA channel stop */
2610 channel = pdata->channel;
2611 for (i = 0; i < pdata->channel_count; i++, channel++) {
2612 if (!channel->tx_ring)
2613 break;
2614
2615 xgbe_prepare_tx_stop(pdata, channel);
2616 }
2617
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002618 /* Disable MAC Tx */
2619 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 0);
2620
2621 /* Disable each Tx queue */
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002622 for (i = 0; i < pdata->tx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002623 XGMAC_MTL_IOWRITE_BITS(pdata, i, MTL_Q_TQOMR, TXQEN, 0);
2624
2625 /* Disable each Tx DMA channel */
2626 channel = pdata->channel;
2627 for (i = 0; i < pdata->channel_count; i++, channel++) {
2628 if (!channel->tx_ring)
2629 break;
2630
2631 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 0);
2632 }
2633}
2634
2635static void xgbe_enable_rx(struct xgbe_prv_data *pdata)
2636{
2637 struct xgbe_channel *channel;
2638 unsigned int reg_val, i;
2639
2640 /* Enable each Rx DMA channel */
2641 channel = pdata->channel;
2642 for (i = 0; i < pdata->channel_count; i++, channel++) {
2643 if (!channel->rx_ring)
2644 break;
2645
2646 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 1);
2647 }
2648
2649 /* Enable each Rx queue */
2650 reg_val = 0;
Lendacky, Thomas853eb162014-07-29 08:57:31 -05002651 for (i = 0; i < pdata->rx_q_count; i++)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002652 reg_val |= (0x02 << (i << 1));
2653 XGMAC_IOWRITE(pdata, MAC_RQC0R, reg_val);
2654
2655 /* Enable MAC Rx */
2656 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, DCRCC, 1);
2657 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, CST, 1);
2658 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, ACS, 1);
2659 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, RE, 1);
2660}
2661
2662static void xgbe_disable_rx(struct xgbe_prv_data *pdata)
2663{
2664 struct xgbe_channel *channel;
2665 unsigned int i;
2666
2667 /* Disable MAC Rx */
2668 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, DCRCC, 0);
2669 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, CST, 0);
2670 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, ACS, 0);
2671 XGMAC_IOWRITE_BITS(pdata, MAC_RCR, RE, 0);
2672
2673 /* Disable each Rx queue */
2674 XGMAC_IOWRITE(pdata, MAC_RQC0R, 0);
2675
2676 /* Disable each Rx DMA channel */
2677 channel = pdata->channel;
2678 for (i = 0; i < pdata->channel_count; i++, channel++) {
2679 if (!channel->rx_ring)
2680 break;
2681
2682 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 0);
2683 }
2684}
2685
2686static void xgbe_powerup_tx(struct xgbe_prv_data *pdata)
2687{
2688 struct xgbe_channel *channel;
2689 unsigned int i;
2690
2691 /* Enable each Tx DMA channel */
2692 channel = pdata->channel;
2693 for (i = 0; i < pdata->channel_count; i++, channel++) {
2694 if (!channel->tx_ring)
2695 break;
2696
2697 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 1);
2698 }
2699
2700 /* Enable MAC Tx */
2701 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 1);
2702}
2703
2704static void xgbe_powerdown_tx(struct xgbe_prv_data *pdata)
2705{
2706 struct xgbe_channel *channel;
2707 unsigned int i;
2708
Lendacky, Thomas16edd342014-11-20 11:03:32 -06002709 /* Prepare for Tx DMA channel stop */
2710 channel = pdata->channel;
2711 for (i = 0; i < pdata->channel_count; i++, channel++) {
2712 if (!channel->tx_ring)
2713 break;
2714
2715 xgbe_prepare_tx_stop(pdata, channel);
2716 }
2717
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002718 /* Disable MAC Tx */
2719 XGMAC_IOWRITE_BITS(pdata, MAC_TCR, TE, 0);
2720
2721 /* Disable each Tx DMA channel */
2722 channel = pdata->channel;
2723 for (i = 0; i < pdata->channel_count; i++, channel++) {
2724 if (!channel->tx_ring)
2725 break;
2726
2727 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_TCR, ST, 0);
2728 }
2729}
2730
2731static void xgbe_powerup_rx(struct xgbe_prv_data *pdata)
2732{
2733 struct xgbe_channel *channel;
2734 unsigned int i;
2735
2736 /* Enable each Rx DMA channel */
2737 channel = pdata->channel;
2738 for (i = 0; i < pdata->channel_count; i++, channel++) {
2739 if (!channel->rx_ring)
2740 break;
2741
2742 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 1);
2743 }
2744}
2745
2746static void xgbe_powerdown_rx(struct xgbe_prv_data *pdata)
2747{
2748 struct xgbe_channel *channel;
2749 unsigned int i;
2750
2751 /* Disable each Rx DMA channel */
2752 channel = pdata->channel;
2753 for (i = 0; i < pdata->channel_count; i++, channel++) {
2754 if (!channel->rx_ring)
2755 break;
2756
2757 XGMAC_DMA_IOWRITE_BITS(channel, DMA_CH_RCR, SR, 0);
2758 }
2759}
2760
2761static int xgbe_init(struct xgbe_prv_data *pdata)
2762{
2763 struct xgbe_desc_if *desc_if = &pdata->desc_if;
2764 int ret;
2765
2766 DBGPR("-->xgbe_init\n");
2767
2768 /* Flush Tx queues */
2769 ret = xgbe_flush_tx_queues(pdata);
2770 if (ret)
2771 return ret;
2772
2773 /*
2774 * Initialize DMA related features
2775 */
2776 xgbe_config_dma_bus(pdata);
2777 xgbe_config_dma_cache(pdata);
2778 xgbe_config_osp_mode(pdata);
2779 xgbe_config_pblx8(pdata);
2780 xgbe_config_tx_pbl_val(pdata);
2781 xgbe_config_rx_pbl_val(pdata);
2782 xgbe_config_rx_coalesce(pdata);
2783 xgbe_config_tx_coalesce(pdata);
2784 xgbe_config_rx_buffer_size(pdata);
2785 xgbe_config_tso_mode(pdata);
Lendacky, Thomas174fd252014-11-04 16:06:50 -06002786 xgbe_config_sph_mode(pdata);
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002787 xgbe_config_rss(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002788 desc_if->wrapper_tx_desc_init(pdata);
2789 desc_if->wrapper_rx_desc_init(pdata);
2790 xgbe_enable_dma_interrupts(pdata);
2791
2792 /*
2793 * Initialize MTL related features
2794 */
2795 xgbe_config_mtl_mode(pdata);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002796 xgbe_config_queue_mapping(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002797 xgbe_config_tsf_mode(pdata, pdata->tx_sf_mode);
2798 xgbe_config_rsf_mode(pdata, pdata->rx_sf_mode);
2799 xgbe_config_tx_threshold(pdata, pdata->tx_threshold);
2800 xgbe_config_rx_threshold(pdata, pdata->rx_threshold);
2801 xgbe_config_tx_fifo_size(pdata);
2802 xgbe_config_rx_fifo_size(pdata);
2803 xgbe_config_flow_control_threshold(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002804 /*TODO: Error Packet and undersized good Packet forwarding enable
2805 (FEP and FUP)
2806 */
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002807 xgbe_config_dcb_tc(pdata);
2808 xgbe_config_dcb_pfc(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002809 xgbe_enable_mtl_interrupts(pdata);
2810
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002811 /*
2812 * Initialize MAC related features
2813 */
2814 xgbe_config_mac_address(pdata);
Lendacky, Thomasb8763822015-04-09 12:11:57 -05002815 xgbe_config_rx_mode(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002816 xgbe_config_jumbo_enable(pdata);
2817 xgbe_config_flow_control(pdata);
Lendacky, Thomas916102c2015-01-16 12:46:45 -06002818 xgbe_config_mac_speed(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002819 xgbe_config_checksum_offload(pdata);
2820 xgbe_config_vlan_support(pdata);
2821 xgbe_config_mmc(pdata);
2822 xgbe_enable_mac_interrupts(pdata);
2823
2824 DBGPR("<--xgbe_init\n");
2825
2826 return 0;
2827}
2828
2829void xgbe_init_function_ptrs_dev(struct xgbe_hw_if *hw_if)
2830{
2831 DBGPR("-->xgbe_init_function_ptrs\n");
2832
2833 hw_if->tx_complete = xgbe_tx_complete;
2834
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002835 hw_if->set_mac_address = xgbe_set_mac_address;
Lendacky, Thomasb8763822015-04-09 12:11:57 -05002836 hw_if->config_rx_mode = xgbe_config_rx_mode;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002837
2838 hw_if->enable_rx_csum = xgbe_enable_rx_csum;
2839 hw_if->disable_rx_csum = xgbe_disable_rx_csum;
2840
2841 hw_if->enable_rx_vlan_stripping = xgbe_enable_rx_vlan_stripping;
2842 hw_if->disable_rx_vlan_stripping = xgbe_disable_rx_vlan_stripping;
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05002843 hw_if->enable_rx_vlan_filtering = xgbe_enable_rx_vlan_filtering;
2844 hw_if->disable_rx_vlan_filtering = xgbe_disable_rx_vlan_filtering;
2845 hw_if->update_vlan_hash_table = xgbe_update_vlan_hash_table;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002846
2847 hw_if->read_mmd_regs = xgbe_read_mmd_regs;
2848 hw_if->write_mmd_regs = xgbe_write_mmd_regs;
2849
2850 hw_if->set_gmii_speed = xgbe_set_gmii_speed;
2851 hw_if->set_gmii_2500_speed = xgbe_set_gmii_2500_speed;
2852 hw_if->set_xgmii_speed = xgbe_set_xgmii_speed;
2853
2854 hw_if->enable_tx = xgbe_enable_tx;
2855 hw_if->disable_tx = xgbe_disable_tx;
2856 hw_if->enable_rx = xgbe_enable_rx;
2857 hw_if->disable_rx = xgbe_disable_rx;
2858
2859 hw_if->powerup_tx = xgbe_powerup_tx;
2860 hw_if->powerdown_tx = xgbe_powerdown_tx;
2861 hw_if->powerup_rx = xgbe_powerup_rx;
2862 hw_if->powerdown_rx = xgbe_powerdown_rx;
2863
Lendacky, Thomasa9d41982014-11-04 16:06:32 -06002864 hw_if->dev_xmit = xgbe_dev_xmit;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002865 hw_if->dev_read = xgbe_dev_read;
2866 hw_if->enable_int = xgbe_enable_int;
2867 hw_if->disable_int = xgbe_disable_int;
2868 hw_if->init = xgbe_init;
2869 hw_if->exit = xgbe_exit;
2870
2871 /* Descriptor related Sequences have to be initialized here */
2872 hw_if->tx_desc_init = xgbe_tx_desc_init;
2873 hw_if->rx_desc_init = xgbe_rx_desc_init;
2874 hw_if->tx_desc_reset = xgbe_tx_desc_reset;
2875 hw_if->rx_desc_reset = xgbe_rx_desc_reset;
2876 hw_if->is_last_desc = xgbe_is_last_desc;
2877 hw_if->is_context_desc = xgbe_is_context_desc;
Lendacky, Thomas16958a22014-11-20 11:04:08 -06002878 hw_if->tx_start_xmit = xgbe_tx_start_xmit;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002879
2880 /* For FLOW ctrl */
2881 hw_if->config_tx_flow_control = xgbe_config_tx_flow_control;
2882 hw_if->config_rx_flow_control = xgbe_config_rx_flow_control;
2883
2884 /* For RX coalescing */
2885 hw_if->config_rx_coalesce = xgbe_config_rx_coalesce;
2886 hw_if->config_tx_coalesce = xgbe_config_tx_coalesce;
2887 hw_if->usec_to_riwt = xgbe_usec_to_riwt;
2888 hw_if->riwt_to_usec = xgbe_riwt_to_usec;
2889
2890 /* For RX and TX threshold config */
2891 hw_if->config_rx_threshold = xgbe_config_rx_threshold;
2892 hw_if->config_tx_threshold = xgbe_config_tx_threshold;
2893
2894 /* For RX and TX Store and Forward Mode config */
2895 hw_if->config_rsf_mode = xgbe_config_rsf_mode;
2896 hw_if->config_tsf_mode = xgbe_config_tsf_mode;
2897
2898 /* For TX DMA Operating on Second Frame config */
2899 hw_if->config_osp_mode = xgbe_config_osp_mode;
2900
2901 /* For RX and TX PBL config */
2902 hw_if->config_rx_pbl_val = xgbe_config_rx_pbl_val;
2903 hw_if->get_rx_pbl_val = xgbe_get_rx_pbl_val;
2904 hw_if->config_tx_pbl_val = xgbe_config_tx_pbl_val;
2905 hw_if->get_tx_pbl_val = xgbe_get_tx_pbl_val;
2906 hw_if->config_pblx8 = xgbe_config_pblx8;
2907
2908 /* For MMC statistics support */
2909 hw_if->tx_mmc_int = xgbe_tx_mmc_int;
2910 hw_if->rx_mmc_int = xgbe_rx_mmc_int;
2911 hw_if->read_mmc_stats = xgbe_read_mmc_stats;
2912
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002913 /* For PTP config */
2914 hw_if->config_tstamp = xgbe_config_tstamp;
2915 hw_if->update_tstamp_addend = xgbe_update_tstamp_addend;
2916 hw_if->set_tstamp_time = xgbe_set_tstamp_time;
2917 hw_if->get_tstamp_time = xgbe_get_tstamp_time;
2918 hw_if->get_tx_tstamp = xgbe_get_tx_tstamp;
2919
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05002920 /* For Data Center Bridging config */
2921 hw_if->config_dcb_tc = xgbe_config_dcb_tc;
2922 hw_if->config_dcb_pfc = xgbe_config_dcb_pfc;
2923
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002924 /* For Receive Side Scaling */
2925 hw_if->enable_rss = xgbe_enable_rss;
2926 hw_if->disable_rss = xgbe_disable_rss;
Lendacky, Thomasf6ac8622014-11-04 16:07:23 -06002927 hw_if->set_rss_hash_key = xgbe_set_rss_hash_key;
2928 hw_if->set_rss_lookup_table = xgbe_set_rss_lookup_table;
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002929
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002930 DBGPR("<--xgbe_init_function_ptrs\n");
2931}