blob: 5ea9f9070cf376fcb1e3d1a46032f5c7ade02c76 [file] [log] [blame]
Laurent Pinchart1c4b5f42018-04-22 17:33:20 -04001/* SPDX-License-Identifier: GPL-2.0 */
Laurent Pinchart26e0ca22013-06-04 11:22:30 -03002/*
3 * vsp1_regs.h -- R-Car VSP1 Registers Definitions
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 *
7 * Contact: Laurent Pinchart (laurent.pinchart@ideasonboard.com)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -03008 */
9
10#ifndef __VSP1_REGS_H__
11#define __VSP1_REGS_H__
12
13/* -----------------------------------------------------------------------------
14 * General Control Registers
15 */
16
17#define VI6_CMD(n) (0x0000 + (n) * 4)
Laurent Pincharteaf4bfa2017-05-29 13:41:31 +030018#define VI6_CMD_UPDHDR (1 << 4)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -030019#define VI6_CMD_STRCMD (1 << 0)
20
21#define VI6_CLK_DCSWT 0x0018
22#define VI6_CLK_DCSWT_CSTPW_MASK (0xff << 8)
23#define VI6_CLK_DCSWT_CSTPW_SHIFT 8
24#define VI6_CLK_DCSWT_CSTRW_MASK (0xff << 0)
25#define VI6_CLK_DCSWT_CSTRW_SHIFT 0
26
27#define VI6_SRESET 0x0028
28#define VI6_SRESET_SRTS(n) (1 << (n))
29
30#define VI6_STATUS 0x0038
31#define VI6_STATUS_SYS_ACT(n) (1 << ((n) + 8))
32
33#define VI6_WPF_IRQ_ENB(n) (0x0048 + (n) * 12)
34#define VI6_WFP_IRQ_ENB_DFEE (1 << 1)
35#define VI6_WFP_IRQ_ENB_FREE (1 << 0)
36
37#define VI6_WPF_IRQ_STA(n) (0x004c + (n) * 12)
38#define VI6_WFP_IRQ_STA_DFE (1 << 1)
39#define VI6_WFP_IRQ_STA_FRE (1 << 0)
40
41#define VI6_DISP_IRQ_ENB 0x0078
42#define VI6_DISP_IRQ_ENB_DSTE (1 << 8)
43#define VI6_DISP_IRQ_ENB_MAEE (1 << 5)
Nobuhiro Iwamatsu59a79542015-01-07 04:37:53 -030044#define VI6_DISP_IRQ_ENB_LNEE(n) (1 << (n))
Laurent Pinchart26e0ca22013-06-04 11:22:30 -030045
46#define VI6_DISP_IRQ_STA 0x007c
Laurent Pinchart5dc1e5f2015-09-10 04:55:46 -030047#define VI6_DISP_IRQ_STA_DST (1 << 8)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -030048#define VI6_DISP_IRQ_STA_MAE (1 << 5)
Nobuhiro Iwamatsu533ab222015-01-07 04:37:54 -030049#define VI6_DISP_IRQ_STA_LNE(n) (1 << (n))
Laurent Pinchart26e0ca22013-06-04 11:22:30 -030050
51#define VI6_WPF_LINE_COUNT(n) (0x0084 + (n) * 4)
52#define VI6_WPF_LINE_COUNT_MASK (0x1fffff << 0)
53
54/* -----------------------------------------------------------------------------
55 * Display List Control Registers
56 */
57
58#define VI6_DL_CTRL 0x0100
59#define VI6_DL_CTRL_AR_WAIT_MASK (0xffff << 16)
60#define VI6_DL_CTRL_AR_WAIT_SHIFT 16
61#define VI6_DL_CTRL_DC2 (1 << 12)
62#define VI6_DL_CTRL_DC1 (1 << 8)
63#define VI6_DL_CTRL_DC0 (1 << 4)
64#define VI6_DL_CTRL_CFM0 (1 << 2)
65#define VI6_DL_CTRL_NH0 (1 << 1)
66#define VI6_DL_CTRL_DLE (1 << 0)
67
68#define VI6_DL_HDR_ADDR(n) (0x0104 + (n) * 4)
69
70#define VI6_DL_SWAP 0x0114
71#define VI6_DL_SWAP_LWS (1 << 2)
72#define VI6_DL_SWAP_WDS (1 << 1)
73#define VI6_DL_SWAP_BTS (1 << 0)
74
Kieran Bingham7d630c42018-08-03 07:37:27 -040075#define VI6_DL_EXT_CTRL(n) (0x011c + (n) * 36)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -030076#define VI6_DL_EXT_CTRL_NWE (1 << 16)
77#define VI6_DL_EXT_CTRL_POLINT_MASK (0x3f << 8)
78#define VI6_DL_EXT_CTRL_POLINT_SHIFT 8
79#define VI6_DL_EXT_CTRL_DLPRI (1 << 5)
80#define VI6_DL_EXT_CTRL_EXPRI (1 << 4)
81#define VI6_DL_EXT_CTRL_EXT (1 << 0)
82
83#define VI6_DL_BODY_SIZE 0x0120
84#define VI6_DL_BODY_SIZE_UPD (1 << 24)
85#define VI6_DL_BODY_SIZE_BS_MASK (0x1ffff << 0)
86#define VI6_DL_BODY_SIZE_BS_SHIFT 0
87
88/* -----------------------------------------------------------------------------
89 * RPF Control Registers
90 */
91
92#define VI6_RPF_OFFSET 0x100
93
94#define VI6_RPF_SRC_BSIZE 0x0300
95#define VI6_RPF_SRC_BSIZE_BHSIZE_MASK (0x1fff << 16)
96#define VI6_RPF_SRC_BSIZE_BHSIZE_SHIFT 16
97#define VI6_RPF_SRC_BSIZE_BVSIZE_MASK (0x1fff << 0)
98#define VI6_RPF_SRC_BSIZE_BVSIZE_SHIFT 0
99
100#define VI6_RPF_SRC_ESIZE 0x0304
101#define VI6_RPF_SRC_ESIZE_EHSIZE_MASK (0x1fff << 16)
102#define VI6_RPF_SRC_ESIZE_EHSIZE_SHIFT 16
103#define VI6_RPF_SRC_ESIZE_EVSIZE_MASK (0x1fff << 0)
104#define VI6_RPF_SRC_ESIZE_EVSIZE_SHIFT 0
105
106#define VI6_RPF_INFMT 0x0308
107#define VI6_RPF_INFMT_VIR (1 << 28)
108#define VI6_RPF_INFMT_CIPM (1 << 16)
109#define VI6_RPF_INFMT_SPYCS (1 << 15)
110#define VI6_RPF_INFMT_SPUVS (1 << 14)
111#define VI6_RPF_INFMT_CEXT_ZERO (0 << 12)
112#define VI6_RPF_INFMT_CEXT_EXT (1 << 12)
113#define VI6_RPF_INFMT_CEXT_ONE (2 << 12)
114#define VI6_RPF_INFMT_CEXT_MASK (3 << 12)
115#define VI6_RPF_INFMT_RDTM_BT601 (0 << 9)
116#define VI6_RPF_INFMT_RDTM_BT601_EXT (1 << 9)
117#define VI6_RPF_INFMT_RDTM_BT709 (2 << 9)
118#define VI6_RPF_INFMT_RDTM_BT709_EXT (3 << 9)
119#define VI6_RPF_INFMT_RDTM_MASK (7 << 9)
120#define VI6_RPF_INFMT_CSC (1 << 8)
121#define VI6_RPF_INFMT_RDFMT_MASK (0x7f << 0)
122#define VI6_RPF_INFMT_RDFMT_SHIFT 0
123
124#define VI6_RPF_DSWAP 0x030c
125#define VI6_RPF_DSWAP_A_LLS (1 << 11)
126#define VI6_RPF_DSWAP_A_LWS (1 << 10)
127#define VI6_RPF_DSWAP_A_WDS (1 << 9)
128#define VI6_RPF_DSWAP_A_BTS (1 << 8)
129#define VI6_RPF_DSWAP_P_LLS (1 << 3)
130#define VI6_RPF_DSWAP_P_LWS (1 << 2)
131#define VI6_RPF_DSWAP_P_WDS (1 << 1)
132#define VI6_RPF_DSWAP_P_BTS (1 << 0)
133
134#define VI6_RPF_LOC 0x0310
135#define VI6_RPF_LOC_HCOORD_MASK (0x1fff << 16)
136#define VI6_RPF_LOC_HCOORD_SHIFT 16
137#define VI6_RPF_LOC_VCOORD_MASK (0x1fff << 0)
138#define VI6_RPF_LOC_VCOORD_SHIFT 0
139
140#define VI6_RPF_ALPH_SEL 0x0314
141#define VI6_RPF_ALPH_SEL_ASEL_PACKED (0 << 28)
142#define VI6_RPF_ALPH_SEL_ASEL_8B_PLANE (1 << 28)
143#define VI6_RPF_ALPH_SEL_ASEL_SELECT (2 << 28)
144#define VI6_RPF_ALPH_SEL_ASEL_1B_PLANE (3 << 28)
145#define VI6_RPF_ALPH_SEL_ASEL_FIXED (4 << 28)
146#define VI6_RPF_ALPH_SEL_ASEL_MASK (7 << 28)
147#define VI6_RPF_ALPH_SEL_ASEL_SHIFT 28
148#define VI6_RPF_ALPH_SEL_IROP_MASK (0xf << 24)
149#define VI6_RPF_ALPH_SEL_IROP_SHIFT 24
150#define VI6_RPF_ALPH_SEL_BSEL (1 << 23)
151#define VI6_RPF_ALPH_SEL_AEXT_ZERO (0 << 18)
152#define VI6_RPF_ALPH_SEL_AEXT_EXT (1 << 18)
153#define VI6_RPF_ALPH_SEL_AEXT_ONE (2 << 18)
154#define VI6_RPF_ALPH_SEL_AEXT_MASK (3 << 18)
Laurent Pinchart04d983f2016-05-15 18:15:47 -0300155#define VI6_RPF_ALPH_SEL_ALPHA1_MASK (0xff << 8)
156#define VI6_RPF_ALPH_SEL_ALPHA1_SHIFT 8
157#define VI6_RPF_ALPH_SEL_ALPHA0_MASK (0xff << 0)
158#define VI6_RPF_ALPH_SEL_ALPHA0_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300159
160#define VI6_RPF_VRTCOL_SET 0x0318
161#define VI6_RPF_VRTCOL_SET_LAYA_MASK (0xff << 24)
162#define VI6_RPF_VRTCOL_SET_LAYA_SHIFT 24
163#define VI6_RPF_VRTCOL_SET_LAYR_MASK (0xff << 16)
164#define VI6_RPF_VRTCOL_SET_LAYR_SHIFT 16
165#define VI6_RPF_VRTCOL_SET_LAYG_MASK (0xff << 8)
166#define VI6_RPF_VRTCOL_SET_LAYG_SHIFT 8
167#define VI6_RPF_VRTCOL_SET_LAYB_MASK (0xff << 0)
168#define VI6_RPF_VRTCOL_SET_LAYB_SHIFT 0
169
170#define VI6_RPF_MSK_CTRL 0x031c
171#define VI6_RPF_MSK_CTRL_MSK_EN (1 << 24)
172#define VI6_RPF_MSK_CTRL_MGR_MASK (0xff << 16)
173#define VI6_RPF_MSK_CTRL_MGR_SHIFT 16
174#define VI6_RPF_MSK_CTRL_MGG_MASK (0xff << 8)
175#define VI6_RPF_MSK_CTRL_MGG_SHIFT 8
176#define VI6_RPF_MSK_CTRL_MGB_MASK (0xff << 0)
177#define VI6_RPF_MSK_CTRL_MGB_SHIFT 0
178
179#define VI6_RPF_MSK_SET0 0x0320
180#define VI6_RPF_MSK_SET1 0x0324
181#define VI6_RPF_MSK_SET_MSA_MASK (0xff << 24)
182#define VI6_RPF_MSK_SET_MSA_SHIFT 24
183#define VI6_RPF_MSK_SET_MSR_MASK (0xff << 16)
184#define VI6_RPF_MSK_SET_MSR_SHIFT 16
185#define VI6_RPF_MSK_SET_MSG_MASK (0xff << 8)
186#define VI6_RPF_MSK_SET_MSG_SHIFT 8
187#define VI6_RPF_MSK_SET_MSB_MASK (0xff << 0)
188#define VI6_RPF_MSK_SET_MSB_SHIFT 0
189
190#define VI6_RPF_CKEY_CTRL 0x0328
191#define VI6_RPF_CKEY_CTRL_CV (1 << 4)
192#define VI6_RPF_CKEY_CTRL_SAPE1 (1 << 1)
193#define VI6_RPF_CKEY_CTRL_SAPE0 (1 << 0)
194
195#define VI6_RPF_CKEY_SET0 0x032c
196#define VI6_RPF_CKEY_SET1 0x0330
197#define VI6_RPF_CKEY_SET_AP_MASK (0xff << 24)
198#define VI6_RPF_CKEY_SET_AP_SHIFT 24
199#define VI6_RPF_CKEY_SET_R_MASK (0xff << 16)
200#define VI6_RPF_CKEY_SET_R_SHIFT 16
201#define VI6_RPF_CKEY_SET_GY_MASK (0xff << 8)
202#define VI6_RPF_CKEY_SET_GY_SHIFT 8
203#define VI6_RPF_CKEY_SET_B_MASK (0xff << 0)
204#define VI6_RPF_CKEY_SET_B_SHIFT 0
205
206#define VI6_RPF_SRCM_PSTRIDE 0x0334
207#define VI6_RPF_SRCM_PSTRIDE_Y_SHIFT 16
208#define VI6_RPF_SRCM_PSTRIDE_C_SHIFT 0
209
210#define VI6_RPF_SRCM_ASTRIDE 0x0338
211#define VI6_RPF_SRCM_PSTRIDE_A_SHIFT 0
212
213#define VI6_RPF_SRCM_ADDR_Y 0x033c
214#define VI6_RPF_SRCM_ADDR_C0 0x0340
215#define VI6_RPF_SRCM_ADDR_C1 0x0344
216#define VI6_RPF_SRCM_ADDR_AI 0x0348
217
Laurent Pinchart30276a72016-03-22 11:10:27 -0300218#define VI6_RPF_MULT_ALPHA 0x036c
219#define VI6_RPF_MULT_ALPHA_A_MMD_NONE (0 << 12)
220#define VI6_RPF_MULT_ALPHA_A_MMD_RATIO (1 << 12)
221#define VI6_RPF_MULT_ALPHA_P_MMD_NONE (0 << 8)
222#define VI6_RPF_MULT_ALPHA_P_MMD_RATIO (1 << 8)
223#define VI6_RPF_MULT_ALPHA_P_MMD_IMAGE (2 << 8)
224#define VI6_RPF_MULT_ALPHA_P_MMD_BOTH (3 << 8)
Wolfram Sang06227002018-02-05 15:09:58 -0500225#define VI6_RPF_MULT_ALPHA_RATIO_MASK (0xff << 0)
Laurent Pinchart30276a72016-03-22 11:10:27 -0300226#define VI6_RPF_MULT_ALPHA_RATIO_SHIFT 0
227
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300228/* -----------------------------------------------------------------------------
229 * WPF Control Registers
230 */
231
232#define VI6_WPF_OFFSET 0x100
233
234#define VI6_WPF_SRCRPF 0x1000
235#define VI6_WPF_SRCRPF_VIRACT_DIS (0 << 28)
236#define VI6_WPF_SRCRPF_VIRACT_SUB (1 << 28)
237#define VI6_WPF_SRCRPF_VIRACT_MST (2 << 28)
238#define VI6_WPF_SRCRPF_VIRACT_MASK (3 << 28)
Laurent Pinchart61341482017-05-25 00:16:57 +0300239#define VI6_WPF_SRCRPF_VIRACT2_DIS (0 << 24)
240#define VI6_WPF_SRCRPF_VIRACT2_SUB (1 << 24)
241#define VI6_WPF_SRCRPF_VIRACT2_MST (2 << 24)
242#define VI6_WPF_SRCRPF_VIRACT2_MASK (3 << 24)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300243#define VI6_WPF_SRCRPF_RPF_ACT_DIS(n) (0 << ((n) * 2))
244#define VI6_WPF_SRCRPF_RPF_ACT_SUB(n) (1 << ((n) * 2))
245#define VI6_WPF_SRCRPF_RPF_ACT_MST(n) (2 << ((n) * 2))
246#define VI6_WPF_SRCRPF_RPF_ACT_MASK(n) (3 << ((n) * 2))
247
248#define VI6_WPF_HSZCLIP 0x1004
249#define VI6_WPF_VSZCLIP 0x1008
250#define VI6_WPF_SZCLIP_EN (1 << 28)
251#define VI6_WPF_SZCLIP_OFST_MASK (0xff << 16)
252#define VI6_WPF_SZCLIP_OFST_SHIFT 16
Nobuhiro Iwamatsu03b36e42015-01-28 22:53:53 -0200253#define VI6_WPF_SZCLIP_SIZE_MASK (0xfff << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300254#define VI6_WPF_SZCLIP_SIZE_SHIFT 0
255
256#define VI6_WPF_OUTFMT 0x100c
257#define VI6_WPF_OUTFMT_PDV_MASK (0xff << 24)
258#define VI6_WPF_OUTFMT_PDV_SHIFT 24
259#define VI6_WPF_OUTFMT_PXA (1 << 23)
Laurent Pinchart894dde52016-05-26 05:14:22 -0300260#define VI6_WPF_OUTFMT_ROT (1 << 18)
261#define VI6_WPF_OUTFMT_HFLP (1 << 17)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300262#define VI6_WPF_OUTFMT_FLP (1 << 16)
263#define VI6_WPF_OUTFMT_SPYCS (1 << 15)
264#define VI6_WPF_OUTFMT_SPUVS (1 << 14)
265#define VI6_WPF_OUTFMT_DITH_DIS (0 << 12)
266#define VI6_WPF_OUTFMT_DITH_EN (3 << 12)
267#define VI6_WPF_OUTFMT_DITH_MASK (3 << 12)
268#define VI6_WPF_OUTFMT_WRTM_BT601 (0 << 9)
269#define VI6_WPF_OUTFMT_WRTM_BT601_EXT (1 << 9)
270#define VI6_WPF_OUTFMT_WRTM_BT709 (2 << 9)
271#define VI6_WPF_OUTFMT_WRTM_BT709_EXT (3 << 9)
272#define VI6_WPF_OUTFMT_WRTM_MASK (7 << 9)
273#define VI6_WPF_OUTFMT_CSC (1 << 8)
274#define VI6_WPF_OUTFMT_WRFMT_MASK (0x7f << 0)
275#define VI6_WPF_OUTFMT_WRFMT_SHIFT 0
276
277#define VI6_WPF_DSWAP 0x1010
278#define VI6_WPF_DSWAP_P_LLS (1 << 3)
279#define VI6_WPF_DSWAP_P_LWS (1 << 2)
280#define VI6_WPF_DSWAP_P_WDS (1 << 1)
281#define VI6_WPF_DSWAP_P_BTS (1 << 0)
282
283#define VI6_WPF_RNDCTRL 0x1014
284#define VI6_WPF_RNDCTRL_CBRM (1 << 28)
285#define VI6_WPF_RNDCTRL_ABRM_TRUNC (0 << 24)
286#define VI6_WPF_RNDCTRL_ABRM_ROUND (1 << 24)
287#define VI6_WPF_RNDCTRL_ABRM_THRESH (2 << 24)
288#define VI6_WPF_RNDCTRL_ABRM_MASK (3 << 24)
289#define VI6_WPF_RNDCTRL_ATHRESH_MASK (0xff << 16)
290#define VI6_WPF_RNDCTRL_ATHRESH_SHIFT 16
291#define VI6_WPF_RNDCTRL_CLMD_FULL (0 << 12)
292#define VI6_WPF_RNDCTRL_CLMD_CLIP (1 << 12)
293#define VI6_WPF_RNDCTRL_CLMD_EXT (2 << 12)
294#define VI6_WPF_RNDCTRL_CLMD_MASK (3 << 12)
295
Laurent Pinchart894dde52016-05-26 05:14:22 -0300296#define VI6_WPF_ROT_CTRL 0x1018
297#define VI6_WPF_ROT_CTRL_LN16 (1 << 17)
298#define VI6_WPF_ROT_CTRL_LMEM_WD_MASK (0x1fff << 0)
299#define VI6_WPF_ROT_CTRL_LMEM_WD_SHIFT 0
300
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300301#define VI6_WPF_DSTM_STRIDE_Y 0x101c
302#define VI6_WPF_DSTM_STRIDE_C 0x1020
303#define VI6_WPF_DSTM_ADDR_Y 0x1024
304#define VI6_WPF_DSTM_ADDR_C0 0x1028
305#define VI6_WPF_DSTM_ADDR_C1 0x102c
306
307#define VI6_WPF_WRBCK_CTRL 0x1034
308#define VI6_WPF_WRBCK_CTRL_WBMD (1 << 0)
309
310/* -----------------------------------------------------------------------------
Laurent Pinchart33025a52017-11-27 15:45:42 -0500311 * UIF Control Registers
312 */
313
314#define VI6_UIF_OFFSET 0x100
315
316#define VI6_UIF_DISCOM_DOCMCR 0x1c00
317#define VI6_UIF_DISCOM_DOCMCR_CMPRU (1 << 16)
318#define VI6_UIF_DISCOM_DOCMCR_CMPR (1 << 0)
319
320#define VI6_UIF_DISCOM_DOCMSTR 0x1c04
321#define VI6_UIF_DISCOM_DOCMSTR_CMPPRE (1 << 1)
322#define VI6_UIF_DISCOM_DOCMSTR_CMPST (1 << 0)
323
324#define VI6_UIF_DISCOM_DOCMCLSTR 0x1c08
325#define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLPRE (1 << 1)
326#define VI6_UIF_DISCOM_DOCMCLSTR_CMPCLST (1 << 0)
327
328#define VI6_UIF_DISCOM_DOCMIENR 0x1c0c
329#define VI6_UIF_DISCOM_DOCMIENR_CMPPREIEN (1 << 1)
330#define VI6_UIF_DISCOM_DOCMIENR_CMPIEN (1 << 0)
331
332#define VI6_UIF_DISCOM_DOCMMDR 0x1c10
333#define VI6_UIF_DISCOM_DOCMMDR_INTHRH(n) ((n) << 16)
334
335#define VI6_UIF_DISCOM_DOCMPMR 0x1c14
336#define VI6_UIF_DISCOM_DOCMPMR_CMPDFF(n) ((n) << 17)
337#define VI6_UIF_DISCOM_DOCMPMR_CMPDFA(n) ((n) << 8)
338#define VI6_UIF_DISCOM_DOCMPMR_CMPDAUF (1 << 7)
339#define VI6_UIF_DISCOM_DOCMPMR_SEL(n) ((n) << 0)
340
341#define VI6_UIF_DISCOM_DOCMECRCR 0x1c18
342#define VI6_UIF_DISCOM_DOCMCCRCR 0x1c1c
343#define VI6_UIF_DISCOM_DOCMSPXR 0x1c20
344#define VI6_UIF_DISCOM_DOCMSPYR 0x1c24
345#define VI6_UIF_DISCOM_DOCMSZXR 0x1c28
346#define VI6_UIF_DISCOM_DOCMSZYR 0x1c2c
347
348/* -----------------------------------------------------------------------------
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300349 * DPR Control Registers
350 */
351
352#define VI6_DPR_RPF_ROUTE(n) (0x2000 + (n) * 4)
353
354#define VI6_DPR_WPF_FPORCH(n) (0x2014 + (n) * 4)
355#define VI6_DPR_WPF_FPORCH_FP_WPFN (5 << 8)
356
357#define VI6_DPR_SRU_ROUTE 0x2024
358#define VI6_DPR_UDS_ROUTE(n) (0x2028 + (n) * 4)
359#define VI6_DPR_LUT_ROUTE 0x203c
360#define VI6_DPR_CLU_ROUTE 0x2040
361#define VI6_DPR_HST_ROUTE 0x2044
362#define VI6_DPR_HSI_ROUTE 0x2048
363#define VI6_DPR_BRU_ROUTE 0x204c
Laurent Pinchart61341482017-05-25 00:16:57 +0300364#define VI6_DPR_ILV_BRS_ROUTE 0x2050
365#define VI6_DPR_ROUTE_BRSSEL (1 << 28)
Nobuhiro Iwamatsu45008ee2015-01-28 22:53:55 -0200366#define VI6_DPR_ROUTE_FXA_MASK (0xff << 16)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300367#define VI6_DPR_ROUTE_FXA_SHIFT 16
Nobuhiro Iwamatsu1aa78902015-01-28 22:53:54 -0200368#define VI6_DPR_ROUTE_FP_MASK (0x3f << 8)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300369#define VI6_DPR_ROUTE_FP_SHIFT 8
370#define VI6_DPR_ROUTE_RT_MASK (0x3f << 0)
371#define VI6_DPR_ROUTE_RT_SHIFT 0
372
Laurent Pinchart98eee252016-09-07 09:36:31 -0300373#define VI6_DPR_HGO_SMPPT 0x2054
374#define VI6_DPR_HGT_SMPPT 0x2058
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300375#define VI6_DPR_SMPPT_TGW_MASK (7 << 8)
376#define VI6_DPR_SMPPT_TGW_SHIFT 8
377#define VI6_DPR_SMPPT_PT_MASK (0x3f << 0)
378#define VI6_DPR_SMPPT_PT_SHIFT 0
379
Laurent Pinchart33025a52017-11-27 15:45:42 -0500380#define VI6_DPR_UIF_ROUTE(n) (0x2074 + (n) * 4)
381
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300382#define VI6_DPR_NODE_RPF(n) (n)
Laurent Pinchart33025a52017-11-27 15:45:42 -0500383#define VI6_DPR_NODE_UIF(n) (12 + (n))
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300384#define VI6_DPR_NODE_SRU 16
385#define VI6_DPR_NODE_UDS(n) (17 + (n))
386#define VI6_DPR_NODE_LUT 22
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300387#define VI6_DPR_NODE_BRU_IN(n) (((n) <= 3) ? 23 + (n) : 49)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300388#define VI6_DPR_NODE_BRU_OUT 27
389#define VI6_DPR_NODE_CLU 29
390#define VI6_DPR_NODE_HST 30
391#define VI6_DPR_NODE_HSI 31
Laurent Pinchart61341482017-05-25 00:16:57 +0300392#define VI6_DPR_NODE_BRS_IN(n) (38 + (n))
Laurent Pinchart3be0bf92017-06-21 16:10:18 +0300393#define VI6_DPR_NODE_LIF 55 /* Gen2 only */
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300394#define VI6_DPR_NODE_WPF(n) (56 + (n))
395#define VI6_DPR_NODE_UNUSED 63
396
397/* -----------------------------------------------------------------------------
398 * SRU Control Registers
399 */
400
401#define VI6_SRU_CTRL0 0x2200
Laurent Pinchart58f896d2014-05-31 20:30:11 -0300402#define VI6_SRU_CTRL0_PARAM0_MASK (0x1ff << 16)
Laurent Pincharta626e642013-07-10 12:03:30 -0300403#define VI6_SRU_CTRL0_PARAM0_SHIFT 16
Laurent Pinchart58f896d2014-05-31 20:30:11 -0300404#define VI6_SRU_CTRL0_PARAM1_MASK (0x1f << 8)
Laurent Pincharta626e642013-07-10 12:03:30 -0300405#define VI6_SRU_CTRL0_PARAM1_SHIFT 8
406#define VI6_SRU_CTRL0_MODE_UPSCALE (4 << 4)
407#define VI6_SRU_CTRL0_PARAM2 (1 << 3)
408#define VI6_SRU_CTRL0_PARAM3 (1 << 2)
409#define VI6_SRU_CTRL0_PARAM4 (1 << 1)
410#define VI6_SRU_CTRL0_EN (1 << 0)
411
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300412#define VI6_SRU_CTRL1 0x2204
Laurent Pincharta626e642013-07-10 12:03:30 -0300413#define VI6_SRU_CTRL1_PARAM5 0x7ff
414
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300415#define VI6_SRU_CTRL2 0x2208
Laurent Pincharta626e642013-07-10 12:03:30 -0300416#define VI6_SRU_CTRL2_PARAM6_SHIFT 16
417#define VI6_SRU_CTRL2_PARAM7_SHIFT 8
418#define VI6_SRU_CTRL2_PARAM8_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300419
420/* -----------------------------------------------------------------------------
421 * UDS Control Registers
422 */
423
424#define VI6_UDS_OFFSET 0x100
425
426#define VI6_UDS_CTRL 0x2300
427#define VI6_UDS_CTRL_AMD (1 << 30)
428#define VI6_UDS_CTRL_FMD (1 << 29)
429#define VI6_UDS_CTRL_BLADV (1 << 28)
430#define VI6_UDS_CTRL_AON (1 << 25)
431#define VI6_UDS_CTRL_ATHON (1 << 24)
432#define VI6_UDS_CTRL_BC (1 << 20)
433#define VI6_UDS_CTRL_NE_A (1 << 19)
434#define VI6_UDS_CTRL_NE_RCR (1 << 18)
435#define VI6_UDS_CTRL_NE_GY (1 << 17)
436#define VI6_UDS_CTRL_NE_BCB (1 << 16)
Kieran Bingham3609e7b2017-08-04 12:32:43 -0400437#define VI6_UDS_CTRL_AMDSLH (1 << 2)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300438#define VI6_UDS_CTRL_TDIPC (1 << 1)
439
440#define VI6_UDS_SCALE 0x2304
441#define VI6_UDS_SCALE_HMANT_MASK (0xf << 28)
442#define VI6_UDS_SCALE_HMANT_SHIFT 28
443#define VI6_UDS_SCALE_HFRAC_MASK (0xfff << 16)
444#define VI6_UDS_SCALE_HFRAC_SHIFT 16
445#define VI6_UDS_SCALE_VMANT_MASK (0xf << 12)
446#define VI6_UDS_SCALE_VMANT_SHIFT 12
447#define VI6_UDS_SCALE_VFRAC_MASK (0xfff << 0)
448#define VI6_UDS_SCALE_VFRAC_SHIFT 0
449
450#define VI6_UDS_ALPTH 0x2308
451#define VI6_UDS_ALPTH_TH1_MASK (0xff << 8)
452#define VI6_UDS_ALPTH_TH1_SHIFT 8
453#define VI6_UDS_ALPTH_TH0_MASK (0xff << 0)
454#define VI6_UDS_ALPTH_TH0_SHIFT 0
455
456#define VI6_UDS_ALPVAL 0x230c
457#define VI6_UDS_ALPVAL_VAL2_MASK (0xff << 16)
458#define VI6_UDS_ALPVAL_VAL2_SHIFT 16
459#define VI6_UDS_ALPVAL_VAL1_MASK (0xff << 8)
460#define VI6_UDS_ALPVAL_VAL1_SHIFT 8
461#define VI6_UDS_ALPVAL_VAL0_MASK (0xff << 0)
462#define VI6_UDS_ALPVAL_VAL0_SHIFT 0
463
464#define VI6_UDS_PASS_BWIDTH 0x2310
465#define VI6_UDS_PASS_BWIDTH_H_MASK (0x7f << 16)
466#define VI6_UDS_PASS_BWIDTH_H_SHIFT 16
467#define VI6_UDS_PASS_BWIDTH_V_MASK (0x7f << 0)
468#define VI6_UDS_PASS_BWIDTH_V_SHIFT 0
469
Kieran Bingham3609e7b2017-08-04 12:32:43 -0400470#define VI6_UDS_HPHASE 0x2314
471#define VI6_UDS_HPHASE_HSTP_MASK (0xfff << 16)
472#define VI6_UDS_HPHASE_HSTP_SHIFT 16
473#define VI6_UDS_HPHASE_HEDP_MASK (0xfff << 0)
474#define VI6_UDS_HPHASE_HEDP_SHIFT 0
475
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300476#define VI6_UDS_IPC 0x2318
477#define VI6_UDS_IPC_FIELD (1 << 27)
478#define VI6_UDS_IPC_VEDP_MASK (0xfff << 0)
479#define VI6_UDS_IPC_VEDP_SHIFT 0
480
Kieran Bingham3609e7b2017-08-04 12:32:43 -0400481#define VI6_UDS_HSZCLIP 0x231c
482#define VI6_UDS_HSZCLIP_HCEN (1 << 28)
483#define VI6_UDS_HSZCLIP_HCL_OFST_MASK (0xff << 16)
484#define VI6_UDS_HSZCLIP_HCL_OFST_SHIFT 16
485#define VI6_UDS_HSZCLIP_HCL_SIZE_MASK (0x1fff << 0)
486#define VI6_UDS_HSZCLIP_HCL_SIZE_SHIFT 0
487
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300488#define VI6_UDS_CLIP_SIZE 0x2324
489#define VI6_UDS_CLIP_SIZE_HSIZE_MASK (0x1fff << 16)
490#define VI6_UDS_CLIP_SIZE_HSIZE_SHIFT 16
491#define VI6_UDS_CLIP_SIZE_VSIZE_MASK (0x1fff << 0)
492#define VI6_UDS_CLIP_SIZE_VSIZE_SHIFT 0
493
494#define VI6_UDS_FILL_COLOR 0x2328
495#define VI6_UDS_FILL_COLOR_RFILC_MASK (0xff << 16)
496#define VI6_UDS_FILL_COLOR_RFILC_SHIFT 16
497#define VI6_UDS_FILL_COLOR_GFILC_MASK (0xff << 8)
498#define VI6_UDS_FILL_COLOR_GFILC_SHIFT 8
499#define VI6_UDS_FILL_COLOR_BFILC_MASK (0xff << 0)
500#define VI6_UDS_FILL_COLOR_BFILC_SHIFT 0
501
502/* -----------------------------------------------------------------------------
503 * LUT Control Registers
504 */
505
506#define VI6_LUT_CTRL 0x2800
Laurent Pinchart989af882013-07-10 12:03:30 -0300507#define VI6_LUT_CTRL_EN (1 << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300508
509/* -----------------------------------------------------------------------------
510 * CLU Control Registers
511 */
512
513#define VI6_CLU_CTRL 0x2900
Laurent Pinchart1fd87bf2015-11-11 23:04:44 -0200514#define VI6_CLU_CTRL_AAI (1 << 28)
515#define VI6_CLU_CTRL_MVS (1 << 24)
516#define VI6_CLU_CTRL_AX1I_2D (3 << 14)
517#define VI6_CLU_CTRL_AX2I_2D (1 << 12)
518#define VI6_CLU_CTRL_OS0_2D (3 << 8)
519#define VI6_CLU_CTRL_OS1_2D (1 << 6)
520#define VI6_CLU_CTRL_OS2_2D (3 << 4)
521#define VI6_CLU_CTRL_M2D (1 << 1)
522#define VI6_CLU_CTRL_EN (1 << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300523
524/* -----------------------------------------------------------------------------
525 * HST Control Registers
526 */
527
528#define VI6_HST_CTRL 0x2a00
Laurent Pinchart5cdf5742013-07-10 17:30:14 -0300529#define VI6_HST_CTRL_EN (1 << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300530
531/* -----------------------------------------------------------------------------
532 * HSI Control Registers
533 */
534
535#define VI6_HSI_CTRL 0x2b00
Laurent Pinchart5cdf5742013-07-10 17:30:14 -0300536#define VI6_HSI_CTRL_EN (1 << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300537
538/* -----------------------------------------------------------------------------
Laurent Pinchart61341482017-05-25 00:16:57 +0300539 * BRS and BRU Control Registers
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300540 */
541
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300542#define VI6_ROP_NOP 0
543#define VI6_ROP_AND 1
544#define VI6_ROP_AND_REV 2
545#define VI6_ROP_COPY 3
546#define VI6_ROP_AND_INV 4
547#define VI6_ROP_CLEAR 5
548#define VI6_ROP_XOR 6
549#define VI6_ROP_OR 7
550#define VI6_ROP_NOR 8
551#define VI6_ROP_EQUIV 9
552#define VI6_ROP_INVERT 10
553#define VI6_ROP_OR_REV 11
554#define VI6_ROP_COPY_INV 12
555#define VI6_ROP_OR_INV 13
556#define VI6_ROP_NAND 14
557#define VI6_ROP_SET 15
558
Laurent Pinchart61341482017-05-25 00:16:57 +0300559#define VI6_BRU_BASE 0x2c00
560#define VI6_BRS_BASE 0x3900
561
562#define VI6_BRU_INCTRL 0x0000
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300563#define VI6_BRU_INCTRL_NRM (1 << 28)
564#define VI6_BRU_INCTRL_DnON (1 << (16 + (n)))
565#define VI6_BRU_INCTRL_DITHn_OFF (0 << ((n) * 4))
566#define VI6_BRU_INCTRL_DITHn_18BPP (1 << ((n) * 4))
567#define VI6_BRU_INCTRL_DITHn_16BPP (2 << ((n) * 4))
568#define VI6_BRU_INCTRL_DITHn_15BPP (3 << ((n) * 4))
569#define VI6_BRU_INCTRL_DITHn_12BPP (4 << ((n) * 4))
570#define VI6_BRU_INCTRL_DITHn_8BPP (5 << ((n) * 4))
571#define VI6_BRU_INCTRL_DITHn_MASK (7 << ((n) * 4))
572#define VI6_BRU_INCTRL_DITHn_SHIFT ((n) * 4)
573
Laurent Pinchart61341482017-05-25 00:16:57 +0300574#define VI6_BRU_VIRRPF_SIZE 0x0004
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300575#define VI6_BRU_VIRRPF_SIZE_HSIZE_MASK (0x1fff << 16)
576#define VI6_BRU_VIRRPF_SIZE_HSIZE_SHIFT 16
577#define VI6_BRU_VIRRPF_SIZE_VSIZE_MASK (0x1fff << 0)
578#define VI6_BRU_VIRRPF_SIZE_VSIZE_SHIFT 0
579
Laurent Pinchart61341482017-05-25 00:16:57 +0300580#define VI6_BRU_VIRRPF_LOC 0x0008
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300581#define VI6_BRU_VIRRPF_LOC_HCOORD_MASK (0x1fff << 16)
582#define VI6_BRU_VIRRPF_LOC_HCOORD_SHIFT 16
583#define VI6_BRU_VIRRPF_LOC_VCOORD_MASK (0x1fff << 0)
584#define VI6_BRU_VIRRPF_LOC_VCOORD_SHIFT 0
585
Laurent Pinchart61341482017-05-25 00:16:57 +0300586#define VI6_BRU_VIRRPF_COL 0x000c
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300587#define VI6_BRU_VIRRPF_COL_A_MASK (0xff << 24)
588#define VI6_BRU_VIRRPF_COL_A_SHIFT 24
589#define VI6_BRU_VIRRPF_COL_RCR_MASK (0xff << 16)
590#define VI6_BRU_VIRRPF_COL_RCR_SHIFT 16
591#define VI6_BRU_VIRRPF_COL_GY_MASK (0xff << 8)
592#define VI6_BRU_VIRRPF_COL_GY_SHIFT 8
593#define VI6_BRU_VIRRPF_COL_BCB_MASK (0xff << 0)
594#define VI6_BRU_VIRRPF_COL_BCB_SHIFT 0
595
Laurent Pinchart61341482017-05-25 00:16:57 +0300596#define VI6_BRU_CTRL(n) (0x0010 + (n) * 8 + ((n) <= 3 ? 0 : 4))
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300597#define VI6_BRU_CTRL_RBC (1 << 31)
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300598#define VI6_BRU_CTRL_DSTSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 20)
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300599#define VI6_BRU_CTRL_DSTSEL_VRPF (4 << 20)
600#define VI6_BRU_CTRL_DSTSEL_MASK (7 << 20)
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300601#define VI6_BRU_CTRL_SRCSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 16)
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300602#define VI6_BRU_CTRL_SRCSEL_VRPF (4 << 16)
603#define VI6_BRU_CTRL_SRCSEL_MASK (7 << 16)
604#define VI6_BRU_CTRL_CROP(rop) ((rop) << 4)
605#define VI6_BRU_CTRL_CROP_MASK (0xf << 4)
606#define VI6_BRU_CTRL_AROP(rop) ((rop) << 0)
607#define VI6_BRU_CTRL_AROP_MASK (0xf << 0)
608
Laurent Pinchart61341482017-05-25 00:16:57 +0300609#define VI6_BRU_BLD(n) (0x0014 + (n) * 8 + ((n) <= 3 ? 0 : 4))
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300610#define VI6_BRU_BLD_CBES (1 << 31)
611#define VI6_BRU_BLD_CCMDX_DST_A (0 << 28)
612#define VI6_BRU_BLD_CCMDX_255_DST_A (1 << 28)
613#define VI6_BRU_BLD_CCMDX_SRC_A (2 << 28)
614#define VI6_BRU_BLD_CCMDX_255_SRC_A (3 << 28)
615#define VI6_BRU_BLD_CCMDX_COEFX (4 << 28)
616#define VI6_BRU_BLD_CCMDX_MASK (7 << 28)
617#define VI6_BRU_BLD_CCMDY_DST_A (0 << 24)
618#define VI6_BRU_BLD_CCMDY_255_DST_A (1 << 24)
619#define VI6_BRU_BLD_CCMDY_SRC_A (2 << 24)
620#define VI6_BRU_BLD_CCMDY_255_SRC_A (3 << 24)
621#define VI6_BRU_BLD_CCMDY_COEFY (4 << 24)
622#define VI6_BRU_BLD_CCMDY_MASK (7 << 24)
623#define VI6_BRU_BLD_CCMDY_SHIFT 24
624#define VI6_BRU_BLD_ABES (1 << 23)
625#define VI6_BRU_BLD_ACMDX_DST_A (0 << 20)
626#define VI6_BRU_BLD_ACMDX_255_DST_A (1 << 20)
627#define VI6_BRU_BLD_ACMDX_SRC_A (2 << 20)
628#define VI6_BRU_BLD_ACMDX_255_SRC_A (3 << 20)
629#define VI6_BRU_BLD_ACMDX_COEFX (4 << 20)
630#define VI6_BRU_BLD_ACMDX_MASK (7 << 20)
631#define VI6_BRU_BLD_ACMDY_DST_A (0 << 16)
632#define VI6_BRU_BLD_ACMDY_255_DST_A (1 << 16)
633#define VI6_BRU_BLD_ACMDY_SRC_A (2 << 16)
634#define VI6_BRU_BLD_ACMDY_255_SRC_A (3 << 16)
635#define VI6_BRU_BLD_ACMDY_COEFY (4 << 16)
636#define VI6_BRU_BLD_ACMDY_MASK (7 << 16)
637#define VI6_BRU_BLD_COEFX_MASK (0xff << 8)
638#define VI6_BRU_BLD_COEFX_SHIFT 8
639#define VI6_BRU_BLD_COEFY_MASK (0xff << 0)
640#define VI6_BRU_BLD_COEFY_SHIFT 0
641
Laurent Pinchart61341482017-05-25 00:16:57 +0300642#define VI6_BRU_ROP 0x0030 /* Only available on BRU */
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300643#define VI6_BRU_ROP_DSTSEL_BRUIN(n) (((n) <= 3 ? (n) : (n)+1) << 20)
Laurent Pinchart629bb6d2013-07-10 18:03:46 -0300644#define VI6_BRU_ROP_DSTSEL_VRPF (4 << 20)
645#define VI6_BRU_ROP_DSTSEL_MASK (7 << 20)
646#define VI6_BRU_ROP_CROP(rop) ((rop) << 4)
647#define VI6_BRU_ROP_CROP_MASK (0xf << 4)
648#define VI6_BRU_ROP_AROP(rop) ((rop) << 0)
649#define VI6_BRU_ROP_AROP_MASK (0xf << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300650
651/* -----------------------------------------------------------------------------
652 * HGO Control Registers
653 */
654
655#define VI6_HGO_OFFSET 0x3000
Laurent Pinchartf2421522016-02-24 20:40:22 -0300656#define VI6_HGO_OFFSET_HOFFSET_SHIFT 16
657#define VI6_HGO_OFFSET_VOFFSET_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300658#define VI6_HGO_SIZE 0x3004
Laurent Pinchartf2421522016-02-24 20:40:22 -0300659#define VI6_HGO_SIZE_HSIZE_SHIFT 16
660#define VI6_HGO_SIZE_VSIZE_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300661#define VI6_HGO_MODE 0x3008
Laurent Pinchartf2421522016-02-24 20:40:22 -0300662#define VI6_HGO_MODE_STEP (1 << 10)
663#define VI6_HGO_MODE_MAXRGB (1 << 7)
664#define VI6_HGO_MODE_OFSB_R (1 << 6)
665#define VI6_HGO_MODE_OFSB_G (1 << 5)
666#define VI6_HGO_MODE_OFSB_B (1 << 4)
667#define VI6_HGO_MODE_HRATIO_SHIFT 2
668#define VI6_HGO_MODE_VRATIO_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300669#define VI6_HGO_LB_TH 0x300c
670#define VI6_HGO_LBn_H(n) (0x3010 + (n) * 8)
671#define VI6_HGO_LBn_V(n) (0x3014 + (n) * 8)
Laurent Pinchartf2421522016-02-24 20:40:22 -0300672#define VI6_HGO_R_HISTO(n) (0x3030 + (n) * 4)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300673#define VI6_HGO_R_MAXMIN 0x3130
674#define VI6_HGO_R_SUM 0x3134
675#define VI6_HGO_R_LB_DET 0x3138
Laurent Pinchartf2421522016-02-24 20:40:22 -0300676#define VI6_HGO_G_HISTO(n) (0x3140 + (n) * 4)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300677#define VI6_HGO_G_MAXMIN 0x3240
678#define VI6_HGO_G_SUM 0x3244
679#define VI6_HGO_G_LB_DET 0x3248
Laurent Pinchartf2421522016-02-24 20:40:22 -0300680#define VI6_HGO_B_HISTO(n) (0x3250 + (n) * 4)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300681#define VI6_HGO_B_MAXMIN 0x3350
682#define VI6_HGO_B_SUM 0x3354
683#define VI6_HGO_B_LB_DET 0x3358
Laurent Pinchartf2421522016-02-24 20:40:22 -0300684#define VI6_HGO_EXT_HIST_ADDR 0x335c
685#define VI6_HGO_EXT_HIST_DATA 0x3360
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300686#define VI6_HGO_REGRST 0x33fc
Laurent Pinchartf2421522016-02-24 20:40:22 -0300687#define VI6_HGO_REGRST_RCLEA (1 << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300688
689/* -----------------------------------------------------------------------------
690 * HGT Control Registers
691 */
692
693#define VI6_HGT_OFFSET 0x3400
Niklas Söderlund0ac702d2016-09-06 11:38:56 -0300694#define VI6_HGT_OFFSET_HOFFSET_SHIFT 16
695#define VI6_HGT_OFFSET_VOFFSET_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300696#define VI6_HGT_SIZE 0x3404
Niklas Söderlund0ac702d2016-09-06 11:38:56 -0300697#define VI6_HGT_SIZE_HSIZE_SHIFT 16
698#define VI6_HGT_SIZE_VSIZE_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300699#define VI6_HGT_MODE 0x3408
Niklas Söderlund0ac702d2016-09-06 11:38:56 -0300700#define VI6_HGT_MODE_HRATIO_SHIFT 2
701#define VI6_HGT_MODE_VRATIO_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300702#define VI6_HGT_HUE_AREA(n) (0x340c + (n) * 4)
Niklas Söderlund0ac702d2016-09-06 11:38:56 -0300703#define VI6_HGT_HUE_AREA_LOWER_SHIFT 16
704#define VI6_HGT_HUE_AREA_UPPER_SHIFT 0
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300705#define VI6_HGT_LB_TH 0x3424
706#define VI6_HGT_LBn_H(n) (0x3438 + (n) * 8)
707#define VI6_HGT_LBn_V(n) (0x342c + (n) * 8)
708#define VI6_HGT_HISTO(m, n) (0x3450 + (m) * 128 + (n) * 4)
709#define VI6_HGT_MAXMIN 0x3750
710#define VI6_HGT_SUM 0x3754
711#define VI6_HGT_LB_DET 0x3758
712#define VI6_HGT_REGRST 0x37fc
Niklas Söderlund0ac702d2016-09-06 11:38:56 -0300713#define VI6_HGT_REGRST_RCLEA (1 << 0)
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300714
715/* -----------------------------------------------------------------------------
716 * LIF Control Registers
717 */
718
Laurent Pinchart3be0bf92017-06-21 16:10:18 +0300719#define VI6_LIF_OFFSET (-0x100)
720
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300721#define VI6_LIF_CTRL 0x3b00
722#define VI6_LIF_CTRL_OBTH_MASK (0x7ff << 16)
723#define VI6_LIF_CTRL_OBTH_SHIFT 16
724#define VI6_LIF_CTRL_CFMT (1 << 4)
725#define VI6_LIF_CTRL_REQSEL (1 << 1)
726#define VI6_LIF_CTRL_LIF_EN (1 << 0)
727
728#define VI6_LIF_CSBTH 0x3b04
729#define VI6_LIF_CSBTH_HBTH_MASK (0x7ff << 16)
730#define VI6_LIF_CSBTH_HBTH_SHIFT 16
731#define VI6_LIF_CSBTH_LBTH_MASK (0x7ff << 0)
732#define VI6_LIF_CSBTH_LBTH_SHIFT 0
733
Sergei Shtylyov7f43ff92018-01-18 09:05:51 -0500734#define VI6_LIF_LBA 0x3b0c
735#define VI6_LIF_LBA_LBA0 (1 << 31)
736#define VI6_LIF_LBA_LBA1_MASK (0xfff << 16)
737#define VI6_LIF_LBA_LBA1_SHIFT 16
738
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300739/* -----------------------------------------------------------------------------
740 * Security Control Registers
741 */
742
743#define VI6_SECURITY_CTRL0 0x3d00
744#define VI6_SECURITY_CTRL1 0x3d04
745
746/* -----------------------------------------------------------------------------
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300747 * IP Version Registers
748 */
749
750#define VI6_IP_VERSION 0x3f00
Sergei Shtylyov7f43ff92018-01-18 09:05:51 -0500751#define VI6_IP_VERSION_MASK (0xffff << 0)
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300752#define VI6_IP_VERSION_MODEL_MASK (0xff << 8)
753#define VI6_IP_VERSION_MODEL_VSPS_H2 (0x09 << 8)
754#define VI6_IP_VERSION_MODEL_VSPR_H2 (0x0a << 8)
755#define VI6_IP_VERSION_MODEL_VSPD_GEN2 (0x0b << 8)
756#define VI6_IP_VERSION_MODEL_VSPS_M2 (0x0c << 8)
Sergei Shtylyov8a5a2ba2016-08-19 18:57:59 -0300757#define VI6_IP_VERSION_MODEL_VSPS_V2H (0x12 << 8)
758#define VI6_IP_VERSION_MODEL_VSPD_V2H (0x13 << 8)
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300759#define VI6_IP_VERSION_MODEL_VSPI_GEN3 (0x14 << 8)
760#define VI6_IP_VERSION_MODEL_VSPBD_GEN3 (0x15 << 8)
761#define VI6_IP_VERSION_MODEL_VSPBC_GEN3 (0x16 << 8)
762#define VI6_IP_VERSION_MODEL_VSPD_GEN3 (0x17 << 8)
Laurent Pinchartd455b452016-09-05 10:56:24 +0300763#define VI6_IP_VERSION_MODEL_VSPD_V3 (0x18 << 8)
764#define VI6_IP_VERSION_MODEL_VSPDL_GEN3 (0x19 << 8)
765#define VI6_IP_VERSION_MODEL_VSPBS_GEN3 (0x1a << 8)
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300766#define VI6_IP_VERSION_SOC_MASK (0xff << 0)
Laurent Pinchartd455b452016-09-05 10:56:24 +0300767#define VI6_IP_VERSION_SOC_H2 (0x01 << 0)
768#define VI6_IP_VERSION_SOC_V2H (0x01 << 0)
769#define VI6_IP_VERSION_SOC_V3M (0x01 << 0)
770#define VI6_IP_VERSION_SOC_M2 (0x02 << 0)
771#define VI6_IP_VERSION_SOC_M3W (0x02 << 0)
772#define VI6_IP_VERSION_SOC_V3H (0x02 << 0)
773#define VI6_IP_VERSION_SOC_H3 (0x03 << 0)
774#define VI6_IP_VERSION_SOC_D3 (0x04 << 0)
775#define VI6_IP_VERSION_SOC_M3N (0x04 << 0)
776#define VI6_IP_VERSION_SOC_E3 (0x04 << 0)
Laurent Pinchart7f2d50f2015-09-07 08:05:39 -0300777
778/* -----------------------------------------------------------------------------
Laurent Pinchart26e0ca22013-06-04 11:22:30 -0300779 * RPF CLUT Registers
780 */
781
782#define VI6_CLUT_TABLE 0x4000
783
784/* -----------------------------------------------------------------------------
785 * 1D LUT Registers
786 */
787
788#define VI6_LUT_TABLE 0x7000
789
790/* -----------------------------------------------------------------------------
791 * 3D LUT Registers
792 */
793
794#define VI6_CLU_ADDR 0x7400
795#define VI6_CLU_DATA 0x7404
796
797/* -----------------------------------------------------------------------------
798 * Formats
799 */
800
801#define VI6_FMT_RGB_332 0x00
802#define VI6_FMT_XRGB_4444 0x01
803#define VI6_FMT_RGBX_4444 0x02
804#define VI6_FMT_XRGB_1555 0x04
805#define VI6_FMT_RGBX_5551 0x05
806#define VI6_FMT_RGB_565 0x06
807#define VI6_FMT_AXRGB_86666 0x07
808#define VI6_FMT_RGBXA_66668 0x08
809#define VI6_FMT_XRGBA_66668 0x09
810#define VI6_FMT_ARGBX_86666 0x0a
811#define VI6_FMT_AXRXGXB_8262626 0x0b
812#define VI6_FMT_XRXGXBA_2626268 0x0c
813#define VI6_FMT_ARXGXBX_8626262 0x0d
814#define VI6_FMT_RXGXBXA_6262628 0x0e
815#define VI6_FMT_XRGB_6666 0x0f
816#define VI6_FMT_RGBX_6666 0x10
817#define VI6_FMT_XRXGXB_262626 0x11
818#define VI6_FMT_RXGXBX_626262 0x12
819#define VI6_FMT_ARGB_8888 0x13
820#define VI6_FMT_RGBA_8888 0x14
821#define VI6_FMT_RGB_888 0x15
822#define VI6_FMT_XRGXGB_763763 0x16
823#define VI6_FMT_XXRGB_86666 0x17
824#define VI6_FMT_BGR_888 0x18
825#define VI6_FMT_ARGB_4444 0x19
826#define VI6_FMT_RGBA_4444 0x1a
827#define VI6_FMT_ARGB_1555 0x1b
828#define VI6_FMT_RGBA_5551 0x1c
829#define VI6_FMT_ABGR_4444 0x1d
830#define VI6_FMT_BGRA_4444 0x1e
831#define VI6_FMT_ABGR_1555 0x1f
832#define VI6_FMT_BGRA_5551 0x20
833#define VI6_FMT_XBXGXR_262626 0x21
834#define VI6_FMT_ABGR_8888 0x22
835#define VI6_FMT_XXRGB_88565 0x23
836
837#define VI6_FMT_Y_UV_444 0x40
838#define VI6_FMT_Y_UV_422 0x41
839#define VI6_FMT_Y_UV_420 0x42
840#define VI6_FMT_YUV_444 0x46
841#define VI6_FMT_YUYV_422 0x47
842#define VI6_FMT_YYUV_422 0x48
843#define VI6_FMT_YUV_420 0x49
844#define VI6_FMT_Y_U_V_444 0x4a
845#define VI6_FMT_Y_U_V_422 0x4b
846#define VI6_FMT_Y_U_V_420 0x4c
847
848#endif /* __VSP1_REGS_H__ */