blob: e8432e49564c7985bdc85cfa1ae7e2cd7c93866b [file] [log] [blame]
Ralph Metzlerccad04572011-07-03 18:23:11 -03001/*
2 * ddbridge.h: Digital Devices PCIe bridge driver
3 *
Daniel Scheller22e74382017-08-12 07:55:52 -04004 * Copyright (C) 2010-2017 Digital Devices GmbH
5 * Ralph Metzler <rmetzler@digitaldevices.de>
Ralph Metzlerccad04572011-07-03 18:23:11 -03006 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * version 2 only, as published by the Free Software Foundation.
10 *
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
Sakari Ailusbcb63312016-10-28 09:31:20 -020017 * To obtain the license, point your browser to
18 * http://www.gnu.org/copyleft/gpl.html
Ralph Metzlerccad04572011-07-03 18:23:11 -030019 */
20
21#ifndef _DDBRIDGE_H_
22#define _DDBRIDGE_H_
23
Daniel Scheller22e74382017-08-12 07:55:52 -040024#include <linux/module.h>
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/delay.h>
28#include <linux/slab.h>
29#include <linux/poll.h>
30#include <linux/io.h>
31#include <linux/pci.h>
32#include <linux/timer.h>
33#include <linux/i2c.h>
34#include <linux/swab.h>
35#include <linux/vmalloc.h>
36#include <linux/workqueue.h>
37#include <linux/kthread.h>
38#include <linux/platform_device.h>
39#include <linux/clk.h>
40#include <linux/spi/spi.h>
41#include <linux/gpio.h>
42#include <linux/completion.h>
43
Ralph Metzlerccad04572011-07-03 18:23:11 -030044#include <linux/types.h>
45#include <linux/sched.h>
46#include <linux/interrupt.h>
Ralph Metzlerccad04572011-07-03 18:23:11 -030047#include <linux/mutex.h>
48#include <asm/dma.h>
Daniel Scheller22e74382017-08-12 07:55:52 -040049#include <asm/irq.h>
50#include <linux/io.h>
51#include <linux/uaccess.h>
52
Ralph Metzlerccad04572011-07-03 18:23:11 -030053#include <linux/dvb/ca.h>
Ralph Metzlerccad04572011-07-03 18:23:11 -030054#include <linux/socket.h>
Daniel Scheller22e74382017-08-12 07:55:52 -040055#include <linux/device.h>
56#include <linux/io.h>
Ralph Metzlerccad04572011-07-03 18:23:11 -030057
58#include "dmxdev.h"
59#include "dvbdev.h"
60#include "dvb_demux.h"
61#include "dvb_frontend.h"
62#include "dvb_ringbuffer.h"
63#include "dvb_ca_en50221.h"
64#include "dvb_net.h"
Ralph Metzlerccad04572011-07-03 18:23:11 -030065
Daniel Scheller4f376d52017-08-20 06:41:14 -040066#define DDBRIDGE_VERSION "0.9.31intermediate-integrated"
Daniel Schellera96e5ab2017-07-29 07:28:36 -040067
Daniel Scheller22e74382017-08-12 07:55:52 -040068#define DDB_MAX_I2C 32
69#define DDB_MAX_PORT 32
70#define DDB_MAX_INPUT 64
71#define DDB_MAX_OUTPUT 32
Daniel Scheller1b58a5a2017-04-09 16:38:25 -030072#define DDB_MAX_LINK 4
73#define DDB_LINK_SHIFT 28
74
75#define DDB_LINK_TAG(_x) (_x << DDB_LINK_SHIFT)
Ralph Metzlerccad04572011-07-03 18:23:11 -030076
Daniel Scheller22e74382017-08-12 07:55:52 -040077struct ddb_regset {
78 u32 base;
79 u32 num;
80 u32 size;
81};
82
83struct ddb_regmap {
84 u32 irq_base_i2c;
85 u32 irq_base_idma;
86 u32 irq_base_odma;
87
Daniel Scheller0937e7e2017-08-20 06:41:13 -040088 const struct ddb_regset *i2c;
89 const struct ddb_regset *i2c_buf;
90 const struct ddb_regset *idma;
91 const struct ddb_regset *idma_buf;
92 const struct ddb_regset *odma;
93 const struct ddb_regset *odma_buf;
Daniel Scheller22e74382017-08-12 07:55:52 -040094
Daniel Scheller0937e7e2017-08-20 06:41:13 -040095 const struct ddb_regset *input;
96 const struct ddb_regset *output;
Daniel Scheller22e74382017-08-12 07:55:52 -040097
Daniel Scheller0937e7e2017-08-20 06:41:13 -040098 const struct ddb_regset *channel;
Daniel Scheller22e74382017-08-12 07:55:52 -040099};
100
101struct ddb_ids {
102 u16 vendor;
103 u16 device;
104 u16 subvendor;
105 u16 subdevice;
106
107 u32 hwid;
108 u32 regmapid;
109 u32 devid;
110 u32 mac;
111};
Daniel Schellere933a6f2017-04-09 16:38:26 -0300112
Ralph Metzlerccad04572011-07-03 18:23:11 -0300113struct ddb_info {
114 int type;
Daniel Scheller22e74382017-08-12 07:55:52 -0400115#define DDB_NONE 0
116#define DDB_OCTOPUS 1
117#define DDB_OCTOPUS_CI 2
Daniel Schellerbb4cec92017-07-09 15:42:44 -0400118#define DDB_OCTOPUS_MAX 5
Daniel Scheller22e74382017-08-12 07:55:52 -0400119#define DDB_OCTOPUS_MAX_CT 6
Ralph Metzlerccad04572011-07-03 18:23:11 -0300120 char *name;
Daniel Scheller22e74382017-08-12 07:55:52 -0400121 u32 i2c_mask;
122 u8 port_num;
123 u8 led_num;
124 u8 fan_num;
125 u8 temp_num;
126 u8 temp_bus;
Daniel Scheller1b58a5a2017-04-09 16:38:25 -0300127 u32 board_control;
128 u32 board_control_2;
Daniel Scheller22e74382017-08-12 07:55:52 -0400129 u8 mdio_num;
130 u8 con_clock; /* use a continuous clock */
Daniel Scheller1b58a5a2017-04-09 16:38:25 -0300131 u8 ts_quirks;
132#define TS_QUIRK_SERIAL 1
133#define TS_QUIRK_REVERSED 2
134#define TS_QUIRK_ALT_OSC 8
Daniel Scheller22e74382017-08-12 07:55:52 -0400135 u32 tempmon_irq;
Daniel Scheller0937e7e2017-08-20 06:41:13 -0400136 const struct ddb_regmap *regmap;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300137};
138
Daniel Scheller22e74382017-08-12 07:55:52 -0400139/* DMA_SIZE MUST be smaller than 256k and
140 * MUST be divisible by 188 and 128 !!!
141 */
Ralph Metzlerccad04572011-07-03 18:23:11 -0300142
Daniel Scheller22e74382017-08-12 07:55:52 -0400143#define DMA_MAX_BUFS 32 /* hardware table limit */
144
Ralph Metzlerccad04572011-07-03 18:23:11 -0300145#define INPUT_DMA_BUFS 8
Daniel Scheller757d78d2017-10-15 16:51:51 -0400146#define INPUT_DMA_SIZE (128 * 47 * 21)
Daniel Scheller22e74382017-08-12 07:55:52 -0400147#define INPUT_DMA_IRQ_DIV 1
Ralph Metzlerccad04572011-07-03 18:23:11 -0300148
Ralph Metzlerccad04572011-07-03 18:23:11 -0300149#define OUTPUT_DMA_BUFS 8
Daniel Scheller757d78d2017-10-15 16:51:51 -0400150#define OUTPUT_DMA_SIZE (128 * 47 * 21)
Daniel Scheller22e74382017-08-12 07:55:52 -0400151#define OUTPUT_DMA_IRQ_DIV 1
Ralph Metzlerccad04572011-07-03 18:23:11 -0300152
153struct ddb;
154struct ddb_port;
155
Daniel Scheller22e74382017-08-12 07:55:52 -0400156struct ddb_dma {
157 void *io;
158 u32 regs;
159 u32 bufregs;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300160
Daniel Scheller22e74382017-08-12 07:55:52 -0400161 dma_addr_t pbuf[DMA_MAX_BUFS];
162 u8 *vbuf[DMA_MAX_BUFS];
163 u32 num;
164 u32 size;
165 u32 div;
166 u32 bufval;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300167
Daniel Scheller22e74382017-08-12 07:55:52 -0400168 struct work_struct work;
Daniel Scheller757d78d2017-10-15 16:51:51 -0400169 spinlock_t lock; /* DMA lock */
Ralph Metzlerccad04572011-07-03 18:23:11 -0300170 wait_queue_head_t wq;
171 int running;
172 u32 stat;
Daniel Scheller22e74382017-08-12 07:55:52 -0400173 u32 ctrl;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300174 u32 cbuf;
175 u32 coff;
Daniel Scheller22e74382017-08-12 07:55:52 -0400176};
Ralph Metzlerccad04572011-07-03 18:23:11 -0300177
Daniel Scheller22e74382017-08-12 07:55:52 -0400178struct ddb_dvb {
179 struct dvb_adapter *adap;
180 int adap_registered;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300181 struct dvb_device *dev;
Daniel Scheller05da9432017-03-29 13:43:13 -0300182 struct i2c_client *i2c_client[1];
Ralph Metzlerccad04572011-07-03 18:23:11 -0300183 struct dvb_frontend *fe;
184 struct dvb_frontend *fe2;
185 struct dmxdev dmxdev;
186 struct dvb_demux demux;
187 struct dvb_net dvbnet;
188 struct dmx_frontend hw_frontend;
189 struct dmx_frontend mem_frontend;
190 int users;
Daniel Scheller22e74382017-08-12 07:55:52 -0400191 u32 attached;
192 u8 input;
193
194 enum fe_sec_tone_mode tone;
195 enum fe_sec_voltage voltage;
196
197 int (*i2c_gate_ctrl)(struct dvb_frontend *, int);
198 int (*set_voltage)(struct dvb_frontend *fe,
Daniel Scheller757d78d2017-10-15 16:51:51 -0400199 enum fe_sec_voltage voltage);
Daniel Scheller22e74382017-08-12 07:55:52 -0400200 int (*set_input)(struct dvb_frontend *fe, int input);
201 int (*diseqc_send_master_cmd)(struct dvb_frontend *fe,
Daniel Scheller757d78d2017-10-15 16:51:51 -0400202 struct dvb_diseqc_master_cmd *cmd);
Ralph Metzlerccad04572011-07-03 18:23:11 -0300203};
204
Daniel Scheller22e74382017-08-12 07:55:52 -0400205struct ddb_ci {
206 struct dvb_ca_en50221 en;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300207 struct ddb_port *port;
208 u32 nr;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300209};
210
Daniel Scheller22e74382017-08-12 07:55:52 -0400211struct ddb_io {
212 struct ddb_port *port;
213 u32 nr;
214 u32 regs;
215 struct ddb_dma *dma;
216 struct ddb_io *redo;
217 struct ddb_io *redi;
218};
219
220#define ddb_output ddb_io
221#define ddb_input ddb_io
222
Ralph Metzlerccad04572011-07-03 18:23:11 -0300223struct ddb_i2c {
224 struct ddb *dev;
225 u32 nr;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300226 u32 regs;
Daniel Scheller22e74382017-08-12 07:55:52 -0400227 u32 link;
228 struct i2c_adapter adap;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300229 u32 rbuf;
230 u32 wbuf;
Daniel Scheller22e74382017-08-12 07:55:52 -0400231 u32 bsize;
232 struct completion completion;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300233};
234
235struct ddb_port {
236 struct ddb *dev;
237 u32 nr;
Daniel Scheller22e74382017-08-12 07:55:52 -0400238 u32 pnr;
239 u32 regs;
240 u32 lnr;
Ralph Metzlerccad04572011-07-03 18:23:11 -0300241 struct ddb_i2c *i2c;
Daniel Scheller757d78d2017-10-15 16:51:51 -0400242 struct mutex i2c_gate_lock; /* I2C access lock */
Ralph Metzlerccad04572011-07-03 18:23:11 -0300243 u32 class;
244#define DDB_PORT_NONE 0
245#define DDB_PORT_CI 1
246#define DDB_PORT_TUNER 2
Daniel Scheller22e74382017-08-12 07:55:52 -0400247#define DDB_PORT_LOOP 3
248 char *name;
249 char *type_name;
250 u32 type;
251#define DDB_TUNER_NONE 0
252#define DDB_TUNER_DVBS_ST 1
253#define DDB_TUNER_DVBS_ST_AA 2
254#define DDB_TUNER_DVBCT_TR 3
255#define DDB_TUNER_DVBCT_ST 4
256#define DDB_CI_INTERNAL 5
257#define DDB_CI_EXTERNAL_SONY 6
258#define DDB_TUNER_DVBCT2_SONY_P 7
259#define DDB_TUNER_DVBC2T2_SONY_P 8
260#define DDB_TUNER_ISDBT_SONY_P 9
261#define DDB_TUNER_DVBS_STV0910_P 10
262#define DDB_TUNER_MXL5XX 11
263#define DDB_CI_EXTERNAL_XO2 12
264#define DDB_CI_EXTERNAL_XO2_B 13
265#define DDB_TUNER_DVBS_STV0910_PR 14
266#define DDB_TUNER_DVBC2T2I_SONY_P 15
Daniel Schellere933a6f2017-04-09 16:38:26 -0300267
Daniel Scheller22e74382017-08-12 07:55:52 -0400268#define DDB_TUNER_XO2 32
269#define DDB_TUNER_DVBS_STV0910 (DDB_TUNER_XO2 + 0)
270#define DDB_TUNER_DVBCT2_SONY (DDB_TUNER_XO2 + 1)
271#define DDB_TUNER_ISDBT_SONY (DDB_TUNER_XO2 + 2)
272#define DDB_TUNER_DVBC2T2_SONY (DDB_TUNER_XO2 + 3)
273#define DDB_TUNER_ATSC_ST (DDB_TUNER_XO2 + 4)
274#define DDB_TUNER_DVBC2T2I_SONY (DDB_TUNER_XO2 + 5)
Ralph Metzlerccad04572011-07-03 18:23:11 -0300275
276 struct ddb_input *input[2];
277 struct ddb_output *output;
278 struct dvb_ca_en50221 *en;
Daniel Scheller22e74382017-08-12 07:55:52 -0400279 struct ddb_dvb dvb[2];
280 u32 gap;
281 u32 obr;
282 u8 creg;
283};
284
285#define CM_STARTUP_DELAY 2
286#define CM_AVERAGE 20
287#define CM_GAIN 10
288
289#define HW_LSB_SHIFT 12
290#define HW_LSB_MASK 0x1000
291
292#define CM_IDLE 0
293#define CM_STARTUP 1
294#define CM_ADJUST 2
295
296#define TS_CAPTURE_LEN (4096)
297
Daniel Schellerbb4cec92017-07-09 15:42:44 -0400298struct ddb_lnb {
Daniel Scheller757d78d2017-10-15 16:51:51 -0400299 struct mutex lock; /* lock lnb access */
Daniel Schellerbb4cec92017-07-09 15:42:44 -0400300 u32 tone;
301 enum fe_sec_voltage oldvoltage[4];
302 u32 voltage[4];
303 u32 voltages;
304 u32 fmode;
305};
306
Daniel Scheller22e74382017-08-12 07:55:52 -0400307struct ddb_link {
308 struct ddb *dev;
Daniel Scheller66cc3d92017-08-20 06:41:11 -0400309 const struct ddb_info *info;
Daniel Scheller22e74382017-08-12 07:55:52 -0400310 u32 nr;
311 u32 regs;
Daniel Scheller757d78d2017-10-15 16:51:51 -0400312 spinlock_t lock; /* lock link access */
313 struct mutex flash_mutex; /* lock flash access */
Daniel Schellerbb4cec92017-07-09 15:42:44 -0400314 struct ddb_lnb lnb;
Daniel Scheller22e74382017-08-12 07:55:52 -0400315 struct tasklet_struct tasklet;
316 struct ddb_ids ids;
317
Daniel Scheller757d78d2017-10-15 16:51:51 -0400318 spinlock_t temp_lock; /* lock temp chip access */
Daniel Scheller22e74382017-08-12 07:55:52 -0400319 int overtemperature_error;
320 u8 temp_tab[11];
Ralph Metzlerccad04572011-07-03 18:23:11 -0300321};
322
323struct ddb {
Daniel Scheller757d78d2017-10-15 16:51:51 -0400324 struct pci_dev *pdev;
325 struct platform_device *pfdev;
326 struct device *dev;
Daniel Scheller22e74382017-08-12 07:55:52 -0400327
Daniel Scheller757d78d2017-10-15 16:51:51 -0400328 int msi;
Daniel Scheller22e74382017-08-12 07:55:52 -0400329 struct workqueue_struct *wq;
Daniel Scheller757d78d2017-10-15 16:51:51 -0400330 u32 has_dma;
Daniel Scheller22e74382017-08-12 07:55:52 -0400331
Daniel Scheller757d78d2017-10-15 16:51:51 -0400332 struct ddb_link link[DDB_MAX_LINK];
333 unsigned char __iomem *regs;
334 u32 regs_len;
335 u32 port_num;
336 struct ddb_port port[DDB_MAX_PORT];
337 u32 i2c_num;
338 struct ddb_i2c i2c[DDB_MAX_I2C];
339 struct ddb_input input[DDB_MAX_INPUT];
340 struct ddb_output output[DDB_MAX_OUTPUT];
341 struct dvb_adapter adap[DDB_MAX_INPUT];
342 struct ddb_dma idma[DDB_MAX_INPUT];
343 struct ddb_dma odma[DDB_MAX_OUTPUT];
Daniel Scheller22e74382017-08-12 07:55:52 -0400344
Daniel Scheller757d78d2017-10-15 16:51:51 -0400345 void (*handler[4][256])(unsigned long);
346 unsigned long handler_data[4][256];
Ralph Metzlerccad04572011-07-03 18:23:11 -0300347
Daniel Scheller757d78d2017-10-15 16:51:51 -0400348 struct device *ddb_dev;
349 u32 ddb_dev_users;
350 u32 nr;
351 u8 iobuf[1028];
Ralph Metzlerccad04572011-07-03 18:23:11 -0300352
Daniel Scheller757d78d2017-10-15 16:51:51 -0400353 u8 leds;
354 u32 ts_irq;
355 u32 i2c_irq;
Daniel Scheller22e74382017-08-12 07:55:52 -0400356
Daniel Scheller757d78d2017-10-15 16:51:51 -0400357 struct mutex mutex; /* lock access to global ddb array */
Daniel Scheller22e74382017-08-12 07:55:52 -0400358
Daniel Scheller757d78d2017-10-15 16:51:51 -0400359 u8 tsbuf[TS_CAPTURE_LEN];
Ralph Metzlerccad04572011-07-03 18:23:11 -0300360};
361
Daniel Schellera96e5ab2017-07-29 07:28:36 -0400362/****************************************************************************/
Daniel Scheller22e74382017-08-12 07:55:52 -0400363/****************************************************************************/
364/****************************************************************************/
365
366int ddbridge_flashread(struct ddb *dev, u32 link, u8 *buf, u32 addr, u32 len);
367
368/****************************************************************************/
Daniel Schellera96e5ab2017-07-29 07:28:36 -0400369
370/* ddbridge-main.c (modparams) */
Daniel Scheller22e74382017-08-12 07:55:52 -0400371extern int ci_bitrate;
372extern int ts_loop;
Daniel Schellera96e5ab2017-07-29 07:28:36 -0400373extern int xo2_speed;
Daniel Scheller22e74382017-08-12 07:55:52 -0400374extern int alt_dma;
375extern int no_init;
Daniel Schellera96e5ab2017-07-29 07:28:36 -0400376extern int stv0910_single;
Daniel Scheller22e74382017-08-12 07:55:52 -0400377extern struct workqueue_struct *ddb_wq;
Daniel Schellera96e5ab2017-07-29 07:28:36 -0400378
379/* ddbridge-core.c */
380void ddb_ports_detach(struct ddb *dev);
381void ddb_ports_release(struct ddb *dev);
382void ddb_buffers_free(struct ddb *dev);
383void ddb_device_destroy(struct ddb *dev);
Daniel Scheller22e74382017-08-12 07:55:52 -0400384irqreturn_t ddb_irq_handler0(int irq, void *dev_id);
385irqreturn_t ddb_irq_handler1(int irq, void *dev_id);
386irqreturn_t ddb_irq_handler(int irq, void *dev_id);
Daniel Schellera96e5ab2017-07-29 07:28:36 -0400387void ddb_ports_init(struct ddb *dev);
388int ddb_buffers_alloc(struct ddb *dev);
389int ddb_ports_attach(struct ddb *dev);
390int ddb_device_create(struct ddb *dev);
391int ddb_class_create(void);
392void ddb_class_destroy(void);
Daniel Scheller22e74382017-08-12 07:55:52 -0400393int ddb_init(struct ddb *dev);
Daniel Scheller8e4eef22017-08-20 06:41:10 -0400394void ddb_unmap(struct ddb *dev);
Daniel Schellera96e5ab2017-07-29 07:28:36 -0400395
Daniel Scheller22e74382017-08-12 07:55:52 -0400396#endif /* DDBRIDGE_H */