Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 Russell King |
| 3 | * Rewritten from the dovefb driver, and Armada510 manuals. |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License version 2 as |
| 7 | * published by the Free Software Foundation. |
| 8 | */ |
| 9 | #include <drm/drmP.h> |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 10 | #include <drm/drm_atomic.h> |
Dave Airlie | bcd21a4 | 2018-01-05 09:43:46 +1000 | [diff] [blame] | 11 | #include <drm/drm_atomic_helper.h> |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 12 | #include <drm/drm_plane_helper.h> |
Russell King | d40af7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 13 | #include <drm/armada_drm.h> |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 14 | #include "armada_crtc.h" |
| 15 | #include "armada_drm.h" |
| 16 | #include "armada_fb.h" |
| 17 | #include "armada_gem.h" |
| 18 | #include "armada_hw.h" |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 19 | #include "armada_ioctlP.h" |
Russell King | d40af7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 20 | #include "armada_plane.h" |
Russell King | c8a220c | 2016-05-17 13:51:08 +0100 | [diff] [blame] | 21 | #include "armada_trace.h" |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 22 | |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 23 | #define DEFAULT_BRIGHTNESS 0 |
| 24 | #define DEFAULT_CONTRAST 0x4000 |
| 25 | #define DEFAULT_SATURATION 0x4000 |
Russell King | c29277d | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 26 | #define DEFAULT_ENCODING DRM_COLOR_YCBCR_BT601 |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 27 | |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 28 | struct armada_overlay_state { |
| 29 | struct drm_plane_state base; |
Russell King | c96103b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 30 | u32 colorkey_yr; |
| 31 | u32 colorkey_ug; |
| 32 | u32 colorkey_vb; |
| 33 | u32 colorkey_mode; |
| 34 | u32 colorkey_enable; |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 35 | s16 brightness; |
| 36 | u16 contrast; |
| 37 | u16 saturation; |
| 38 | }; |
| 39 | #define drm_to_overlay_state(s) \ |
| 40 | container_of(s, struct armada_overlay_state, base) |
| 41 | |
| 42 | static inline u32 armada_spu_contrast(struct drm_plane_state *state) |
| 43 | { |
| 44 | return drm_to_overlay_state(state)->brightness << 16 | |
| 45 | drm_to_overlay_state(state)->contrast; |
| 46 | } |
| 47 | |
| 48 | static inline u32 armada_spu_saturation(struct drm_plane_state *state) |
| 49 | { |
| 50 | /* Docs say 15:0, but it seems to actually be 31:16 on Armada 510 */ |
| 51 | return drm_to_overlay_state(state)->saturation << 16; |
| 52 | } |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 53 | |
Russell King | c29277d | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 54 | static inline u32 armada_csc(struct drm_plane_state *state) |
| 55 | { |
| 56 | /* |
| 57 | * The CFG_CSC_RGB_* settings control the output of the colour space |
| 58 | * converter, setting the range of output values it produces. Since |
| 59 | * we will be blending with the full-range graphics, we need to |
| 60 | * produce full-range RGB output from the conversion. |
| 61 | */ |
| 62 | return CFG_CSC_RGB_COMPUTER | |
| 63 | (state->color_encoding == DRM_COLOR_YCBCR_BT709 ? |
| 64 | CFG_CSC_YUV_CCIR709 : CFG_CSC_YUV_CCIR601); |
| 65 | } |
| 66 | |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 67 | /* === Plane support === */ |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 68 | static void armada_drm_overlay_plane_atomic_update(struct drm_plane *plane, |
| 69 | struct drm_plane_state *old_state) |
| 70 | { |
| 71 | struct drm_plane_state *state = plane->state; |
| 72 | struct armada_crtc *dcrtc; |
| 73 | struct armada_regs *regs; |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 74 | unsigned int idx; |
| 75 | u32 cfg, cfg_mask, val; |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 76 | |
| 77 | DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name); |
| 78 | |
| 79 | if (!state->fb || WARN_ON(!state->crtc)) |
| 80 | return; |
| 81 | |
| 82 | DRM_DEBUG_KMS("[PLANE:%d:%s] is on [CRTC:%d:%s] with [FB:%d] visible %u->%u\n", |
| 83 | plane->base.id, plane->name, |
| 84 | state->crtc->base.id, state->crtc->name, |
| 85 | state->fb->base.id, |
| 86 | old_state->visible, state->visible); |
| 87 | |
| 88 | dcrtc = drm_to_armada_crtc(state->crtc); |
| 89 | regs = dcrtc->regs + dcrtc->regs_idx; |
| 90 | |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 91 | idx = 0; |
| 92 | if (!old_state->visible && state->visible) |
| 93 | armada_reg_queue_mod(regs, idx, |
| 94 | 0, CFG_PDWN16x66 | CFG_PDWN32x66, |
| 95 | LCD_SPU_SRAM_PARA1); |
| 96 | val = armada_rect_hw_fp(&state->src); |
| 97 | if (armada_rect_hw_fp(&old_state->src) != val) |
| 98 | armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_HPXL_VLN); |
| 99 | val = armada_rect_yx(&state->dst); |
| 100 | if (armada_rect_yx(&old_state->dst) != val) |
| 101 | armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_OVSA_HPXL_VLN); |
| 102 | val = armada_rect_hw(&state->dst); |
| 103 | if (armada_rect_hw(&old_state->dst) != val) |
| 104 | armada_reg_queue_set(regs, idx, val, LCD_SPU_DZM_HPXL_VLN); |
| 105 | /* FIXME: overlay on an interlaced display */ |
| 106 | if (old_state->src.x1 != state->src.x1 || |
| 107 | old_state->src.y1 != state->src.y1 || |
| 108 | old_state->fb != state->fb) { |
| 109 | const struct drm_format_info *format; |
Russell King | 4aafe00 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 110 | u16 src_x, pitches[3]; |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 111 | u32 addrs[2][3]; |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 112 | |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 113 | armada_drm_plane_calc(state, addrs, pitches, false); |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 114 | |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 115 | armada_reg_queue_set(regs, idx, addrs[0][0], |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 116 | LCD_SPU_DMA_START_ADDR_Y0); |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 117 | armada_reg_queue_set(regs, idx, addrs[0][1], |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 118 | LCD_SPU_DMA_START_ADDR_U0); |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 119 | armada_reg_queue_set(regs, idx, addrs[0][2], |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 120 | LCD_SPU_DMA_START_ADDR_V0); |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 121 | armada_reg_queue_set(regs, idx, addrs[1][0], |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 122 | LCD_SPU_DMA_START_ADDR_Y1); |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 123 | armada_reg_queue_set(regs, idx, addrs[1][1], |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 124 | LCD_SPU_DMA_START_ADDR_U1); |
Russell King | b5bae71 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 125 | armada_reg_queue_set(regs, idx, addrs[1][2], |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 126 | LCD_SPU_DMA_START_ADDR_V1); |
| 127 | |
Russell King | 4aafe00 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 128 | val = pitches[0] << 16 | pitches[0]; |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 129 | armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_PITCH_YC); |
Russell King | 4aafe00 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 130 | val = pitches[1] << 16 | pitches[2]; |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 131 | armada_reg_queue_set(regs, idx, val, LCD_SPU_DMA_PITCH_UV); |
| 132 | |
| 133 | cfg = CFG_DMA_FMT(drm_fb_to_armada_fb(state->fb)->fmt) | |
| 134 | CFG_DMA_MOD(drm_fb_to_armada_fb(state->fb)->mod) | |
| 135 | CFG_CBSH_ENA; |
| 136 | if (state->visible) |
| 137 | cfg |= CFG_DMA_ENA; |
| 138 | |
| 139 | /* |
| 140 | * Shifting a YUV packed format image by one pixel causes the |
| 141 | * U/V planes to swap. Compensate for it by also toggling |
| 142 | * the UV swap. |
| 143 | */ |
| 144 | format = state->fb->format; |
Russell King | b4df3ba | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 145 | src_x = state->src.x1 >> 16; |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 146 | if (format->num_planes == 1 && src_x & (format->hsub - 1)) |
| 147 | cfg ^= CFG_DMA_MOD(CFG_SWAPUV); |
| 148 | cfg_mask = CFG_CBSH_ENA | CFG_DMAFORMAT | |
| 149 | CFG_DMA_MOD(CFG_SWAPRB | CFG_SWAPUV | |
| 150 | CFG_SWAPYU | CFG_YUV2RGB) | |
| 151 | CFG_DMA_FTOGGLE | CFG_DMA_TSTMODE | |
| 152 | CFG_DMA_ENA; |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 153 | } else if (old_state->visible != state->visible) { |
| 154 | cfg = state->visible ? CFG_DMA_ENA : 0; |
| 155 | cfg_mask = CFG_DMA_ENA; |
| 156 | } else { |
| 157 | cfg = cfg_mask = 0; |
| 158 | } |
| 159 | if (drm_rect_width(&old_state->src) != drm_rect_width(&state->src) || |
| 160 | drm_rect_width(&old_state->dst) != drm_rect_width(&state->dst)) { |
| 161 | cfg_mask |= CFG_DMA_HSMOOTH; |
| 162 | if (drm_rect_width(&state->src) >> 16 != |
| 163 | drm_rect_width(&state->dst)) |
| 164 | cfg |= CFG_DMA_HSMOOTH; |
| 165 | } |
| 166 | |
| 167 | if (cfg_mask) |
| 168 | armada_reg_queue_mod(regs, idx, cfg, cfg_mask, |
| 169 | LCD_SPU_DMA_CTRL0); |
| 170 | |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 171 | val = armada_spu_contrast(state); |
| 172 | if ((!old_state->visible && state->visible) || |
| 173 | armada_spu_contrast(old_state) != val) |
| 174 | armada_reg_queue_set(regs, idx, val, LCD_SPU_CONTRAST); |
| 175 | val = armada_spu_saturation(state); |
| 176 | if ((!old_state->visible && state->visible) || |
| 177 | armada_spu_saturation(old_state) != val) |
| 178 | armada_reg_queue_set(regs, idx, val, LCD_SPU_SATURATION); |
| 179 | if (!old_state->visible && state->visible) |
| 180 | armada_reg_queue_set(regs, idx, 0x00002000, LCD_SPU_CBSH_HUE); |
Russell King | c29277d | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 181 | val = armada_csc(state); |
| 182 | if ((!old_state->visible && state->visible) || |
| 183 | armada_csc(old_state) != val) |
| 184 | armada_reg_queue_mod(regs, idx, val, CFG_CSC_MASK, |
| 185 | LCD_SPU_IOPAD_CONTROL); |
Russell King | c96103b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 186 | val = drm_to_overlay_state(state)->colorkey_yr; |
| 187 | if ((!old_state->visible && state->visible) || |
| 188 | drm_to_overlay_state(old_state)->colorkey_yr != val) |
| 189 | armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_Y); |
| 190 | val = drm_to_overlay_state(state)->colorkey_ug; |
| 191 | if ((!old_state->visible && state->visible) || |
| 192 | drm_to_overlay_state(old_state)->colorkey_ug != val) |
| 193 | armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_U); |
| 194 | val = drm_to_overlay_state(state)->colorkey_vb; |
| 195 | if ((!old_state->visible && state->visible) || |
| 196 | drm_to_overlay_state(old_state)->colorkey_vb != val) |
| 197 | armada_reg_queue_set(regs, idx, val, LCD_SPU_COLORKEY_V); |
| 198 | val = drm_to_overlay_state(state)->colorkey_mode; |
| 199 | if ((!old_state->visible && state->visible) || |
| 200 | drm_to_overlay_state(old_state)->colorkey_mode != val) |
| 201 | armada_reg_queue_mod(regs, idx, val, CFG_CKMODE_MASK | |
| 202 | CFG_ALPHAM_MASK | CFG_ALPHA_MASK, |
| 203 | LCD_SPU_DMA_CTRL1); |
| 204 | val = drm_to_overlay_state(state)->colorkey_enable; |
| 205 | if (((!old_state->visible && state->visible) || |
| 206 | drm_to_overlay_state(old_state)->colorkey_enable != val) && |
| 207 | dcrtc->variant->has_spu_adv_reg) |
| 208 | armada_reg_queue_mod(regs, idx, val, ADV_GRACOLORKEY | |
| 209 | ADV_VIDCOLORKEY, LCD_SPU_ADV_REG); |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 210 | |
Russell King | 3acea7b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 211 | dcrtc->regs_idx += idx; |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 212 | } |
| 213 | |
| 214 | static void armada_drm_overlay_plane_atomic_disable(struct drm_plane *plane, |
| 215 | struct drm_plane_state *old_state) |
| 216 | { |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 217 | struct armada_crtc *dcrtc; |
| 218 | struct armada_regs *regs; |
| 219 | unsigned int idx = 0; |
| 220 | |
| 221 | DRM_DEBUG_KMS("[PLANE:%d:%s]\n", plane->base.id, plane->name); |
| 222 | |
| 223 | if (!old_state->crtc) |
| 224 | return; |
| 225 | |
| 226 | DRM_DEBUG_KMS("[PLANE:%d:%s] was on [CRTC:%d:%s] with [FB:%d]\n", |
| 227 | plane->base.id, plane->name, |
| 228 | old_state->crtc->base.id, old_state->crtc->name, |
| 229 | old_state->fb->base.id); |
| 230 | |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 231 | dcrtc = drm_to_armada_crtc(old_state->crtc); |
| 232 | regs = dcrtc->regs + dcrtc->regs_idx; |
| 233 | |
| 234 | /* Disable plane and power down the YUV FIFOs */ |
| 235 | armada_reg_queue_mod(regs, idx, 0, CFG_DMA_ENA, LCD_SPU_DMA_CTRL0); |
| 236 | armada_reg_queue_mod(regs, idx, CFG_PDWN16x66 | CFG_PDWN32x66, 0, |
| 237 | LCD_SPU_SRAM_PARA1); |
| 238 | |
| 239 | dcrtc->regs_idx += idx; |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 240 | } |
| 241 | |
| 242 | static const struct drm_plane_helper_funcs armada_overlay_plane_helper_funcs = { |
| 243 | .prepare_fb = armada_drm_plane_prepare_fb, |
| 244 | .cleanup_fb = armada_drm_plane_cleanup_fb, |
| 245 | .atomic_check = armada_drm_plane_atomic_check, |
| 246 | .atomic_update = armada_drm_overlay_plane_atomic_update, |
| 247 | .atomic_disable = armada_drm_overlay_plane_atomic_disable, |
| 248 | }; |
| 249 | |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 250 | static int |
Russell King | b1ec9ed | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 251 | armada_overlay_plane_update(struct drm_plane *plane, struct drm_crtc *crtc, |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 252 | struct drm_framebuffer *fb, |
| 253 | int crtc_x, int crtc_y, unsigned crtc_w, unsigned crtc_h, |
| 254 | uint32_t src_x, uint32_t src_y, uint32_t src_w, uint32_t src_h, |
| 255 | struct drm_modeset_acquire_ctx *ctx) |
| 256 | { |
Russell King | b1ec9ed | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 257 | struct drm_atomic_state *state; |
| 258 | struct drm_plane_state *plane_state; |
| 259 | int ret = 0; |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 260 | |
| 261 | trace_armada_ovl_plane_update(plane, crtc, fb, |
| 262 | crtc_x, crtc_y, crtc_w, crtc_h, |
| 263 | src_x, src_y, src_w, src_h); |
| 264 | |
Russell King | b1ec9ed | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 265 | state = drm_atomic_state_alloc(plane->dev); |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 266 | if (!state) |
| 267 | return -ENOMEM; |
| 268 | |
Russell King | b1ec9ed | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 269 | state->acquire_ctx = ctx; |
| 270 | plane_state = drm_atomic_get_plane_state(state, plane); |
| 271 | if (IS_ERR(plane_state)) { |
| 272 | ret = PTR_ERR(plane_state); |
| 273 | goto fail; |
| 274 | } |
Russell King | 47dc413 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 275 | |
Russell King | b1ec9ed | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 276 | ret = drm_atomic_set_crtc_for_plane(plane_state, crtc); |
| 277 | if (ret != 0) |
| 278 | goto fail; |
| 279 | |
| 280 | drm_atomic_set_fb_for_plane(plane_state, fb); |
| 281 | plane_state->crtc_x = crtc_x; |
| 282 | plane_state->crtc_y = crtc_y; |
| 283 | plane_state->crtc_h = crtc_h; |
| 284 | plane_state->crtc_w = crtc_w; |
| 285 | plane_state->src_x = src_x; |
| 286 | plane_state->src_y = src_y; |
| 287 | plane_state->src_h = src_h; |
| 288 | plane_state->src_w = src_w; |
| 289 | |
| 290 | ret = drm_atomic_nonblocking_commit(state); |
| 291 | fail: |
| 292 | drm_atomic_state_put(state); |
| 293 | return ret; |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 294 | } |
| 295 | |
Russell King | 28a2aeb | 2015-07-15 18:11:23 +0100 | [diff] [blame] | 296 | static void armada_ovl_plane_destroy(struct drm_plane *plane) |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 297 | { |
Russell King | 41dbb2d | 2015-06-15 10:13:30 +0100 | [diff] [blame] | 298 | drm_plane_cleanup(plane); |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 299 | kfree(plane); |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 300 | } |
| 301 | |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 302 | static void armada_overlay_reset(struct drm_plane *plane) |
| 303 | { |
| 304 | struct armada_overlay_state *state; |
| 305 | |
| 306 | if (plane->state) |
| 307 | __drm_atomic_helper_plane_destroy_state(plane->state); |
| 308 | kfree(plane->state); |
| 309 | |
| 310 | state = kzalloc(sizeof(*state), GFP_KERNEL); |
| 311 | if (state) { |
| 312 | state->base.plane = plane; |
Russell King | c29277d | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 313 | state->base.color_encoding = DEFAULT_ENCODING; |
| 314 | state->base.color_range = DRM_COLOR_YCBCR_LIMITED_RANGE; |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 315 | state->base.rotation = DRM_MODE_ROTATE_0; |
Russell King | c96103b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 316 | state->colorkey_yr = 0xfefefe00; |
| 317 | state->colorkey_ug = 0x01010100; |
| 318 | state->colorkey_vb = 0x01010100; |
| 319 | state->colorkey_mode = CFG_CKMODE(CKMODE_RGB) | |
| 320 | CFG_ALPHAM_GRA | CFG_ALPHA(0); |
| 321 | state->colorkey_enable = ADV_GRACOLORKEY; |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 322 | state->brightness = DEFAULT_BRIGHTNESS; |
| 323 | state->contrast = DEFAULT_CONTRAST; |
| 324 | state->saturation = DEFAULT_SATURATION; |
| 325 | } |
| 326 | plane->state = &state->base; |
| 327 | } |
| 328 | |
| 329 | struct drm_plane_state * |
| 330 | armada_overlay_duplicate_state(struct drm_plane *plane) |
| 331 | { |
| 332 | struct armada_overlay_state *state; |
| 333 | |
| 334 | if (WARN_ON(!plane->state)) |
| 335 | return NULL; |
| 336 | |
| 337 | state = kmemdup(plane->state, sizeof(*state), GFP_KERNEL); |
| 338 | if (state) |
| 339 | __drm_atomic_helper_plane_duplicate_state(plane, &state->base); |
| 340 | return &state->base; |
| 341 | } |
| 342 | |
| 343 | static int armada_overlay_set_property(struct drm_plane *plane, |
| 344 | struct drm_plane_state *state, struct drm_property *property, |
| 345 | uint64_t val) |
| 346 | { |
| 347 | struct armada_private *priv = plane->dev->dev_private; |
| 348 | |
Russell King | c96103b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 349 | #define K2R(val) (((val) >> 0) & 0xff) |
| 350 | #define K2G(val) (((val) >> 8) & 0xff) |
| 351 | #define K2B(val) (((val) >> 16) & 0xff) |
| 352 | if (property == priv->colorkey_prop) { |
| 353 | #define CCC(v) ((v) << 24 | (v) << 16 | (v) << 8) |
| 354 | drm_to_overlay_state(state)->colorkey_yr = CCC(K2R(val)); |
| 355 | drm_to_overlay_state(state)->colorkey_ug = CCC(K2G(val)); |
| 356 | drm_to_overlay_state(state)->colorkey_vb = CCC(K2B(val)); |
| 357 | #undef CCC |
| 358 | } else if (property == priv->colorkey_min_prop) { |
| 359 | drm_to_overlay_state(state)->colorkey_yr &= ~0x00ff0000; |
| 360 | drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 16; |
| 361 | drm_to_overlay_state(state)->colorkey_ug &= ~0x00ff0000; |
| 362 | drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 16; |
| 363 | drm_to_overlay_state(state)->colorkey_vb &= ~0x00ff0000; |
| 364 | drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 16; |
| 365 | } else if (property == priv->colorkey_max_prop) { |
| 366 | drm_to_overlay_state(state)->colorkey_yr &= ~0xff000000; |
| 367 | drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 24; |
| 368 | drm_to_overlay_state(state)->colorkey_ug &= ~0xff000000; |
| 369 | drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 24; |
| 370 | drm_to_overlay_state(state)->colorkey_vb &= ~0xff000000; |
| 371 | drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 24; |
| 372 | } else if (property == priv->colorkey_val_prop) { |
| 373 | drm_to_overlay_state(state)->colorkey_yr &= ~0x0000ff00; |
| 374 | drm_to_overlay_state(state)->colorkey_yr |= K2R(val) << 8; |
| 375 | drm_to_overlay_state(state)->colorkey_ug &= ~0x0000ff00; |
| 376 | drm_to_overlay_state(state)->colorkey_ug |= K2G(val) << 8; |
| 377 | drm_to_overlay_state(state)->colorkey_vb &= ~0x0000ff00; |
| 378 | drm_to_overlay_state(state)->colorkey_vb |= K2B(val) << 8; |
| 379 | } else if (property == priv->colorkey_alpha_prop) { |
| 380 | drm_to_overlay_state(state)->colorkey_yr &= ~0x000000ff; |
| 381 | drm_to_overlay_state(state)->colorkey_yr |= K2R(val); |
| 382 | drm_to_overlay_state(state)->colorkey_ug &= ~0x000000ff; |
| 383 | drm_to_overlay_state(state)->colorkey_ug |= K2G(val); |
| 384 | drm_to_overlay_state(state)->colorkey_vb &= ~0x000000ff; |
| 385 | drm_to_overlay_state(state)->colorkey_vb |= K2B(val); |
| 386 | } else if (property == priv->colorkey_mode_prop) { |
| 387 | if (val == CKMODE_DISABLE) { |
| 388 | drm_to_overlay_state(state)->colorkey_mode = |
| 389 | CFG_CKMODE(CKMODE_DISABLE) | |
| 390 | CFG_ALPHAM_CFG | CFG_ALPHA(255); |
| 391 | drm_to_overlay_state(state)->colorkey_enable = 0; |
| 392 | } else { |
| 393 | drm_to_overlay_state(state)->colorkey_mode = |
| 394 | CFG_CKMODE(val) | |
| 395 | CFG_ALPHAM_GRA | CFG_ALPHA(0); |
| 396 | drm_to_overlay_state(state)->colorkey_enable = |
| 397 | ADV_GRACOLORKEY; |
| 398 | } |
| 399 | } else if (property == priv->brightness_prop) { |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 400 | drm_to_overlay_state(state)->brightness = val - 256; |
| 401 | } else if (property == priv->contrast_prop) { |
| 402 | drm_to_overlay_state(state)->contrast = val; |
| 403 | } else if (property == priv->saturation_prop) { |
| 404 | drm_to_overlay_state(state)->saturation = val; |
| 405 | } else { |
| 406 | return -EINVAL; |
| 407 | } |
| 408 | return 0; |
| 409 | } |
| 410 | |
| 411 | static int armada_overlay_get_property(struct drm_plane *plane, |
| 412 | const struct drm_plane_state *state, struct drm_property *property, |
| 413 | uint64_t *val) |
| 414 | { |
| 415 | struct armada_private *priv = plane->dev->dev_private; |
| 416 | |
Russell King | c96103b | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 417 | #define C2K(c,s) (((c) >> (s)) & 0xff) |
| 418 | #define R2BGR(r,g,b,s) (C2K(r,s) << 0 | C2K(g,s) << 8 | C2K(b,s) << 16) |
| 419 | if (property == priv->colorkey_prop) { |
| 420 | /* Do best-efforts here for this property */ |
| 421 | *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr, |
| 422 | drm_to_overlay_state(state)->colorkey_ug, |
| 423 | drm_to_overlay_state(state)->colorkey_vb, 16); |
| 424 | /* If min != max, or min != val, error out */ |
| 425 | if (*val != R2BGR(drm_to_overlay_state(state)->colorkey_yr, |
| 426 | drm_to_overlay_state(state)->colorkey_ug, |
| 427 | drm_to_overlay_state(state)->colorkey_vb, 24) || |
| 428 | *val != R2BGR(drm_to_overlay_state(state)->colorkey_yr, |
| 429 | drm_to_overlay_state(state)->colorkey_ug, |
| 430 | drm_to_overlay_state(state)->colorkey_vb, 8)) |
| 431 | return -EINVAL; |
| 432 | } else if (property == priv->colorkey_min_prop) { |
| 433 | *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr, |
| 434 | drm_to_overlay_state(state)->colorkey_ug, |
| 435 | drm_to_overlay_state(state)->colorkey_vb, 16); |
| 436 | } else if (property == priv->colorkey_max_prop) { |
| 437 | *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr, |
| 438 | drm_to_overlay_state(state)->colorkey_ug, |
| 439 | drm_to_overlay_state(state)->colorkey_vb, 24); |
| 440 | } else if (property == priv->colorkey_val_prop) { |
| 441 | *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr, |
| 442 | drm_to_overlay_state(state)->colorkey_ug, |
| 443 | drm_to_overlay_state(state)->colorkey_vb, 8); |
| 444 | } else if (property == priv->colorkey_alpha_prop) { |
| 445 | *val = R2BGR(drm_to_overlay_state(state)->colorkey_yr, |
| 446 | drm_to_overlay_state(state)->colorkey_ug, |
| 447 | drm_to_overlay_state(state)->colorkey_vb, 0); |
| 448 | } else if (property == priv->colorkey_mode_prop) { |
| 449 | *val = (drm_to_overlay_state(state)->colorkey_mode & |
| 450 | CFG_CKMODE_MASK) >> ffs(CFG_CKMODE_MASK); |
| 451 | } else if (property == priv->brightness_prop) { |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 452 | *val = drm_to_overlay_state(state)->brightness + 256; |
| 453 | } else if (property == priv->contrast_prop) { |
| 454 | *val = drm_to_overlay_state(state)->contrast; |
| 455 | } else if (property == priv->saturation_prop) { |
| 456 | *val = drm_to_overlay_state(state)->saturation; |
| 457 | } else { |
| 458 | return -EINVAL; |
| 459 | } |
| 460 | return 0; |
| 461 | } |
| 462 | |
Russell King | 28a2aeb | 2015-07-15 18:11:23 +0100 | [diff] [blame] | 463 | static const struct drm_plane_funcs armada_ovl_plane_funcs = { |
Russell King | b1ec9ed | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 464 | .update_plane = armada_overlay_plane_update, |
| 465 | .disable_plane = drm_atomic_helper_disable_plane, |
Russell King | 28a2aeb | 2015-07-15 18:11:23 +0100 | [diff] [blame] | 466 | .destroy = armada_ovl_plane_destroy, |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 467 | .reset = armada_overlay_reset, |
| 468 | .atomic_duplicate_state = armada_overlay_duplicate_state, |
| 469 | .atomic_destroy_state = drm_atomic_helper_plane_destroy_state, |
| 470 | .atomic_set_property = armada_overlay_set_property, |
| 471 | .atomic_get_property = armada_overlay_get_property, |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 472 | }; |
| 473 | |
Russell King | 28a2aeb | 2015-07-15 18:11:23 +0100 | [diff] [blame] | 474 | static const uint32_t armada_ovl_formats[] = { |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 475 | DRM_FORMAT_UYVY, |
| 476 | DRM_FORMAT_YUYV, |
| 477 | DRM_FORMAT_YUV420, |
| 478 | DRM_FORMAT_YVU420, |
| 479 | DRM_FORMAT_YUV422, |
| 480 | DRM_FORMAT_YVU422, |
| 481 | DRM_FORMAT_VYUY, |
| 482 | DRM_FORMAT_YVYU, |
| 483 | DRM_FORMAT_ARGB8888, |
| 484 | DRM_FORMAT_ABGR8888, |
| 485 | DRM_FORMAT_XRGB8888, |
| 486 | DRM_FORMAT_XBGR8888, |
| 487 | DRM_FORMAT_RGB888, |
| 488 | DRM_FORMAT_BGR888, |
| 489 | DRM_FORMAT_ARGB1555, |
| 490 | DRM_FORMAT_ABGR1555, |
| 491 | DRM_FORMAT_RGB565, |
| 492 | DRM_FORMAT_BGR565, |
| 493 | }; |
| 494 | |
Arvind Yadav | 8a63ca5 | 2017-07-01 16:24:42 +0530 | [diff] [blame] | 495 | static const struct drm_prop_enum_list armada_drm_colorkey_enum_list[] = { |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 496 | { CKMODE_DISABLE, "disabled" }, |
| 497 | { CKMODE_Y, "Y component" }, |
| 498 | { CKMODE_U, "U component" }, |
| 499 | { CKMODE_V, "V component" }, |
| 500 | { CKMODE_RGB, "RGB" }, |
| 501 | { CKMODE_R, "R component" }, |
| 502 | { CKMODE_G, "G component" }, |
| 503 | { CKMODE_B, "B component" }, |
| 504 | }; |
| 505 | |
| 506 | static int armada_overlay_create_properties(struct drm_device *dev) |
| 507 | { |
| 508 | struct armada_private *priv = dev->dev_private; |
| 509 | |
| 510 | if (priv->colorkey_prop) |
| 511 | return 0; |
| 512 | |
| 513 | priv->colorkey_prop = drm_property_create_range(dev, 0, |
| 514 | "colorkey", 0, 0xffffff); |
| 515 | priv->colorkey_min_prop = drm_property_create_range(dev, 0, |
| 516 | "colorkey_min", 0, 0xffffff); |
| 517 | priv->colorkey_max_prop = drm_property_create_range(dev, 0, |
| 518 | "colorkey_max", 0, 0xffffff); |
| 519 | priv->colorkey_val_prop = drm_property_create_range(dev, 0, |
| 520 | "colorkey_val", 0, 0xffffff); |
| 521 | priv->colorkey_alpha_prop = drm_property_create_range(dev, 0, |
| 522 | "colorkey_alpha", 0, 0xffffff); |
| 523 | priv->colorkey_mode_prop = drm_property_create_enum(dev, 0, |
| 524 | "colorkey_mode", |
| 525 | armada_drm_colorkey_enum_list, |
| 526 | ARRAY_SIZE(armada_drm_colorkey_enum_list)); |
| 527 | priv->brightness_prop = drm_property_create_range(dev, 0, |
| 528 | "brightness", 0, 256 + 255); |
| 529 | priv->contrast_prop = drm_property_create_range(dev, 0, |
| 530 | "contrast", 0, 0x7fff); |
| 531 | priv->saturation_prop = drm_property_create_range(dev, 0, |
| 532 | "saturation", 0, 0x7fff); |
| 533 | |
| 534 | if (!priv->colorkey_prop) |
| 535 | return -ENOMEM; |
| 536 | |
| 537 | return 0; |
| 538 | } |
| 539 | |
| 540 | int armada_overlay_plane_create(struct drm_device *dev, unsigned long crtcs) |
| 541 | { |
| 542 | struct armada_private *priv = dev->dev_private; |
| 543 | struct drm_mode_object *mobj; |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 544 | struct drm_plane *overlay; |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 545 | int ret; |
| 546 | |
| 547 | ret = armada_overlay_create_properties(dev); |
| 548 | if (ret) |
| 549 | return ret; |
| 550 | |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 551 | overlay = kzalloc(sizeof(*overlay), GFP_KERNEL); |
| 552 | if (!overlay) |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 553 | return -ENOMEM; |
| 554 | |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 555 | drm_plane_helper_add(overlay, &armada_overlay_plane_helper_funcs); |
Russell King | 5740d27 | 2015-07-15 18:11:25 +0100 | [diff] [blame] | 556 | |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 557 | ret = drm_universal_plane_init(dev, overlay, crtcs, |
Russell King | d563c24 | 2015-07-15 18:11:24 +0100 | [diff] [blame] | 558 | &armada_ovl_plane_funcs, |
| 559 | armada_ovl_formats, |
| 560 | ARRAY_SIZE(armada_ovl_formats), |
Ben Widawsky | e6fc3b6 | 2017-07-23 20:46:38 -0700 | [diff] [blame] | 561 | NULL, |
Ville Syrjälä | b0b3b79 | 2015-12-09 16:19:55 +0200 | [diff] [blame] | 562 | DRM_PLANE_TYPE_OVERLAY, NULL); |
Russell King | 28a2aeb | 2015-07-15 18:11:23 +0100 | [diff] [blame] | 563 | if (ret) { |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 564 | kfree(overlay); |
Russell King | 28a2aeb | 2015-07-15 18:11:23 +0100 | [diff] [blame] | 565 | return ret; |
| 566 | } |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 567 | |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 568 | mobj = &overlay->base; |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 569 | drm_object_attach_property(mobj, priv->colorkey_prop, |
| 570 | 0x0101fe); |
| 571 | drm_object_attach_property(mobj, priv->colorkey_min_prop, |
| 572 | 0x0101fe); |
| 573 | drm_object_attach_property(mobj, priv->colorkey_max_prop, |
| 574 | 0x0101fe); |
| 575 | drm_object_attach_property(mobj, priv->colorkey_val_prop, |
| 576 | 0x0101fe); |
| 577 | drm_object_attach_property(mobj, priv->colorkey_alpha_prop, |
| 578 | 0x000000); |
| 579 | drm_object_attach_property(mobj, priv->colorkey_mode_prop, |
| 580 | CKMODE_RGB); |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 581 | drm_object_attach_property(mobj, priv->brightness_prop, |
| 582 | 256 + DEFAULT_BRIGHTNESS); |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 583 | drm_object_attach_property(mobj, priv->contrast_prop, |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 584 | DEFAULT_CONTRAST); |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 585 | drm_object_attach_property(mobj, priv->saturation_prop, |
Russell King | 61ba252 | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 586 | DEFAULT_SATURATION); |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 587 | |
Russell King | d701278 | 2018-07-30 11:53:06 +0100 | [diff] [blame] | 588 | ret = drm_plane_create_color_properties(overlay, |
Russell King | c29277d | 2018-07-30 11:52:34 +0100 | [diff] [blame] | 589 | BIT(DRM_COLOR_YCBCR_BT601) | |
| 590 | BIT(DRM_COLOR_YCBCR_BT709), |
| 591 | BIT(DRM_COLOR_YCBCR_LIMITED_RANGE), |
| 592 | DEFAULT_ENCODING, |
| 593 | DRM_COLOR_YCBCR_LIMITED_RANGE); |
| 594 | |
| 595 | return ret; |
Russell King | 96f60e3 | 2012-08-15 13:59:49 +0100 | [diff] [blame] | 596 | } |