blob: 19c252f659dd0c291a4420fb282f706cbefc7e19 [file] [log] [blame]
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001/*
2 * Copyright (C) 2011 Samsung Electronics Co.Ltd
3 * Authors:
4 * Seung-Woo Kim <sw0312.kim@samsung.com>
5 * Inki Dae <inki.dae@samsung.com>
6 * Joonyoung Shim <jy0922.shim@samsung.com>
7 *
8 * Based on drivers/media/video/s5p-tv/hdmi_drv.c
9 *
Andrzej Hajda5eefadb2016-01-14 14:28:20 +090010 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License as published by the
12 * Free Software Foundation; either version 2 of the License, or (at your
Seung-Woo Kimd8408322011-12-21 17:39:39 +090013 * option) any later version.
14 *
15 */
16
David Howells760285e2012-10-02 18:01:07 +010017#include <drm/drmP.h>
Gustavo Padovan4ea95262015-06-01 12:04:44 -030018#include <drm/drm_atomic_helper.h>
Daniel Vetterfcd70cd2019-01-17 22:03:34 +010019#include <drm/drm_edid.h>
20#include <drm/drm_probe_helper.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090021
22#include "regs-hdmi.h"
23
24#include <linux/kernel.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090025#include <linux/wait.h>
26#include <linux/i2c.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090027#include <linux/platform_device.h>
28#include <linux/interrupt.h>
29#include <linux/irq.h>
30#include <linux/delay.h>
31#include <linux/pm_runtime.h>
32#include <linux/clk.h>
Andrzej Hajda2228b7c2015-09-25 14:48:24 +020033#include <linux/gpio/consumer.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090034#include <linux/regulator/consumer.h>
Rahul Sharma22c4f422012-10-04 20:48:55 +053035#include <linux/io.h>
Rahul Sharmad5e9ca42014-05-09 15:34:18 +090036#include <linux/of_address.h>
Andrzej Hajdacd240cd2015-07-09 16:28:09 +020037#include <linux/of_device.h>
Andrzej Hajdaaa181572017-02-01 09:29:14 +010038#include <linux/of_graph.h>
Sachin Kamatd34d59b2014-02-04 08:40:18 +053039#include <linux/hdmi.h>
Inki Daef37cd5e2014-05-09 14:25:20 +090040#include <linux/component.h>
Rahul Sharma049d34e2014-05-20 10:36:05 +053041#include <linux/mfd/syscon.h>
42#include <linux/regmap.h>
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +020043#include <sound/hdmi-codec.h>
Seung-Woo Kimd8408322011-12-21 17:39:39 +090044#include <drm/exynos_drm.h>
45
Hans Verkuil278c8112016-12-13 11:07:17 -020046#include <media/cec-notifier.h>
47
Inki Daef37cd5e2014-05-09 14:25:20 +090048#include "exynos_drm_crtc.h"
Seung-Woo Kimd8408322011-12-21 17:39:39 +090049
Sean Paul724fd142014-05-09 15:05:10 +090050#define HOTPLUG_DEBOUNCE_MS 1100
51
Rahul Sharma5a325072012-10-04 20:48:54 +053052enum hdmi_type {
53 HDMI_TYPE13,
54 HDMI_TYPE14,
Andrzej Hajda633d00b2015-09-25 14:48:16 +020055 HDMI_TYPE_COUNT
56};
57
58#define HDMI_MAPPED_BASE 0xffff0000
59
60enum hdmi_mapped_regs {
61 HDMI_PHY_STATUS = HDMI_MAPPED_BASE,
62 HDMI_PHY_RSTOUT,
63 HDMI_ACR_CON,
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +020064 HDMI_ACR_MCTS0,
65 HDMI_ACR_CTS0,
66 HDMI_ACR_N0
Andrzej Hajda633d00b2015-09-25 14:48:16 +020067};
68
69static const u32 hdmi_reg_map[][HDMI_TYPE_COUNT] = {
70 { HDMI_V13_PHY_STATUS, HDMI_PHY_STATUS_0 },
71 { HDMI_V13_PHY_RSTOUT, HDMI_V14_PHY_RSTOUT },
72 { HDMI_V13_ACR_CON, HDMI_V14_ACR_CON },
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +020073 { HDMI_V13_ACR_MCTS0, HDMI_V14_ACR_MCTS0 },
74 { HDMI_V13_ACR_CTS0, HDMI_V14_ACR_CTS0 },
75 { HDMI_V13_ACR_N0, HDMI_V14_ACR_N0 },
Rahul Sharma5a325072012-10-04 20:48:54 +053076};
77
Andrzej Hajda1ab739d2015-09-25 14:48:22 +020078static const char * const supply[] = {
79 "vdd",
80 "vdd_osc",
81 "vdd_pll",
82};
83
Andrzej Hajda65e98032015-11-02 14:16:41 +010084struct hdmiphy_config {
85 int pixel_clock;
86 u8 conf[32];
87};
88
89struct hdmiphy_configs {
90 int count;
91 const struct hdmiphy_config *data;
92};
93
Andrzej Hajda9be7e982016-01-14 14:22:47 +090094struct string_array_spec {
95 int count;
96 const char * const *data;
97};
98
99#define INIT_ARRAY_SPEC(a) { .count = ARRAY_SIZE(a), .data = a }
100
Inki Daebfe4e842014-03-06 14:18:17 +0900101struct hdmi_driver_data {
102 unsigned int type;
103 unsigned int is_apb_phy:1;
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900104 unsigned int has_sysreg:1;
Andrzej Hajda65e98032015-11-02 14:16:41 +0100105 struct hdmiphy_configs phy_confs;
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900106 struct string_array_spec clk_gates;
107 /*
108 * Array of triplets (p_off, p_on, clock), where p_off and p_on are
109 * required parents of clock when HDMI-PHY is respectively off or on.
110 */
111 struct string_array_spec clk_muxes;
Inki Daebfe4e842014-03-06 14:18:17 +0900112};
113
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +0200114struct hdmi_audio {
115 struct platform_device *pdev;
116 struct hdmi_audio_infoframe infoframe;
117 struct hdmi_codec_params params;
118 bool mute;
119};
120
Joonyoung Shim590f4182012-03-16 18:47:14 +0900121struct hdmi_context {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300122 struct drm_encoder encoder;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900123 struct device *dev;
124 struct drm_device *drm_dev;
Sean Pauld9716ee2014-01-30 16:19:29 -0500125 struct drm_connector connector;
Seung-Woo Kim872d20d62012-04-24 17:39:15 +0900126 bool dvi_mode;
Sean Paul724fd142014-05-09 15:05:10 +0900127 struct delayed_work hotplug_work;
Hans Verkuil278c8112016-12-13 11:07:17 -0200128 struct cec_notifier *notifier;
Andrzej Hajdacd240cd2015-07-09 16:28:09 +0200129 const struct hdmi_driver_data *drv_data;
Joonyoung Shim7ecd34e2012-04-23 19:35:47 +0900130
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200131 void __iomem *regs;
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900132 void __iomem *regs_hdmiphy;
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200133 struct i2c_client *hdmiphy_port;
134 struct i2c_adapter *ddc_adpt;
Gustavo Padovanf28464c2015-11-02 20:39:18 +0900135 struct gpio_desc *hpd_gpio;
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200136 int irq;
Rahul Sharma049d34e2014-05-20 10:36:05 +0530137 struct regmap *pmureg;
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900138 struct regmap *sysreg;
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900139 struct clk **clk_gates;
140 struct clk **clk_muxes;
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +0200141 struct regulator_bulk_data regul_bulk[ARRAY_SIZE(supply)];
142 struct regulator *reg_hdmi_en;
Andrzej Hajda59b62d32016-05-10 13:56:32 +0900143 struct exynos_drm_clk phy_clk;
Andrzej Hajdaaa181572017-02-01 09:29:14 +0100144 struct drm_bridge *bridge;
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +0200145
146 /* mutex protecting subsequent fields below */
147 struct mutex mutex;
148 struct hdmi_audio audio;
149 bool powered;
Joonyoung Shim590f4182012-03-16 18:47:14 +0900150};
151
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300152static inline struct hdmi_context *encoder_to_hdmi(struct drm_encoder *e)
Andrzej Hajda0d8424f82014-11-17 09:54:21 +0100153{
Gustavo Padovancf67cc92015-08-11 17:38:06 +0900154 return container_of(e, struct hdmi_context, encoder);
Andrzej Hajda0d8424f82014-11-17 09:54:21 +0100155}
156
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200157static inline struct hdmi_context *connector_to_hdmi(struct drm_connector *c)
158{
159 return container_of(c, struct hdmi_context, connector);
160}
161
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900162static const struct hdmiphy_config hdmiphy_v13_configs[] = {
163 {
164 .pixel_clock = 27000000,
165 .conf = {
166 0x01, 0x05, 0x00, 0xD8, 0x10, 0x1C, 0x30, 0x40,
167 0x6B, 0x10, 0x02, 0x51, 0xDF, 0xF2, 0x54, 0x87,
168 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200169 0x22, 0x40, 0xE3, 0x26, 0x00, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900170 },
171 },
172 {
173 .pixel_clock = 27027000,
174 .conf = {
175 0x01, 0x05, 0x00, 0xD4, 0x10, 0x9C, 0x09, 0x64,
176 0x6B, 0x10, 0x02, 0x51, 0xDF, 0xF2, 0x54, 0x87,
177 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200178 0x22, 0x40, 0xE3, 0x26, 0x00, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900179 },
180 },
181 {
182 .pixel_clock = 74176000,
183 .conf = {
184 0x01, 0x05, 0x00, 0xD8, 0x10, 0x9C, 0xef, 0x5B,
185 0x6D, 0x10, 0x01, 0x51, 0xef, 0xF3, 0x54, 0xb9,
186 0x84, 0x00, 0x30, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200187 0x22, 0x40, 0xa5, 0x26, 0x01, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900188 },
189 },
190 {
191 .pixel_clock = 74250000,
192 .conf = {
193 0x01, 0x05, 0x00, 0xd8, 0x10, 0x9c, 0xf8, 0x40,
194 0x6a, 0x10, 0x01, 0x51, 0xff, 0xf1, 0x54, 0xba,
195 0x84, 0x00, 0x10, 0x38, 0x00, 0x08, 0x10, 0xe0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200196 0x22, 0x40, 0xa4, 0x26, 0x01, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900197 },
198 },
199 {
200 .pixel_clock = 148500000,
201 .conf = {
202 0x01, 0x05, 0x00, 0xD8, 0x10, 0x9C, 0xf8, 0x40,
203 0x6A, 0x18, 0x00, 0x51, 0xff, 0xF1, 0x54, 0xba,
204 0x84, 0x00, 0x10, 0x38, 0x00, 0x08, 0x10, 0xE0,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200205 0x22, 0x40, 0xa4, 0x26, 0x02, 0x00, 0x00, 0x80,
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900206 },
207 },
208};
209
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500210static const struct hdmiphy_config hdmiphy_v14_configs[] = {
211 {
212 .pixel_clock = 25200000,
213 .conf = {
214 0x01, 0x51, 0x2A, 0x75, 0x40, 0x01, 0x00, 0x08,
215 0x82, 0x80, 0xfc, 0xd8, 0x45, 0xa0, 0xac, 0x80,
216 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
217 0x54, 0xf4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
218 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900219 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500220 {
221 .pixel_clock = 27000000,
222 .conf = {
223 0x01, 0xd1, 0x22, 0x51, 0x40, 0x08, 0xfc, 0x20,
224 0x98, 0xa0, 0xcb, 0xd8, 0x45, 0xa0, 0xac, 0x80,
225 0x06, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
226 0x54, 0xe4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
227 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900228 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500229 {
230 .pixel_clock = 27027000,
231 .conf = {
232 0x01, 0xd1, 0x2d, 0x72, 0x40, 0x64, 0x12, 0x08,
233 0x43, 0xa0, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
234 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200235 0x54, 0xe3, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500236 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900237 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500238 {
239 .pixel_clock = 36000000,
240 .conf = {
241 0x01, 0x51, 0x2d, 0x55, 0x40, 0x01, 0x00, 0x08,
242 0x82, 0x80, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
243 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
244 0x54, 0xab, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
245 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900246 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500247 {
248 .pixel_clock = 40000000,
249 .conf = {
250 0x01, 0x51, 0x32, 0x55, 0x40, 0x01, 0x00, 0x08,
251 0x82, 0x80, 0x2c, 0xd9, 0x45, 0xa0, 0xac, 0x80,
252 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
253 0x54, 0x9a, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
254 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900255 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500256 {
257 .pixel_clock = 65000000,
258 .conf = {
259 0x01, 0xd1, 0x36, 0x34, 0x40, 0x1e, 0x0a, 0x08,
260 0x82, 0xa0, 0x45, 0xd9, 0x45, 0xa0, 0xac, 0x80,
261 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
262 0x54, 0xbd, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
263 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900264 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500265 {
Shirish Se1d883c2014-03-13 14:28:27 +0900266 .pixel_clock = 71000000,
267 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530268 0x01, 0xd1, 0x3b, 0x35, 0x40, 0x0c, 0x04, 0x08,
269 0x85, 0xa0, 0x63, 0xd9, 0x45, 0xa0, 0xac, 0x80,
270 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900271 0x54, 0xad, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
272 },
273 },
274 {
275 .pixel_clock = 73250000,
276 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530277 0x01, 0xd1, 0x3d, 0x35, 0x40, 0x18, 0x02, 0x08,
278 0x83, 0xa0, 0x6e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
279 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900280 0x54, 0xa8, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
281 },
282 },
283 {
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500284 .pixel_clock = 74176000,
285 .conf = {
286 0x01, 0xd1, 0x3e, 0x35, 0x40, 0x5b, 0xde, 0x08,
287 0x82, 0xa0, 0x73, 0xd9, 0x45, 0xa0, 0xac, 0x80,
288 0x56, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
289 0x54, 0xa6, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
290 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900291 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500292 {
293 .pixel_clock = 74250000,
294 .conf = {
295 0x01, 0xd1, 0x1f, 0x10, 0x40, 0x40, 0xf8, 0x08,
296 0x81, 0xa0, 0xba, 0xd8, 0x45, 0xa0, 0xac, 0x80,
297 0x3c, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200298 0x54, 0xa5, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500299 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900300 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500301 {
302 .pixel_clock = 83500000,
303 .conf = {
304 0x01, 0xd1, 0x23, 0x11, 0x40, 0x0c, 0xfb, 0x08,
305 0x85, 0xa0, 0xd1, 0xd8, 0x45, 0xa0, 0xac, 0x80,
306 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
307 0x54, 0x93, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
308 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900309 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500310 {
Daniel Drakeae58c032017-09-29 12:05:42 +0200311 .pixel_clock = 85500000,
312 .conf = {
313 0x01, 0xd1, 0x24, 0x11, 0x40, 0x40, 0xd0, 0x08,
314 0x84, 0xa0, 0xd6, 0xd8, 0x45, 0xa0, 0xac, 0x80,
315 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
316 0x54, 0x90, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
317 },
318 },
319 {
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500320 .pixel_clock = 106500000,
321 .conf = {
322 0x01, 0xd1, 0x2c, 0x12, 0x40, 0x0c, 0x09, 0x08,
323 0x84, 0xa0, 0x0a, 0xd9, 0x45, 0xa0, 0xac, 0x80,
324 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
325 0x54, 0x73, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
326 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900327 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500328 {
329 .pixel_clock = 108000000,
330 .conf = {
331 0x01, 0x51, 0x2d, 0x15, 0x40, 0x01, 0x00, 0x08,
332 0x82, 0x80, 0x0e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
333 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
334 0x54, 0xc7, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
335 },
Seung-Woo Kime540adf2012-04-24 17:55:06 +0900336 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500337 {
Shirish Se1d883c2014-03-13 14:28:27 +0900338 .pixel_clock = 115500000,
339 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530340 0x01, 0xd1, 0x30, 0x12, 0x40, 0x40, 0x10, 0x08,
341 0x80, 0x80, 0x21, 0xd9, 0x45, 0xa0, 0xac, 0x80,
342 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900343 0x54, 0xaa, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
344 },
345 },
346 {
347 .pixel_clock = 119000000,
348 .conf = {
Shirish S96d26532014-05-05 10:27:51 +0530349 0x01, 0xd1, 0x32, 0x1a, 0x40, 0x30, 0xd8, 0x08,
350 0x04, 0xa0, 0x2a, 0xd9, 0x45, 0xa0, 0xac, 0x80,
351 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Shirish Se1d883c2014-03-13 14:28:27 +0900352 0x54, 0x9d, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
353 },
354 },
355 {
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500356 .pixel_clock = 146250000,
357 .conf = {
358 0x01, 0xd1, 0x3d, 0x15, 0x40, 0x18, 0xfd, 0x08,
359 0x83, 0xa0, 0x6e, 0xd9, 0x45, 0xa0, 0xac, 0x80,
360 0x08, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
361 0x54, 0x50, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
362 },
Seung-Woo Kime540adf2012-04-24 17:55:06 +0900363 },
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500364 {
365 .pixel_clock = 148500000,
366 .conf = {
367 0x01, 0xd1, 0x1f, 0x00, 0x40, 0x40, 0xf8, 0x08,
368 0x81, 0xa0, 0xba, 0xd8, 0x45, 0xa0, 0xac, 0x80,
369 0x3c, 0x80, 0x11, 0x04, 0x02, 0x22, 0x44, 0x86,
Andrzej Hajda74a74ff2015-09-25 14:48:18 +0200370 0x54, 0x4b, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500371 },
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900372 },
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900373};
374
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +0530375static const struct hdmiphy_config hdmiphy_5420_configs[] = {
376 {
377 .pixel_clock = 25200000,
378 .conf = {
379 0x01, 0x52, 0x3F, 0x55, 0x40, 0x01, 0x00, 0xC8,
380 0x82, 0xC8, 0xBD, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
381 0x06, 0x80, 0x01, 0x84, 0x05, 0x02, 0x24, 0x66,
382 0x54, 0xF4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
383 },
384 },
385 {
386 .pixel_clock = 27000000,
387 .conf = {
388 0x01, 0xD1, 0x22, 0x51, 0x40, 0x08, 0xFC, 0xE0,
389 0x98, 0xE8, 0xCB, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
390 0x06, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
391 0x54, 0xE4, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
392 },
393 },
394 {
395 .pixel_clock = 27027000,
396 .conf = {
397 0x01, 0xD1, 0x2D, 0x72, 0x40, 0x64, 0x12, 0xC8,
398 0x43, 0xE8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
399 0x26, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
400 0x54, 0xE3, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
401 },
402 },
403 {
404 .pixel_clock = 36000000,
405 .conf = {
406 0x01, 0x51, 0x2D, 0x55, 0x40, 0x40, 0x00, 0xC8,
407 0x02, 0xC8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
408 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
409 0x54, 0xAB, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
410 },
411 },
412 {
413 .pixel_clock = 40000000,
414 .conf = {
415 0x01, 0xD1, 0x21, 0x31, 0x40, 0x3C, 0x28, 0xC8,
416 0x87, 0xE8, 0xC8, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
417 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
418 0x54, 0x9A, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
419 },
420 },
421 {
422 .pixel_clock = 65000000,
423 .conf = {
424 0x01, 0xD1, 0x36, 0x34, 0x40, 0x0C, 0x04, 0xC8,
425 0x82, 0xE8, 0x45, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
426 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
427 0x54, 0xBD, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
428 },
429 },
430 {
431 .pixel_clock = 71000000,
432 .conf = {
433 0x01, 0xD1, 0x3B, 0x35, 0x40, 0x0C, 0x04, 0xC8,
434 0x85, 0xE8, 0x63, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
435 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
436 0x54, 0x57, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
437 },
438 },
439 {
440 .pixel_clock = 73250000,
441 .conf = {
442 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x78, 0x8D, 0xC8,
443 0x81, 0xE8, 0xB7, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
444 0x56, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
445 0x54, 0xA8, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
446 },
447 },
448 {
449 .pixel_clock = 74176000,
450 .conf = {
451 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x5B, 0xEF, 0xC8,
452 0x81, 0xE8, 0xB9, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
453 0x56, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
454 0x54, 0xA6, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
455 },
456 },
457 {
458 .pixel_clock = 74250000,
459 .conf = {
460 0x01, 0xD1, 0x1F, 0x10, 0x40, 0x40, 0xF8, 0x08,
461 0x81, 0xE8, 0xBA, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
462 0x26, 0x80, 0x09, 0x84, 0x05, 0x22, 0x24, 0x66,
463 0x54, 0xA5, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
464 },
465 },
466 {
467 .pixel_clock = 83500000,
468 .conf = {
469 0x01, 0xD1, 0x23, 0x11, 0x40, 0x0C, 0xFB, 0xC8,
470 0x85, 0xE8, 0xD1, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
471 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
472 0x54, 0x4A, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
473 },
474 },
475 {
476 .pixel_clock = 88750000,
477 .conf = {
478 0x01, 0xD1, 0x25, 0x11, 0x40, 0x18, 0xFF, 0xC8,
479 0x83, 0xE8, 0xDE, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
480 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
481 0x54, 0x45, 0x24, 0x00, 0x00, 0x00, 0x01, 0x80,
482 },
483 },
484 {
485 .pixel_clock = 106500000,
486 .conf = {
487 0x01, 0xD1, 0x2C, 0x12, 0x40, 0x0C, 0x09, 0xC8,
488 0x84, 0xE8, 0x0A, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
489 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
490 0x54, 0x73, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
491 },
492 },
493 {
494 .pixel_clock = 108000000,
495 .conf = {
496 0x01, 0x51, 0x2D, 0x15, 0x40, 0x01, 0x00, 0xC8,
497 0x82, 0xC8, 0x0E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
498 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
499 0x54, 0xC7, 0x25, 0x03, 0x00, 0x00, 0x01, 0x80,
500 },
501 },
502 {
503 .pixel_clock = 115500000,
504 .conf = {
505 0x01, 0xD1, 0x30, 0x14, 0x40, 0x0C, 0x03, 0xC8,
506 0x88, 0xE8, 0x21, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
507 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
508 0x54, 0x6A, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
509 },
510 },
511 {
512 .pixel_clock = 146250000,
513 .conf = {
514 0x01, 0xD1, 0x3D, 0x15, 0x40, 0x18, 0xFD, 0xC8,
515 0x83, 0xE8, 0x6E, 0xD9, 0x45, 0xA0, 0xAC, 0x80,
516 0x08, 0x80, 0x09, 0x84, 0x05, 0x02, 0x24, 0x66,
517 0x54, 0x54, 0x24, 0x01, 0x00, 0x00, 0x01, 0x80,
518 },
519 },
520 {
521 .pixel_clock = 148500000,
522 .conf = {
523 0x01, 0xD1, 0x1F, 0x00, 0x40, 0x40, 0xF8, 0x08,
524 0x81, 0xE8, 0xBA, 0xD8, 0x45, 0xA0, 0xAC, 0x80,
525 0x26, 0x80, 0x09, 0x84, 0x05, 0x22, 0x24, 0x66,
526 0x54, 0x4B, 0x25, 0x03, 0x00, 0x80, 0x01, 0x80,
527 },
528 },
529};
530
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900531static const struct hdmiphy_config hdmiphy_5433_configs[] = {
532 {
533 .pixel_clock = 27000000,
534 .conf = {
Andrzej Hajda849fb0d2017-01-20 07:52:21 +0100535 0x01, 0x51, 0x2d, 0x75, 0x01, 0x00, 0x88, 0x02,
536 0x72, 0x50, 0x44, 0x8c, 0x27, 0x00, 0x7c, 0xac,
537 0xd6, 0x2b, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900538 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
539 },
540 },
541 {
542 .pixel_clock = 27027000,
543 .conf = {
544 0x01, 0x51, 0x2d, 0x72, 0x64, 0x09, 0x88, 0xc3,
Andrzej Hajda849fb0d2017-01-20 07:52:21 +0100545 0x71, 0x50, 0x44, 0x8c, 0x27, 0x00, 0x7c, 0xac,
546 0xd6, 0x2b, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
547 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900548 },
549 },
550 {
551 .pixel_clock = 40000000,
552 .conf = {
553 0x01, 0x51, 0x32, 0x55, 0x01, 0x00, 0x88, 0x02,
554 0x4d, 0x50, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
555 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
556 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
557 },
558 },
559 {
560 .pixel_clock = 50000000,
561 .conf = {
562 0x01, 0x51, 0x34, 0x40, 0x64, 0x09, 0x88, 0xc3,
563 0x3d, 0x50, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
564 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
565 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
566 },
567 },
568 {
569 .pixel_clock = 65000000,
570 .conf = {
571 0x01, 0x51, 0x36, 0x31, 0x40, 0x10, 0x04, 0xc6,
572 0x2e, 0xe8, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
573 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
574 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
575 },
576 },
577 {
578 .pixel_clock = 74176000,
579 .conf = {
580 0x01, 0x51, 0x3E, 0x35, 0x5B, 0xDE, 0x88, 0x42,
581 0x53, 0x51, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
582 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
583 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
584 },
585 },
586 {
587 .pixel_clock = 74250000,
588 .conf = {
589 0x01, 0x51, 0x3E, 0x35, 0x40, 0xF0, 0x88, 0xC2,
590 0x52, 0x51, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
591 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
592 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
593 },
594 },
595 {
596 .pixel_clock = 108000000,
597 .conf = {
598 0x01, 0x51, 0x2d, 0x15, 0x01, 0x00, 0x88, 0x02,
599 0x72, 0x52, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
600 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
601 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
602 },
603 },
604 {
605 .pixel_clock = 148500000,
606 .conf = {
607 0x01, 0x51, 0x1f, 0x00, 0x40, 0xf8, 0x88, 0xc1,
608 0x52, 0x52, 0x24, 0x0c, 0x24, 0x0f, 0x7c, 0xa5,
609 0xd4, 0x2b, 0x87, 0x00, 0x00, 0x04, 0x00, 0x30,
610 0x08, 0x10, 0x01, 0x01, 0x48, 0x4a, 0x00, 0x40,
611 },
612 },
Andrzej Hajda64822582017-01-20 07:52:19 +0100613 {
614 .pixel_clock = 297000000,
615 .conf = {
616 0x01, 0x51, 0x3E, 0x05, 0x40, 0xF0, 0x88, 0xC2,
617 0x52, 0x53, 0x44, 0x8C, 0x27, 0x00, 0x7C, 0xAC,
618 0xD6, 0x2B, 0x67, 0x00, 0x00, 0x04, 0x00, 0x30,
619 0x08, 0x10, 0x01, 0x01, 0x48, 0x40, 0x00, 0x40,
620 },
621 },
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900622};
623
Andrzej Hajda190a3c62015-11-02 14:16:40 +0100624static const char * const hdmi_clk_gates4[] = {
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900625 "hdmi", "sclk_hdmi"
626};
627
Andrzej Hajda190a3c62015-11-02 14:16:40 +0100628static const char * const hdmi_clk_muxes4[] = {
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900629 "sclk_pixel", "sclk_hdmiphy", "mout_hdmi"
630};
631
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900632static const char * const hdmi_clk_gates5433[] = {
633 "hdmi_pclk", "hdmi_i_pclk", "i_tmds_clk", "i_pixel_clk", "i_spdif_clk"
634};
635
636static const char * const hdmi_clk_muxes5433[] = {
637 "oscclk", "tmds_clko", "tmds_clko_user",
638 "oscclk", "pixel_clko", "pixel_clko_user"
639};
640
Andrzej Hajda5eefadb2016-01-14 14:28:20 +0900641static const struct hdmi_driver_data exynos4210_hdmi_driver_data = {
642 .type = HDMI_TYPE13,
643 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_v13_configs),
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900644 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates4),
645 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes4),
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +0530646};
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900647
Andrzej Hajda190a3c62015-11-02 14:16:40 +0100648static const struct hdmi_driver_data exynos4212_hdmi_driver_data = {
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900649 .type = HDMI_TYPE14,
Andrzej Hajda65e98032015-11-02 14:16:41 +0100650 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_v14_configs),
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900651 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates4),
652 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes4),
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900653};
654
Andrzej Hajda5eefadb2016-01-14 14:28:20 +0900655static const struct hdmi_driver_data exynos5420_hdmi_driver_data = {
656 .type = HDMI_TYPE14,
657 .is_apb_phy = 1,
658 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_5420_configs),
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900659 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates4),
660 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes4),
Marek Szyprowskiff830c92014-07-01 10:10:07 +0200661};
662
Andrzej Hajda68cd0042016-01-14 14:40:07 +0900663static const struct hdmi_driver_data exynos5433_hdmi_driver_data = {
664 .type = HDMI_TYPE14,
665 .is_apb_phy = 1,
666 .has_sysreg = 1,
667 .phy_confs = INIT_ARRAY_SPEC(hdmiphy_5433_configs),
668 .clk_gates = INIT_ARRAY_SPEC(hdmi_clk_gates5433),
669 .clk_muxes = INIT_ARRAY_SPEC(hdmi_clk_muxes5433),
670};
671
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200672static inline u32 hdmi_map_reg(struct hdmi_context *hdata, u32 reg_id)
673{
674 if ((reg_id & 0xffff0000) == HDMI_MAPPED_BASE)
675 return hdmi_reg_map[reg_id & 0xffff][hdata->drv_data->type];
676 return reg_id;
677}
678
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900679static inline u32 hdmi_reg_read(struct hdmi_context *hdata, u32 reg_id)
680{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200681 return readl(hdata->regs + hdmi_map_reg(hdata, reg_id));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900682}
683
684static inline void hdmi_reg_writeb(struct hdmi_context *hdata,
685 u32 reg_id, u8 value)
686{
Andrzej Hajda1993c332015-09-25 14:48:19 +0200687 writel(value, hdata->regs + hdmi_map_reg(hdata, reg_id));
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900688}
689
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200690static inline void hdmi_reg_writev(struct hdmi_context *hdata, u32 reg_id,
691 int bytes, u32 val)
692{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200693 reg_id = hdmi_map_reg(hdata, reg_id);
694
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200695 while (--bytes >= 0) {
Andrzej Hajda1993c332015-09-25 14:48:19 +0200696 writel(val & 0xff, hdata->regs + reg_id);
Andrzej Hajdaedb6e412015-07-09 16:28:11 +0200697 val >>= 8;
698 reg_id += 4;
699 }
700}
701
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100702static inline void hdmi_reg_write_buf(struct hdmi_context *hdata, u32 reg_id,
703 u8 *buf, int size)
704{
705 for (reg_id = hdmi_map_reg(hdata, reg_id); size; --size, reg_id += 4)
706 writel(*buf++, hdata->regs + reg_id);
707}
708
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900709static inline void hdmi_reg_writemask(struct hdmi_context *hdata,
710 u32 reg_id, u32 value, u32 mask)
711{
Andrzej Hajda633d00b2015-09-25 14:48:16 +0200712 u32 old;
713
714 reg_id = hdmi_map_reg(hdata, reg_id);
715 old = readl(hdata->regs + reg_id);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900716 value = (value & mask) | (old & ~mask);
717 writel(value, hdata->regs + reg_id);
718}
719
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900720static int hdmiphy_reg_write_buf(struct hdmi_context *hdata,
721 u32 reg_offset, const u8 *buf, u32 len)
722{
723 if ((reg_offset + len) > 32)
724 return -EINVAL;
725
726 if (hdata->hdmiphy_port) {
727 int ret;
728
729 ret = i2c_master_send(hdata->hdmiphy_port, buf, len);
730 if (ret == len)
731 return 0;
732 return ret;
733 } else {
734 int i;
735 for (i = 0; i < len; i++)
Andrzej Hajda1993c332015-09-25 14:48:19 +0200736 writel(buf[i], hdata->regs_hdmiphy +
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900737 ((reg_offset + i)<<2));
738 return 0;
739 }
740}
741
Andrzej Hajda9be7e982016-01-14 14:22:47 +0900742static int hdmi_clk_enable_gates(struct hdmi_context *hdata)
743{
744 int i, ret;
745
746 for (i = 0; i < hdata->drv_data->clk_gates.count; ++i) {
747 ret = clk_prepare_enable(hdata->clk_gates[i]);
748 if (!ret)
749 continue;
750
751 dev_err(hdata->dev, "Cannot enable clock '%s', %d\n",
752 hdata->drv_data->clk_gates.data[i], ret);
753 while (i--)
754 clk_disable_unprepare(hdata->clk_gates[i]);
755 return ret;
756 }
757
758 return 0;
759}
760
761static void hdmi_clk_disable_gates(struct hdmi_context *hdata)
762{
763 int i = hdata->drv_data->clk_gates.count;
764
765 while (i--)
766 clk_disable_unprepare(hdata->clk_gates[i]);
767}
768
769static int hdmi_clk_set_parents(struct hdmi_context *hdata, bool to_phy)
770{
771 struct device *dev = hdata->dev;
772 int ret = 0;
773 int i;
774
775 for (i = 0; i < hdata->drv_data->clk_muxes.count; i += 3) {
776 struct clk **c = &hdata->clk_muxes[i];
777
778 ret = clk_set_parent(c[2], c[to_phy]);
779 if (!ret)
780 continue;
781
782 dev_err(dev, "Cannot set clock parent of '%s' to '%s', %d\n",
783 hdata->drv_data->clk_muxes.data[i + 2],
784 hdata->drv_data->clk_muxes.data[i + to_phy], ret);
785 }
786
787 return ret;
788}
789
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +0200790static int hdmi_audio_infoframe_apply(struct hdmi_context *hdata)
791{
792 struct hdmi_audio_infoframe *infoframe = &hdata->audio.infoframe;
793 u8 buf[HDMI_INFOFRAME_SIZE(AUDIO)];
794 int len;
795
796 len = hdmi_audio_infoframe_pack(infoframe, buf, sizeof(buf));
797 if (len < 0)
798 return len;
799
800 hdmi_reg_writeb(hdata, HDMI_AUI_CON, HDMI_AUI_CON_EVERY_VSYNC);
801 hdmi_reg_write_buf(hdata, HDMI_AUI_HEADER0, buf, len);
802
803 return 0;
804}
805
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100806static void hdmi_reg_infoframes(struct hdmi_context *hdata)
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530807{
Andrzej Hajda991ea042017-09-29 12:05:37 +0200808 struct drm_display_mode *m = &hdata->encoder.crtc->state->mode;
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100809 union hdmi_infoframe frm;
810 u8 buf[25];
811 int ret;
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530812
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530813 if (hdata->dvi_mode) {
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530814 hdmi_reg_writeb(hdata, HDMI_AVI_CON,
815 HDMI_AVI_CON_DO_NOT_TRANSMIT);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100816 hdmi_reg_writeb(hdata, HDMI_VSI_CON,
817 HDMI_VSI_CON_DO_NOT_TRANSMIT);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530818 hdmi_reg_writeb(hdata, HDMI_AUI_CON, HDMI_AUI_CON_NO_TRAN);
819 return;
820 }
821
Ville Syrjälä13d0add2019-01-08 19:28:25 +0200822 ret = drm_hdmi_avi_infoframe_from_display_mode(&frm.avi,
823 &hdata->connector, m);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100824 if (!ret)
825 ret = hdmi_avi_infoframe_pack(&frm.avi, buf, sizeof(buf));
826 if (ret > 0) {
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530827 hdmi_reg_writeb(hdata, HDMI_AVI_CON, HDMI_AVI_CON_EVERY_VSYNC);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100828 hdmi_reg_write_buf(hdata, HDMI_AVI_HEADER0, buf, ret);
829 } else {
830 DRM_INFO("%s: invalid AVI infoframe (%d)\n", __func__, ret);
831 }
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530832
Ville Syrjäläf1781e92017-11-13 19:04:19 +0200833 ret = drm_hdmi_vendor_infoframe_from_display_mode(&frm.vendor.hdmi,
834 &hdata->connector, m);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100835 if (!ret)
836 ret = hdmi_vendor_infoframe_pack(&frm.vendor.hdmi, buf,
837 sizeof(buf));
838 if (ret > 0) {
839 hdmi_reg_writeb(hdata, HDMI_VSI_CON, HDMI_VSI_CON_EVERY_VSYNC);
Andrzej Hajda10abdbc2017-01-20 07:52:20 +0100840 hdmi_reg_write_buf(hdata, HDMI_VSI_HEADER0, buf, 3);
841 hdmi_reg_write_buf(hdata, HDMI_VSI_DATA(0), buf + 3, ret - 3);
Andrzej Hajda5f9e2282016-11-07 16:04:43 +0100842 }
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530843
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +0200844 hdmi_audio_infoframe_apply(hdata);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +0530845}
846
Sean Pauld9716ee2014-01-30 16:19:29 -0500847static enum drm_connector_status hdmi_detect(struct drm_connector *connector,
848 bool force)
Sean Paul45517892014-01-30 16:19:05 -0500849{
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200850 struct hdmi_context *hdata = connector_to_hdmi(connector);
Sean Paul45517892014-01-30 16:19:05 -0500851
Andrzej Hajda2228b7c2015-09-25 14:48:24 +0200852 if (gpiod_get_value(hdata->hpd_gpio))
Andrzej Hajdaef6ce282015-07-09 16:28:07 +0200853 return connector_status_connected;
Sean Paul5137c8c2014-04-03 20:41:03 +0530854
Hans Verkuil278c8112016-12-13 11:07:17 -0200855 cec_notifier_set_phys_addr(hdata->notifier, CEC_PHYS_ADDR_INVALID);
Andrzej Hajdaef6ce282015-07-09 16:28:07 +0200856 return connector_status_disconnected;
Sean Paul45517892014-01-30 16:19:05 -0500857}
858
Sean Pauld9716ee2014-01-30 16:19:29 -0500859static void hdmi_connector_destroy(struct drm_connector *connector)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900860{
Andrzej Hajdaad279312014-09-09 15:16:13 +0200861 drm_connector_unregister(connector);
862 drm_connector_cleanup(connector);
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900863}
864
Ville Syrjälä800ba2b2015-12-15 12:21:06 +0100865static const struct drm_connector_funcs hdmi_connector_funcs = {
Sean Pauld9716ee2014-01-30 16:19:29 -0500866 .fill_modes = drm_helper_probe_single_connector_modes,
867 .detect = hdmi_detect,
868 .destroy = hdmi_connector_destroy,
Gustavo Padovan4ea95262015-06-01 12:04:44 -0300869 .reset = drm_atomic_helper_connector_reset,
870 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
871 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Sean Pauld9716ee2014-01-30 16:19:29 -0500872};
873
874static int hdmi_get_modes(struct drm_connector *connector)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900875{
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200876 struct hdmi_context *hdata = connector_to_hdmi(connector);
Sean Pauld9716ee2014-01-30 16:19:29 -0500877 struct edid *edid;
Andrzej Hajda64ebd892015-07-09 08:25:38 +0200878 int ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900879
Inki Dae8fa04aa2014-03-13 16:38:31 +0900880 if (!hdata->ddc_adpt)
Sean Pauld9716ee2014-01-30 16:19:29 -0500881 return -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900882
Inki Dae8fa04aa2014-03-13 16:38:31 +0900883 edid = drm_get_edid(connector, hdata->ddc_adpt);
Sean Pauld9716ee2014-01-30 16:19:29 -0500884 if (!edid)
885 return -ENODEV;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900886
Sean Pauld9716ee2014-01-30 16:19:29 -0500887 hdata->dvi_mode = !drm_detect_hdmi_monitor(edid);
Inki Dae6be90052019-04-15 16:25:12 +0900888 DRM_DEV_DEBUG_KMS(hdata->dev, "%s : width[%d] x height[%d]\n",
889 (hdata->dvi_mode ? "dvi monitor" : "hdmi monitor"),
890 edid->width_cm, edid->height_cm);
Rahul Sharma9c08e4b2013-01-04 07:59:11 -0500891
Daniel Vetterc555f022018-07-09 10:40:06 +0200892 drm_connector_update_edid_property(connector, edid);
Hans Verkuil278c8112016-12-13 11:07:17 -0200893 cec_notifier_set_phys_addr_from_edid(hdata->notifier, edid);
Sean Pauld9716ee2014-01-30 16:19:29 -0500894
Andrzej Hajda64ebd892015-07-09 08:25:38 +0200895 ret = drm_add_edid_modes(connector, edid);
896
897 kfree(edid);
898
899 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900900}
901
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900902static int hdmi_find_phy_conf(struct hdmi_context *hdata, u32 pixel_clock)
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900903{
Andrzej Hajda65e98032015-11-02 14:16:41 +0100904 const struct hdmiphy_configs *confs = &hdata->drv_data->phy_confs;
Rahul Sharmad5e9ca42014-05-09 15:34:18 +0900905 int i;
Seung-Woo Kimd8408322011-12-21 17:39:39 +0900906
Andrzej Hajda65e98032015-11-02 14:16:41 +0100907 for (i = 0; i < confs->count; i++)
908 if (confs->data[i].pixel_clock == pixel_clock)
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500909 return i;
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500910
Inki Dae6be90052019-04-15 16:25:12 +0900911 DRM_DEV_DEBUG_KMS(hdata->dev, "Could not find phy config for %d\n",
912 pixel_clock);
Sean Paul2f7e2ed2013-01-15 08:11:08 -0500913 return -EINVAL;
914}
915
Sean Pauld9716ee2014-01-30 16:19:29 -0500916static int hdmi_mode_valid(struct drm_connector *connector,
Sean Paulf041b252014-01-30 16:19:15 -0500917 struct drm_display_mode *mode)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900918{
Andrzej Hajda185f22d2015-09-25 14:48:26 +0200919 struct hdmi_context *hdata = connector_to_hdmi(connector);
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900920 int ret;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900921
Inki Dae6be90052019-04-15 16:25:12 +0900922 DRM_DEV_DEBUG_KMS(hdata->dev,
923 "xres=%d, yres=%d, refresh=%d, intl=%d clock=%d\n",
924 mode->hdisplay, mode->vdisplay, mode->vrefresh,
925 (mode->flags & DRM_MODE_FLAG_INTERLACE) ? true :
926 false, mode->clock * 1000);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +0900927
Rahul Sharma16844fb2013-06-10 14:50:00 +0530928 ret = hdmi_find_phy_conf(hdata, mode->clock * 1000);
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900929 if (ret < 0)
Sean Pauld9716ee2014-01-30 16:19:29 -0500930 return MODE_BAD;
931
932 return MODE_OK;
933}
934
Ville Syrjälä800ba2b2015-12-15 12:21:06 +0100935static const struct drm_connector_helper_funcs hdmi_connector_helper_funcs = {
Sean Pauld9716ee2014-01-30 16:19:29 -0500936 .get_modes = hdmi_get_modes,
937 .mode_valid = hdmi_mode_valid,
Sean Pauld9716ee2014-01-30 16:19:29 -0500938};
939
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300940static int hdmi_create_connector(struct drm_encoder *encoder)
Sean Pauld9716ee2014-01-30 16:19:29 -0500941{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300942 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Sean Pauld9716ee2014-01-30 16:19:29 -0500943 struct drm_connector *connector = &hdata->connector;
944 int ret;
945
Sean Pauld9716ee2014-01-30 16:19:29 -0500946 connector->interlace_allowed = true;
947 connector->polled = DRM_CONNECTOR_POLL_HPD;
948
949 ret = drm_connector_init(hdata->drm_dev, connector,
950 &hdmi_connector_funcs, DRM_MODE_CONNECTOR_HDMIA);
951 if (ret) {
Inki Dae6f83d202019-04-15 14:24:36 +0900952 DRM_DEV_ERROR(hdata->dev,
953 "Failed to initialize connector with drm\n");
Rahul Sharma6b986ed2013-03-06 17:33:29 +0900954 return ret;
Sean Pauld9716ee2014-01-30 16:19:29 -0500955 }
956
957 drm_connector_helper_add(connector, &hdmi_connector_helper_funcs);
Daniel Vettercde4c442018-07-09 10:40:07 +0200958 drm_connector_attach_encoder(connector, encoder);
Sean Pauld9716ee2014-01-30 16:19:29 -0500959
Andrzej Hajdaaa181572017-02-01 09:29:14 +0100960 if (hdata->bridge) {
Andrzej Hajdaaa181572017-02-01 09:29:14 +0100961 ret = drm_bridge_attach(encoder, hdata->bridge, NULL);
962 if (ret)
Inki Dae6f83d202019-04-15 14:24:36 +0900963 DRM_DEV_ERROR(hdata->dev, "Failed to attach bridge\n");
Andrzej Hajdaaa181572017-02-01 09:29:14 +0100964 }
965
966 return ret;
Sean Pauld9716ee2014-01-30 16:19:29 -0500967}
968
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300969static bool hdmi_mode_fixup(struct drm_encoder *encoder,
970 const struct drm_display_mode *mode,
971 struct drm_display_mode *adjusted_mode)
Sean Paulf041b252014-01-30 16:19:15 -0500972{
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300973 struct drm_device *dev = encoder->dev;
974 struct drm_connector *connector;
Sean Paulf041b252014-01-30 16:19:15 -0500975 struct drm_display_mode *m;
Maciej Purski04fc52f2017-09-05 14:23:02 +0200976 struct drm_connector_list_iter conn_iter;
Sean Paulf041b252014-01-30 16:19:15 -0500977 int mode_ok;
978
Sean Paulf041b252014-01-30 16:19:15 -0500979 drm_mode_set_crtcinfo(adjusted_mode, 0);
980
Maciej Purski04fc52f2017-09-05 14:23:02 +0200981 drm_connector_list_iter_begin(dev, &conn_iter);
982 drm_for_each_connector_iter(connector, &conn_iter) {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300983 if (connector->encoder == encoder)
984 break;
985 }
Maciej Purski04fc52f2017-09-05 14:23:02 +0200986 if (connector)
987 drm_connector_get(connector);
988 drm_connector_list_iter_end(&conn_iter);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300989
Maciej Purski04fc52f2017-09-05 14:23:02 +0200990 if (!connector)
Gustavo Padovan2b8376c2015-08-15 12:14:08 -0300991 return true;
992
Sean Pauld9716ee2014-01-30 16:19:29 -0500993 mode_ok = hdmi_mode_valid(connector, adjusted_mode);
Sean Paulf041b252014-01-30 16:19:15 -0500994
Sean Pauld9716ee2014-01-30 16:19:29 -0500995 if (mode_ok == MODE_OK)
Maciej Purski04fc52f2017-09-05 14:23:02 +0200996 goto cleanup;
Sean Paulf041b252014-01-30 16:19:15 -0500997
998 /*
Andrzej Hajda5eefadb2016-01-14 14:28:20 +0900999 * Find the most suitable mode and copy it to adjusted_mode.
Sean Paulf041b252014-01-30 16:19:15 -05001000 */
1001 list_for_each_entry(m, &connector->modes, head) {
Sean Pauld9716ee2014-01-30 16:19:29 -05001002 mode_ok = hdmi_mode_valid(connector, m);
Sean Paulf041b252014-01-30 16:19:15 -05001003
Sean Pauld9716ee2014-01-30 16:19:29 -05001004 if (mode_ok == MODE_OK) {
Sean Paulf041b252014-01-30 16:19:15 -05001005 DRM_INFO("desired mode doesn't exist so\n");
1006 DRM_INFO("use the most suitable mode among modes.\n");
1007
Inki Dae6be90052019-04-15 16:25:12 +09001008 DRM_DEV_DEBUG_KMS(dev->dev,
1009 "Adjusted Mode: [%d]x[%d] [%d]Hz\n",
1010 m->hdisplay, m->vdisplay,
1011 m->vrefresh);
Sean Paulf041b252014-01-30 16:19:15 -05001012
Sean Paul75626852014-01-30 16:19:16 -05001013 drm_mode_copy(adjusted_mode, m);
Sean Paulf041b252014-01-30 16:19:15 -05001014 break;
1015 }
1016 }
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001017
Maciej Purski04fc52f2017-09-05 14:23:02 +02001018cleanup:
1019 drm_connector_put(connector);
1020
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001021 return true;
Sean Paulf041b252014-01-30 16:19:15 -05001022}
1023
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +02001024static void hdmi_reg_acr(struct hdmi_context *hdata, u32 freq)
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001025{
1026 u32 n, cts;
1027
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +02001028 cts = (freq % 9) ? 27000 : 30000;
1029 n = 128 * freq / (27000000 / cts);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001030
Andrzej Hajdad24bb3e2015-09-25 14:48:27 +02001031 hdmi_reg_writev(hdata, HDMI_ACR_N0, 3, n);
1032 hdmi_reg_writev(hdata, HDMI_ACR_MCTS0, 3, cts);
1033 hdmi_reg_writev(hdata, HDMI_ACR_CTS0, 3, cts);
Andrzej Hajda633d00b2015-09-25 14:48:16 +02001034 hdmi_reg_writeb(hdata, HDMI_ACR_CON, 4);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001035}
1036
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001037static void hdmi_audio_config(struct hdmi_context *hdata)
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001038{
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001039 u32 bit_ch = 1;
1040 u32 data_num, val;
1041 int i;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001042
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001043 switch (hdata->audio.params.sample_width) {
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001044 case 20:
1045 data_num = 2;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001046 break;
1047 case 24:
1048 data_num = 3;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001049 break;
1050 default:
1051 data_num = 1;
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001052 bit_ch = 0;
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001053 break;
1054 }
1055
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001056 hdmi_reg_acr(hdata, hdata->audio.params.sample_rate);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001057
1058 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CON, HDMI_I2S_IN_DISABLE
1059 | HDMI_I2S_AUD_I2S | HDMI_I2S_CUV_I2S_ENABLE
1060 | HDMI_I2S_MUX_ENABLE);
1061
1062 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CH, HDMI_I2S_CH0_EN
1063 | HDMI_I2S_CH1_EN | HDMI_I2S_CH2_EN);
1064
1065 hdmi_reg_writeb(hdata, HDMI_I2S_MUX_CUV, HDMI_I2S_CUV_RL_EN);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001066 hdmi_reg_writeb(hdata, HDMI_I2S_CLK_CON, HDMI_I2S_CLK_DIS);
1067 hdmi_reg_writeb(hdata, HDMI_I2S_CLK_CON, HDMI_I2S_CLK_EN);
1068
1069 val = hdmi_reg_read(hdata, HDMI_I2S_DSD_CON) | 0x01;
1070 hdmi_reg_writeb(hdata, HDMI_I2S_DSD_CON, val);
1071
1072 /* Configuration I2S input ports. Configure I2S_PIN_SEL_0~4 */
1073 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_0, HDMI_I2S_SEL_SCLK(5)
1074 | HDMI_I2S_SEL_LRCK(6));
Sylwester Nawrockic84b66f2018-02-14 18:23:56 +01001075
1076 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_1, HDMI_I2S_SEL_SDATA1(3)
1077 | HDMI_I2S_SEL_SDATA0(4));
1078
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001079 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_2, HDMI_I2S_SEL_SDATA3(1)
1080 | HDMI_I2S_SEL_SDATA2(2));
Sylwester Nawrockic84b66f2018-02-14 18:23:56 +01001081
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001082 hdmi_reg_writeb(hdata, HDMI_I2S_PIN_SEL_3, HDMI_I2S_SEL_DSD(0));
1083
1084 /* I2S_CON_1 & 2 */
1085 hdmi_reg_writeb(hdata, HDMI_I2S_CON_1, HDMI_I2S_SCLK_FALLING_EDGE
1086 | HDMI_I2S_L_CH_LOW_POL);
1087 hdmi_reg_writeb(hdata, HDMI_I2S_CON_2, HDMI_I2S_MSB_FIRST_MODE
1088 | HDMI_I2S_SET_BIT_CH(bit_ch)
1089 | HDMI_I2S_SET_SDATA_BIT(data_num)
1090 | HDMI_I2S_BASIC_FORMAT);
1091
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001092 /* Configuration of the audio channel status registers */
1093 for (i = 0; i < HDMI_I2S_CH_ST_MAXNUM; i++)
1094 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST(i),
1095 hdata->audio.params.iec.status[i]);
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001096
1097 hdmi_reg_writeb(hdata, HDMI_I2S_CH_ST_CON, HDMI_I2S_CH_STATUS_RELOAD);
1098}
1099
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001100static void hdmi_audio_control(struct hdmi_context *hdata)
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001101{
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001102 bool enable = !hdata->audio.mute;
1103
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001104 if (hdata->dvi_mode)
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001105 return;
1106
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001107 hdmi_reg_writeb(hdata, HDMI_AUI_CON, enable ?
1108 HDMI_AVI_CON_EVERY_VSYNC : HDMI_AUI_CON_NO_TRAN);
1109 hdmi_reg_writemask(hdata, HDMI_CON_0, enable ?
Seung-Woo Kim3e148ba2012-03-16 18:47:16 +09001110 HDMI_ASP_EN : HDMI_ASP_DIS, HDMI_ASP_MASK);
1111}
1112
Rahul Sharmabfa48422014-04-03 20:41:04 +05301113static void hdmi_start(struct hdmi_context *hdata, bool start)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001114{
Andrzej Hajda991ea042017-09-29 12:05:37 +02001115 struct drm_display_mode *m = &hdata->encoder.crtc->state->mode;
Rahul Sharmabfa48422014-04-03 20:41:04 +05301116 u32 val = start ? HDMI_TG_EN : 0;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001117
Andrzej Hajda991ea042017-09-29 12:05:37 +02001118 if (m->flags & DRM_MODE_FLAG_INTERLACE)
Rahul Sharmabfa48422014-04-03 20:41:04 +05301119 val |= HDMI_FIELD_EN;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001120
Rahul Sharmabfa48422014-04-03 20:41:04 +05301121 hdmi_reg_writemask(hdata, HDMI_CON_0, val, HDMI_EN);
1122 hdmi_reg_writemask(hdata, HDMI_TG_CMD, val, HDMI_TG_EN | HDMI_FIELD_EN);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001123}
1124
1125static void hdmi_conf_init(struct hdmi_context *hdata)
1126{
Sean Paul77006a72013-01-16 10:17:20 -05001127 /* disable HPD interrupts from HDMI IP block, use GPIO instead */
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001128 hdmi_reg_writemask(hdata, HDMI_INTC_CON, 0, HDMI_INTC_EN_GLOBAL |
1129 HDMI_INTC_EN_HPD_PLUG | HDMI_INTC_EN_HPD_UNPLUG);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001130
1131 /* choose HDMI mode */
1132 hdmi_reg_writemask(hdata, HDMI_MODE_SEL,
1133 HDMI_MODE_HDMI_EN, HDMI_MODE_MASK);
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001134 /* apply video pre-amble and guard band in HDMI mode only */
Shirish S9a8e1cb2014-02-14 13:04:57 +05301135 hdmi_reg_writeb(hdata, HDMI_CON_2, 0);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001136 /* disable bluescreen */
1137 hdmi_reg_writemask(hdata, HDMI_CON_0, 0, HDMI_BLUE_SCR_EN);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001138
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001139 if (hdata->dvi_mode) {
Seung-Woo Kim872d20d62012-04-24 17:39:15 +09001140 hdmi_reg_writemask(hdata, HDMI_MODE_SEL,
1141 HDMI_MODE_DVI_EN, HDMI_MODE_MASK);
1142 hdmi_reg_writeb(hdata, HDMI_CON_2,
1143 HDMI_VID_PREAMBLE_DIS | HDMI_GUARD_BAND_DIS);
1144 }
1145
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001146 if (hdata->drv_data->type == HDMI_TYPE13) {
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001147 /* choose bluescreen (fecal) color */
1148 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_0, 0x12);
1149 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_1, 0x34);
1150 hdmi_reg_writeb(hdata, HDMI_V13_BLUE_SCREEN_2, 0x56);
1151
1152 /* enable AVI packet every vsync, fixes purple line problem */
1153 hdmi_reg_writeb(hdata, HDMI_V13_AVI_CON, 0x02);
1154 /* force RGB, look to CEA-861-D, table 7 for more detail */
1155 hdmi_reg_writeb(hdata, HDMI_V13_AVI_BYTE(0), 0 << 5);
1156 hdmi_reg_writemask(hdata, HDMI_CON_1, 0x10 << 5, 0x11 << 5);
1157
1158 hdmi_reg_writeb(hdata, HDMI_V13_SPD_CON, 0x02);
1159 hdmi_reg_writeb(hdata, HDMI_V13_AUI_CON, 0x02);
1160 hdmi_reg_writeb(hdata, HDMI_V13_ACR_CON, 0x04);
1161 } else {
Andrzej Hajda5f9e2282016-11-07 16:04:43 +01001162 hdmi_reg_infoframes(hdata);
Rahul Sharmaa144c2e2012-11-26 10:52:57 +05301163
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001164 /* enable AVI packet every vsync, fixes purple line problem */
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001165 hdmi_reg_writemask(hdata, HDMI_CON_1, 2, 3 << 5);
1166 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001167}
1168
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001169static void hdmiphy_wait_for_pll(struct hdmi_context *hdata)
1170{
1171 int tries;
1172
1173 for (tries = 0; tries < 10; ++tries) {
1174 u32 val = hdmi_reg_read(hdata, HDMI_PHY_STATUS);
1175
1176 if (val & HDMI_PHY_STATUS_READY) {
Inki Dae6be90052019-04-15 16:25:12 +09001177 DRM_DEV_DEBUG_KMS(hdata->dev,
1178 "PLL stabilized after %d tries\n",
1179 tries);
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001180 return;
1181 }
1182 usleep_range(10, 20);
1183 }
1184
Inki Dae6f83d202019-04-15 14:24:36 +09001185 DRM_DEV_ERROR(hdata->dev, "PLL could not reach steady state\n");
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001186}
1187
Rahul Sharma16844fb2013-06-10 14:50:00 +05301188static void hdmi_v13_mode_apply(struct hdmi_context *hdata)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001189{
Andrzej Hajda991ea042017-09-29 12:05:37 +02001190 struct drm_display_mode *m = &hdata->encoder.crtc->state->mode;
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001191 unsigned int val;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001192
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001193 hdmi_reg_writev(hdata, HDMI_H_BLANK_0, 2, m->htotal - m->hdisplay);
1194 hdmi_reg_writev(hdata, HDMI_V13_H_V_LINE_0, 3,
1195 (m->htotal << 12) | m->vtotal);
1196
1197 val = (m->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0;
1198 hdmi_reg_writev(hdata, HDMI_VSYNC_POL, 1, val);
1199
1200 val = (m->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0;
1201 hdmi_reg_writev(hdata, HDMI_INT_PRO_MODE, 1, val);
1202
1203 val = (m->hsync_start - m->hdisplay - 2);
1204 val |= ((m->hsync_end - m->hdisplay - 2) << 10);
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001205 val |= ((m->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0)<<20;
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001206 hdmi_reg_writev(hdata, HDMI_V13_H_SYNC_GEN_0, 3, val);
1207
1208 /*
1209 * Quirk requirement for exynos HDMI IP design,
1210 * 2 pixels less than the actual calculation for hsync_start
1211 * and end.
1212 */
1213
1214 /* Following values & calculations differ for different type of modes */
1215 if (m->flags & DRM_MODE_FLAG_INTERLACE) {
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001216 val = ((m->vsync_end - m->vdisplay) / 2);
1217 val |= ((m->vsync_start - m->vdisplay) / 2) << 12;
1218 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_1_0, 3, val);
1219
1220 val = m->vtotal / 2;
1221 val |= ((m->vtotal - m->vdisplay) / 2) << 11;
1222 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_0, 3, val);
1223
1224 val = (m->vtotal +
1225 ((m->vsync_end - m->vsync_start) * 4) + 5) / 2;
1226 val |= m->vtotal << 11;
1227 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_F_0, 3, val);
1228
1229 val = ((m->vtotal / 2) + 7);
1230 val |= ((m->vtotal / 2) + 2) << 12;
1231 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_2_0, 3, val);
1232
1233 val = ((m->htotal / 2) + (m->hsync_start - m->hdisplay));
1234 val |= ((m->htotal / 2) +
1235 (m->hsync_start - m->hdisplay)) << 12;
1236 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_3_0, 3, val);
1237
1238 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1239 (m->vtotal - m->vdisplay) / 2);
1240 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay / 2);
1241
1242 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2, 0x249);
1243 } else {
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001244 val = m->vtotal;
1245 val |= (m->vtotal - m->vdisplay) << 11;
1246 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_0, 3, val);
1247
1248 hdmi_reg_writev(hdata, HDMI_V13_V_BLANK_F_0, 3, 0);
1249
1250 val = (m->vsync_end - m->vdisplay);
1251 val |= ((m->vsync_start - m->vdisplay) << 12);
1252 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_1_0, 3, val);
1253
1254 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_2_0, 3, 0x1001);
1255 hdmi_reg_writev(hdata, HDMI_V13_V_SYNC_GEN_3_0, 3, 0x1001);
1256 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1257 m->vtotal - m->vdisplay);
1258 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay);
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001259 }
1260
Andrzej Hajdaedb6e412015-07-09 16:28:11 +02001261 hdmi_reg_writev(hdata, HDMI_TG_H_FSZ_L, 2, m->htotal);
1262 hdmi_reg_writev(hdata, HDMI_TG_HACT_ST_L, 2, m->htotal - m->hdisplay);
1263 hdmi_reg_writev(hdata, HDMI_TG_HACT_SZ_L, 2, m->hdisplay);
1264 hdmi_reg_writev(hdata, HDMI_TG_V_FSZ_L, 2, m->vtotal);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001265}
1266
Rahul Sharma16844fb2013-06-10 14:50:00 +05301267static void hdmi_v14_mode_apply(struct hdmi_context *hdata)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001268{
Andrzej Hajda991ea042017-09-29 12:05:37 +02001269 struct drm_display_mode *m = &hdata->encoder.crtc->state->mode;
Andrzej Hajda36fd8872017-09-29 12:05:40 +02001270 struct drm_display_mode *am =
1271 &hdata->encoder.crtc->state->adjusted_mode;
1272 int hquirk = 0;
1273
1274 /*
1275 * In case video mode coming from CRTC differs from requested one HDMI
1276 * sometimes is able to almost properly perform conversion - only
1277 * first line is distorted.
1278 */
1279 if ((m->vdisplay != am->vdisplay) &&
Daniel Drakeae58c032017-09-29 12:05:42 +02001280 (m->hdisplay == 1280 || m->hdisplay == 1024 || m->hdisplay == 1366))
Andrzej Hajda36fd8872017-09-29 12:05:40 +02001281 hquirk = 258;
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001282
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001283 hdmi_reg_writev(hdata, HDMI_H_BLANK_0, 2, m->htotal - m->hdisplay);
1284 hdmi_reg_writev(hdata, HDMI_V_LINE_0, 2, m->vtotal);
1285 hdmi_reg_writev(hdata, HDMI_H_LINE_0, 2, m->htotal);
1286 hdmi_reg_writev(hdata, HDMI_HSYNC_POL, 1,
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001287 (m->flags & DRM_MODE_FLAG_NHSYNC) ? 1 : 0);
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001288 hdmi_reg_writev(hdata, HDMI_VSYNC_POL, 1,
1289 (m->flags & DRM_MODE_FLAG_NVSYNC) ? 1 : 0);
1290 hdmi_reg_writev(hdata, HDMI_INT_PRO_MODE, 1,
1291 (m->flags & DRM_MODE_FLAG_INTERLACE) ? 1 : 0);
1292
1293 /*
1294 * Quirk requirement for exynos 5 HDMI IP design,
1295 * 2 pixels less than the actual calculation for hsync_start
1296 * and end.
1297 */
1298
1299 /* Following values & calculations differ for different type of modes */
1300 if (m->flags & DRM_MODE_FLAG_INTERLACE) {
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001301 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_2_0, 2,
1302 (m->vsync_end - m->vdisplay) / 2);
1303 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_1_0, 2,
1304 (m->vsync_start - m->vdisplay) / 2);
1305 hdmi_reg_writev(hdata, HDMI_V2_BLANK_0, 2, m->vtotal / 2);
1306 hdmi_reg_writev(hdata, HDMI_V1_BLANK_0, 2,
1307 (m->vtotal - m->vdisplay) / 2);
1308 hdmi_reg_writev(hdata, HDMI_V_BLANK_F0_0, 2,
1309 m->vtotal - m->vdisplay / 2);
1310 hdmi_reg_writev(hdata, HDMI_V_BLANK_F1_0, 2, m->vtotal);
1311 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_2_0, 2,
1312 (m->vtotal / 2) + 7);
1313 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_1_0, 2,
1314 (m->vtotal / 2) + 2);
1315 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_2_0, 2,
1316 (m->htotal / 2) + (m->hsync_start - m->hdisplay));
1317 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_1_0, 2,
1318 (m->htotal / 2) + (m->hsync_start - m->hdisplay));
1319 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1320 (m->vtotal - m->vdisplay) / 2);
1321 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay / 2);
1322 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST2_L, 2,
1323 m->vtotal - m->vdisplay / 2);
1324 hdmi_reg_writev(hdata, HDMI_TG_VSYNC2_L, 2,
1325 (m->vtotal / 2) + 1);
1326 hdmi_reg_writev(hdata, HDMI_TG_VSYNC_BOT_HDMI_L, 2,
1327 (m->vtotal / 2) + 1);
1328 hdmi_reg_writev(hdata, HDMI_TG_FIELD_BOT_HDMI_L, 2,
1329 (m->vtotal / 2) + 1);
1330 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST3_L, 2, 0x0);
1331 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST4_L, 2, 0x0);
1332 } else {
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001333 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_2_0, 2,
1334 m->vsync_end - m->vdisplay);
1335 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_BEF_1_0, 2,
1336 m->vsync_start - m->vdisplay);
1337 hdmi_reg_writev(hdata, HDMI_V2_BLANK_0, 2, m->vtotal);
1338 hdmi_reg_writev(hdata, HDMI_V1_BLANK_0, 2,
1339 m->vtotal - m->vdisplay);
1340 hdmi_reg_writev(hdata, HDMI_V_BLANK_F0_0, 2, 0xffff);
1341 hdmi_reg_writev(hdata, HDMI_V_BLANK_F1_0, 2, 0xffff);
1342 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_2_0, 2, 0xffff);
1343 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_1_0, 2, 0xffff);
1344 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_2_0, 2, 0xffff);
1345 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_1_0, 2, 0xffff);
1346 hdmi_reg_writev(hdata, HDMI_TG_VACT_ST_L, 2,
1347 m->vtotal - m->vdisplay);
1348 hdmi_reg_writev(hdata, HDMI_TG_VACT_SZ_L, 2, m->vdisplay);
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001349 }
1350
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001351 hdmi_reg_writev(hdata, HDMI_H_SYNC_START_0, 2,
1352 m->hsync_start - m->hdisplay - 2);
1353 hdmi_reg_writev(hdata, HDMI_H_SYNC_END_0, 2,
1354 m->hsync_end - m->hdisplay - 2);
1355 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_1_0, 2, 0xffff);
1356 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_2_0, 2, 0xffff);
1357 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_3_0, 2, 0xffff);
1358 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_4_0, 2, 0xffff);
1359 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_5_0, 2, 0xffff);
1360 hdmi_reg_writev(hdata, HDMI_VACT_SPACE_6_0, 2, 0xffff);
1361 hdmi_reg_writev(hdata, HDMI_V_BLANK_F2_0, 2, 0xffff);
1362 hdmi_reg_writev(hdata, HDMI_V_BLANK_F3_0, 2, 0xffff);
1363 hdmi_reg_writev(hdata, HDMI_V_BLANK_F4_0, 2, 0xffff);
1364 hdmi_reg_writev(hdata, HDMI_V_BLANK_F5_0, 2, 0xffff);
1365 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_3_0, 2, 0xffff);
1366 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_4_0, 2, 0xffff);
1367 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_5_0, 2, 0xffff);
1368 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_6_0, 2, 0xffff);
1369 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_3_0, 2, 0xffff);
1370 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_4_0, 2, 0xffff);
1371 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_5_0, 2, 0xffff);
1372 hdmi_reg_writev(hdata, HDMI_V_SYNC_LINE_AFT_PXL_6_0, 2, 0xffff);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001373
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001374 hdmi_reg_writev(hdata, HDMI_TG_H_FSZ_L, 2, m->htotal);
Andrzej Hajda36fd8872017-09-29 12:05:40 +02001375 hdmi_reg_writev(hdata, HDMI_TG_HACT_ST_L, 2,
1376 m->htotal - m->hdisplay - hquirk);
1377 hdmi_reg_writev(hdata, HDMI_TG_HACT_SZ_L, 2, m->hdisplay + hquirk);
Andrzej Hajda7b5102d2015-07-09 16:28:12 +02001378 hdmi_reg_writev(hdata, HDMI_TG_V_FSZ_L, 2, m->vtotal);
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001379 if (hdata->drv_data == &exynos5433_hdmi_driver_data)
1380 hdmi_reg_writeb(hdata, HDMI_TG_DECON_EN, 1);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001381}
1382
Rahul Sharma16844fb2013-06-10 14:50:00 +05301383static void hdmi_mode_apply(struct hdmi_context *hdata)
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001384{
Andrzej Hajdacd240cd2015-07-09 16:28:09 +02001385 if (hdata->drv_data->type == HDMI_TYPE13)
Rahul Sharma16844fb2013-06-10 14:50:00 +05301386 hdmi_v13_mode_apply(hdata);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001387 else
Rahul Sharma16844fb2013-06-10 14:50:00 +05301388 hdmi_v14_mode_apply(hdata);
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001389
Andrzej Hajda8eb6d4e2015-09-25 14:48:17 +02001390 hdmi_start(hdata, true);
Joonyoung Shim3ecd70b2012-03-16 18:47:03 +09001391}
1392
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001393static void hdmiphy_conf_reset(struct hdmi_context *hdata)
1394{
Andrzej Hajda69f88872016-03-23 14:15:14 +01001395 hdmi_reg_writemask(hdata, HDMI_CORE_RSTOUT, 0, 1);
1396 usleep_range(10000, 12000);
1397 hdmi_reg_writemask(hdata, HDMI_CORE_RSTOUT, ~0, 1);
1398 usleep_range(10000, 12000);
Andrzej Hajda633d00b2015-09-25 14:48:16 +02001399 hdmi_reg_writemask(hdata, HDMI_PHY_RSTOUT, ~0, HDMI_PHY_SW_RSTOUT);
Sean Paul09760ea2013-01-14 17:03:20 -05001400 usleep_range(10000, 12000);
Andrzej Hajda5eefadb2016-01-14 14:28:20 +09001401 hdmi_reg_writemask(hdata, HDMI_PHY_RSTOUT, 0, HDMI_PHY_SW_RSTOUT);
Sean Paul09760ea2013-01-14 17:03:20 -05001402 usleep_range(10000, 12000);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001403}
1404
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001405static void hdmiphy_enable_mode_set(struct hdmi_context *hdata, bool enable)
1406{
1407 u8 v = enable ? HDMI_PHY_ENABLE_MODE_SET : HDMI_PHY_DISABLE_MODE_SET;
1408
1409 if (hdata->drv_data == &exynos5433_hdmi_driver_data)
1410 writel(v, hdata->regs_hdmiphy + HDMIPHY5433_MODE_SET_DONE);
1411}
1412
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001413static void hdmiphy_conf_apply(struct hdmi_context *hdata)
1414{
Andrzej Hajda991ea042017-09-29 12:05:37 +02001415 struct drm_display_mode *m = &hdata->encoder.crtc->state->mode;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001416 int ret;
Andrzej Hajda4677f512016-03-23 14:15:12 +01001417 const u8 *phy_conf;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001418
Andrzej Hajda991ea042017-09-29 12:05:37 +02001419 ret = hdmi_find_phy_conf(hdata, m->clock * 1000);
Andrzej Hajda4677f512016-03-23 14:15:12 +01001420 if (ret < 0) {
Inki Dae6f83d202019-04-15 14:24:36 +09001421 DRM_DEV_ERROR(hdata->dev, "failed to find hdmiphy conf\n");
Rahul Sharma6b986ed2013-03-06 17:33:29 +09001422 return;
1423 }
Andrzej Hajda4677f512016-03-23 14:15:12 +01001424 phy_conf = hdata->drv_data->phy_confs.data[ret].conf;
1425
1426 hdmi_clk_set_parents(hdata, false);
1427
1428 hdmiphy_conf_reset(hdata);
Sean Paul2f7e2ed2013-01-15 08:11:08 -05001429
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001430 hdmiphy_enable_mode_set(hdata, true);
Andrzej Hajda4677f512016-03-23 14:15:12 +01001431 ret = hdmiphy_reg_write_buf(hdata, 0, phy_conf, 32);
Rahul Sharmad5e9ca42014-05-09 15:34:18 +09001432 if (ret) {
Inki Dae6f83d202019-04-15 14:24:36 +09001433 DRM_DEV_ERROR(hdata->dev, "failed to configure hdmiphy\n");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001434 return;
1435 }
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001436 hdmiphy_enable_mode_set(hdata, false);
Andrzej Hajda4677f512016-03-23 14:15:12 +01001437 hdmi_clk_set_parents(hdata, true);
Sean Paul09760ea2013-01-14 17:03:20 -05001438 usleep_range(10000, 12000);
Andrzej Hajda4677f512016-03-23 14:15:12 +01001439 hdmiphy_wait_for_pll(hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001440}
1441
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001442/* Should be called with hdata->mutex mutex held */
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001443static void hdmi_conf_apply(struct hdmi_context *hdata)
1444{
Rahul Sharmabfa48422014-04-03 20:41:04 +05301445 hdmi_start(hdata, false);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001446 hdmi_conf_init(hdata);
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001447 hdmi_audio_config(hdata);
Rahul Sharma16844fb2013-06-10 14:50:00 +05301448 hdmi_mode_apply(hdata);
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001449 hdmi_audio_control(hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001450}
1451
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001452static void hdmi_set_refclk(struct hdmi_context *hdata, bool on)
1453{
1454 if (!hdata->sysreg)
1455 return;
1456
1457 regmap_update_bits(hdata->sysreg, EXYNOS5433_SYSREG_DISP_HDMI_PHY,
1458 SYSREG_HDMI_REFCLK_INT_CLK, on ? ~0 : 0);
1459}
1460
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001461/* Should be called with hdata->mutex mutex held. */
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001462static void hdmiphy_enable(struct hdmi_context *hdata)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001463{
Andrzej Hajda882a0642015-07-09 16:28:08 +02001464 if (hdata->powered)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001465 return;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001466
Sean Paulaf65c802014-01-30 16:19:27 -05001467 pm_runtime_get_sync(hdata->dev);
1468
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001469 if (regulator_bulk_enable(ARRAY_SIZE(supply), hdata->regul_bulk))
Inki Dae6be90052019-04-15 16:25:12 +09001470 DRM_DEV_DEBUG_KMS(hdata->dev,
1471 "failed to enable regulator bulk\n");
Seung-Woo Kimad079452013-06-05 14:34:38 +09001472
Rahul Sharma049d34e2014-05-20 10:36:05 +05301473 regmap_update_bits(hdata->pmureg, PMU_HDMI_PHY_CONTROL,
1474 PMU_HDMI_PHY_ENABLE_BIT, 1);
1475
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001476 hdmi_set_refclk(hdata, true);
1477
Andrzej Hajda5dd45e22016-03-23 14:15:13 +01001478 hdmi_reg_writemask(hdata, HDMI_PHY_CON_0, 0, HDMI_PHY_POWER_OFF_EN);
1479
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001480 hdmiphy_conf_apply(hdata);
Gustavo Padovanf28464c2015-11-02 20:39:18 +09001481
1482 hdata->powered = true;
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001483}
1484
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001485/* Should be called with hdata->mutex mutex held. */
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001486static void hdmiphy_disable(struct hdmi_context *hdata)
1487{
1488 if (!hdata->powered)
1489 return;
1490
1491 hdmi_reg_writemask(hdata, HDMI_CON_0, 0, HDMI_EN);
1492
1493 hdmi_reg_writemask(hdata, HDMI_PHY_CON_0, ~0, HDMI_PHY_POWER_OFF_EN);
1494
1495 hdmi_set_refclk(hdata, false);
1496
1497 regmap_update_bits(hdata->pmureg, PMU_HDMI_PHY_CONTROL,
1498 PMU_HDMI_PHY_ENABLE_BIT, 0);
1499
1500 regulator_bulk_disable(ARRAY_SIZE(supply), hdata->regul_bulk);
1501
1502 pm_runtime_put_sync(hdata->dev);
1503
1504 hdata->powered = false;
1505}
1506
1507static void hdmi_enable(struct drm_encoder *encoder)
1508{
1509 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
1510
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001511 mutex_lock(&hdata->mutex);
1512
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001513 hdmiphy_enable(hdata);
1514 hdmi_conf_apply(hdata);
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001515
1516 mutex_unlock(&hdata->mutex);
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001517}
1518
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001519static void hdmi_disable(struct drm_encoder *encoder)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001520{
Gustavo Padovancf67cc92015-08-11 17:38:06 +09001521 struct hdmi_context *hdata = encoder_to_hdmi(encoder);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001522
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001523 mutex_lock(&hdata->mutex);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001524
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001525 if (hdata->powered) {
1526 /*
1527 * The SFRs of VP and Mixer are updated by Vertical Sync of
1528 * Timing generator which is a part of HDMI so the sequence
1529 * to disable TV Subsystem should be as following,
1530 * VP -> Mixer -> HDMI
1531 *
1532 * To achieve such sequence HDMI is disabled together with
1533 * HDMI PHY, via pipe clock callback.
1534 */
1535 mutex_unlock(&hdata->mutex);
1536 cancel_delayed_work(&hdata->hotplug_work);
1537 cec_notifier_set_phys_addr(hdata->notifier,
1538 CEC_PHYS_ADDR_INVALID);
1539 return;
1540 }
1541
1542 mutex_unlock(&hdata->mutex);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001543}
1544
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001545static const struct drm_encoder_helper_funcs exynos_hdmi_encoder_helper_funcs = {
Sean Paulf041b252014-01-30 16:19:15 -05001546 .mode_fixup = hdmi_mode_fixup,
Gustavo Padovanb6595dc2015-08-10 21:37:04 -03001547 .enable = hdmi_enable,
1548 .disable = hdmi_disable,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001549};
1550
Ville Syrjälä800ba2b2015-12-15 12:21:06 +01001551static const struct drm_encoder_funcs exynos_hdmi_encoder_funcs = {
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001552 .destroy = drm_encoder_cleanup,
1553};
1554
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001555static void hdmi_audio_shutdown(struct device *dev, void *data)
1556{
1557 struct hdmi_context *hdata = dev_get_drvdata(dev);
1558
1559 mutex_lock(&hdata->mutex);
1560
1561 hdata->audio.mute = true;
1562
1563 if (hdata->powered)
1564 hdmi_audio_control(hdata);
1565
1566 mutex_unlock(&hdata->mutex);
1567}
1568
1569static int hdmi_audio_hw_params(struct device *dev, void *data,
1570 struct hdmi_codec_daifmt *daifmt,
1571 struct hdmi_codec_params *params)
1572{
1573 struct hdmi_context *hdata = dev_get_drvdata(dev);
1574
1575 if (daifmt->fmt != HDMI_I2S || daifmt->bit_clk_inv ||
1576 daifmt->frame_clk_inv || daifmt->bit_clk_master ||
1577 daifmt->frame_clk_master) {
1578 dev_err(dev, "%s: Bad flags %d %d %d %d\n", __func__,
1579 daifmt->bit_clk_inv, daifmt->frame_clk_inv,
1580 daifmt->bit_clk_master,
1581 daifmt->frame_clk_master);
1582 return -EINVAL;
1583 }
1584
1585 mutex_lock(&hdata->mutex);
1586
1587 hdata->audio.params = *params;
1588
1589 if (hdata->powered) {
1590 hdmi_audio_config(hdata);
1591 hdmi_audio_infoframe_apply(hdata);
1592 }
1593
1594 mutex_unlock(&hdata->mutex);
1595
1596 return 0;
1597}
1598
1599static int hdmi_audio_digital_mute(struct device *dev, void *data, bool mute)
1600{
1601 struct hdmi_context *hdata = dev_get_drvdata(dev);
1602
1603 mutex_lock(&hdata->mutex);
1604
1605 hdata->audio.mute = mute;
1606
1607 if (hdata->powered)
1608 hdmi_audio_control(hdata);
1609
1610 mutex_unlock(&hdata->mutex);
1611
1612 return 0;
1613}
1614
1615static int hdmi_audio_get_eld(struct device *dev, void *data, uint8_t *buf,
1616 size_t len)
1617{
1618 struct hdmi_context *hdata = dev_get_drvdata(dev);
1619 struct drm_connector *connector = &hdata->connector;
1620
1621 memcpy(buf, connector->eld, min(sizeof(connector->eld), len));
1622
1623 return 0;
1624}
1625
1626static const struct hdmi_codec_ops audio_codec_ops = {
1627 .hw_params = hdmi_audio_hw_params,
1628 .audio_shutdown = hdmi_audio_shutdown,
1629 .digital_mute = hdmi_audio_digital_mute,
1630 .get_eld = hdmi_audio_get_eld,
1631};
1632
1633static int hdmi_register_audio_device(struct hdmi_context *hdata)
1634{
1635 struct hdmi_codec_pdata codec_data = {
1636 .ops = &audio_codec_ops,
1637 .max_i2s_channels = 6,
1638 .i2s = 1,
1639 };
1640
1641 hdata->audio.pdev = platform_device_register_data(
1642 hdata->dev, HDMI_CODEC_DRV_NAME, PLATFORM_DEVID_AUTO,
1643 &codec_data, sizeof(codec_data));
1644
1645 return PTR_ERR_OR_ZERO(hdata->audio.pdev);
1646}
1647
Sean Paul724fd142014-05-09 15:05:10 +09001648static void hdmi_hotplug_work_func(struct work_struct *work)
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001649{
Sean Paul724fd142014-05-09 15:05:10 +09001650 struct hdmi_context *hdata;
1651
1652 hdata = container_of(work, struct hdmi_context, hotplug_work.work);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001653
Sean Paul45517892014-01-30 16:19:05 -05001654 if (hdata->drm_dev)
1655 drm_helper_hpd_irq_event(hdata->drm_dev);
Sean Paul724fd142014-05-09 15:05:10 +09001656}
1657
1658static irqreturn_t hdmi_irq_thread(int irq, void *arg)
1659{
1660 struct hdmi_context *hdata = arg;
1661
1662 mod_delayed_work(system_wq, &hdata->hotplug_work,
1663 msecs_to_jiffies(HOTPLUG_DEBOUNCE_MS));
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001664
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001665 return IRQ_HANDLED;
1666}
1667
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001668static int hdmi_clks_get(struct hdmi_context *hdata,
1669 const struct string_array_spec *names,
1670 struct clk **clks)
1671{
1672 struct device *dev = hdata->dev;
1673 int i;
1674
1675 for (i = 0; i < names->count; ++i) {
1676 struct clk *clk = devm_clk_get(dev, names->data[i]);
1677
1678 if (IS_ERR(clk)) {
1679 int ret = PTR_ERR(clk);
1680
1681 dev_err(dev, "Cannot get clock %s, %d\n",
1682 names->data[i], ret);
1683
1684 return ret;
1685 }
1686
1687 clks[i] = clk;
1688 }
1689
1690 return 0;
1691}
1692
1693static int hdmi_clk_init(struct hdmi_context *hdata)
1694{
1695 const struct hdmi_driver_data *drv_data = hdata->drv_data;
1696 int count = drv_data->clk_gates.count + drv_data->clk_muxes.count;
1697 struct device *dev = hdata->dev;
1698 struct clk **clks;
1699 int ret;
1700
1701 if (!count)
1702 return 0;
1703
Kees Cooka86854d2018-06-12 14:07:58 -07001704 clks = devm_kcalloc(dev, count, sizeof(*clks), GFP_KERNEL);
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001705 if (!clks)
Dan Carpenterf9628c22016-05-12 22:54:57 +03001706 return -ENOMEM;
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001707
1708 hdata->clk_gates = clks;
1709 hdata->clk_muxes = clks + drv_data->clk_gates.count;
1710
1711 ret = hdmi_clks_get(hdata, &drv_data->clk_gates, hdata->clk_gates);
1712 if (ret)
1713 return ret;
1714
1715 return hdmi_clks_get(hdata, &drv_data->clk_muxes, hdata->clk_muxes);
1716}
1717
1718
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001719static void hdmiphy_clk_enable(struct exynos_drm_clk *clk, bool enable)
1720{
1721 struct hdmi_context *hdata = container_of(clk, struct hdmi_context,
1722 phy_clk);
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001723 mutex_lock(&hdata->mutex);
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001724
1725 if (enable)
1726 hdmiphy_enable(hdata);
1727 else
1728 hdmiphy_disable(hdata);
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001729
1730 mutex_unlock(&hdata->mutex);
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001731}
1732
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001733static int hdmi_bridge_init(struct hdmi_context *hdata)
1734{
1735 struct device *dev = hdata->dev;
1736 struct device_node *ep, *np;
1737
1738 ep = of_graph_get_endpoint_by_regs(dev->of_node, 1, -1);
1739 if (!ep)
1740 return 0;
1741
1742 np = of_graph_get_remote_port_parent(ep);
1743 of_node_put(ep);
1744 if (!np) {
Inki Dae6f83d202019-04-15 14:24:36 +09001745 DRM_DEV_ERROR(dev, "failed to get remote port parent");
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001746 return -EINVAL;
1747 }
1748
1749 hdata->bridge = of_drm_find_bridge(np);
1750 of_node_put(np);
1751
1752 if (!hdata->bridge)
1753 return -EPROBE_DEFER;
1754
1755 return 0;
1756}
1757
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001758static int hdmi_resources_init(struct hdmi_context *hdata)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001759{
1760 struct device *dev = hdata->dev;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001761 int i, ret;
1762
Inki Dae6be90052019-04-15 16:25:12 +09001763 DRM_DEV_DEBUG_KMS(dev, "HDMI resource init\n");
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001764
Andrzej Hajda2228b7c2015-09-25 14:48:24 +02001765 hdata->hpd_gpio = devm_gpiod_get(dev, "hpd", GPIOD_IN);
1766 if (IS_ERR(hdata->hpd_gpio)) {
Inki Dae6f83d202019-04-15 14:24:36 +09001767 DRM_DEV_ERROR(dev, "cannot get hpd gpio property\n");
Andrzej Hajda2228b7c2015-09-25 14:48:24 +02001768 return PTR_ERR(hdata->hpd_gpio);
1769 }
1770
1771 hdata->irq = gpiod_to_irq(hdata->hpd_gpio);
1772 if (hdata->irq < 0) {
Inki Dae6f83d202019-04-15 14:24:36 +09001773 DRM_DEV_ERROR(dev, "failed to get GPIO irq\n");
Andrzej Hajda2228b7c2015-09-25 14:48:24 +02001774 return hdata->irq;
1775 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001776
Andrzej Hajda9be7e982016-01-14 14:22:47 +09001777 ret = hdmi_clk_init(hdata);
1778 if (ret)
1779 return ret;
1780
1781 ret = hdmi_clk_set_parents(hdata, false);
1782 if (ret)
1783 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001784
Milo Kimc0d656d2016-08-31 15:14:27 +09001785 for (i = 0; i < ARRAY_SIZE(supply); ++i)
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001786 hdata->regul_bulk[i].supply = supply[i];
Milo Kimc0d656d2016-08-31 15:14:27 +09001787
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001788 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(supply), hdata->regul_bulk);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001789 if (ret) {
Javier Martinez Canillasb85881d2016-04-21 14:51:38 -04001790 if (ret != -EPROBE_DEFER)
Inki Dae6f83d202019-04-15 14:24:36 +09001791 DRM_DEV_ERROR(dev, "failed to get regulators\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001792 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001793 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001794
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02001795 hdata->reg_hdmi_en = devm_regulator_get_optional(dev, "hdmi-en");
Andrzej Hajda498d5a32015-09-25 14:48:21 +02001796
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001797 if (PTR_ERR(hdata->reg_hdmi_en) != -ENODEV) {
1798 if (IS_ERR(hdata->reg_hdmi_en))
1799 return PTR_ERR(hdata->reg_hdmi_en);
Andrzej Hajda498d5a32015-09-25 14:48:21 +02001800
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001801 ret = regulator_enable(hdata->reg_hdmi_en);
1802 if (ret) {
Inki Dae6f83d202019-04-15 14:24:36 +09001803 DRM_DEV_ERROR(dev,
1804 "failed to enable hdmi-en regulator\n");
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001805 return ret;
1806 }
1807 }
Andrzej Hajda498d5a32015-09-25 14:48:21 +02001808
Andrzej Hajdaaa181572017-02-01 09:29:14 +01001809 return hdmi_bridge_init(hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001810}
1811
Arvind Yadave3cc51e2017-06-19 14:54:03 +05301812static const struct of_device_id hdmi_match_types[] = {
Rahul Sharma22c4f422012-10-04 20:48:55 +05301813 {
Marek Szyprowskiff830c92014-07-01 10:10:07 +02001814 .compatible = "samsung,exynos4210-hdmi",
1815 .data = &exynos4210_hdmi_driver_data,
1816 }, {
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301817 .compatible = "samsung,exynos4212-hdmi",
Inki Daebfe4e842014-03-06 14:18:17 +09001818 .data = &exynos4212_hdmi_driver_data,
Rahul Sharmacc57caf2013-06-19 18:21:07 +05301819 }, {
Rahul Sharmaa18a2dd2014-04-20 15:51:17 +05301820 .compatible = "samsung,exynos5420-hdmi",
1821 .data = &exynos5420_hdmi_driver_data,
1822 }, {
Andrzej Hajda68cd0042016-01-14 14:40:07 +09001823 .compatible = "samsung,exynos5433-hdmi",
1824 .data = &exynos5433_hdmi_driver_data,
1825 }, {
Tomasz Stanislawskic119ed02012-10-04 20:48:44 +05301826 /* end node */
1827 }
1828};
Sjoerd Simons39b58a32014-07-18 22:36:41 +02001829MODULE_DEVICE_TABLE (of, hdmi_match_types);
Tomasz Stanislawskic119ed02012-10-04 20:48:44 +05301830
Inki Daef37cd5e2014-05-09 14:25:20 +09001831static int hdmi_bind(struct device *dev, struct device *master, void *data)
1832{
1833 struct drm_device *drm_dev = data;
Andrzej Hajda930865f2014-11-17 09:54:20 +01001834 struct hdmi_context *hdata = dev_get_drvdata(dev);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001835 struct drm_encoder *encoder = &hdata->encoder;
Andrzej Hajda1ca582f2017-08-24 15:33:51 +02001836 struct exynos_drm_crtc *crtc;
1837 int ret;
Inki Daef37cd5e2014-05-09 14:25:20 +09001838
Inki Daef37cd5e2014-05-09 14:25:20 +09001839 hdata->drm_dev = drm_dev;
1840
Andrzej Hajda59b62d32016-05-10 13:56:32 +09001841 hdata->phy_clk.enable = hdmiphy_clk_enable;
1842
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001843 drm_encoder_init(drm_dev, encoder, &exynos_hdmi_encoder_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +02001844 DRM_MODE_ENCODER_TMDS, NULL);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001845
1846 drm_encoder_helper_add(encoder, &exynos_hdmi_encoder_helper_funcs);
1847
Andrzej Hajda1ca582f2017-08-24 15:33:51 +02001848 ret = exynos_drm_set_possible_crtcs(encoder, EXYNOS_DISPLAY_TYPE_HDMI);
1849 if (ret < 0)
1850 return ret;
1851
1852 crtc = exynos_drm_crtc_get_by_type(drm_dev, EXYNOS_DISPLAY_TYPE_HDMI);
1853 crtc->pipe_clk = &hdata->phy_clk;
1854
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001855 ret = hdmi_create_connector(encoder);
Gustavo Padovana2986e82015-08-05 20:24:20 -03001856 if (ret) {
Inki Dae6f83d202019-04-15 14:24:36 +09001857 DRM_DEV_ERROR(dev, "failed to create connector ret = %d\n",
1858 ret);
Gustavo Padovan2b8376c2015-08-15 12:14:08 -03001859 drm_encoder_cleanup(encoder);
Gustavo Padovana2986e82015-08-05 20:24:20 -03001860 return ret;
1861 }
1862
1863 return 0;
Inki Daef37cd5e2014-05-09 14:25:20 +09001864}
1865
1866static void hdmi_unbind(struct device *dev, struct device *master, void *data)
1867{
Inki Daef37cd5e2014-05-09 14:25:20 +09001868}
1869
1870static const struct component_ops hdmi_component_ops = {
1871 .bind = hdmi_bind,
1872 .unbind = hdmi_unbind,
1873};
1874
Milo Kim1caa3602016-08-31 15:14:25 +09001875static int hdmi_get_ddc_adapter(struct hdmi_context *hdata)
Inki Daee2a562d2014-05-09 16:46:10 +09001876{
1877 const char *compatible_str = "samsung,exynos4210-hdmiddc";
1878 struct device_node *np;
Milo Kim1caa3602016-08-31 15:14:25 +09001879 struct i2c_adapter *adpt;
Inki Daee2a562d2014-05-09 16:46:10 +09001880
1881 np = of_find_compatible_node(NULL, NULL, compatible_str);
1882 if (np)
Milo Kim1caa3602016-08-31 15:14:25 +09001883 np = of_get_next_parent(np);
1884 else
1885 np = of_parse_phandle(hdata->dev->of_node, "ddc", 0);
Inki Daee2a562d2014-05-09 16:46:10 +09001886
Milo Kim1caa3602016-08-31 15:14:25 +09001887 if (!np) {
Inki Dae6f83d202019-04-15 14:24:36 +09001888 DRM_DEV_ERROR(hdata->dev,
1889 "Failed to find ddc node in device tree\n");
Milo Kim1caa3602016-08-31 15:14:25 +09001890 return -ENODEV;
1891 }
1892
1893 adpt = of_find_i2c_adapter_by_node(np);
1894 of_node_put(np);
1895
1896 if (!adpt) {
1897 DRM_INFO("Failed to get ddc i2c adapter by node\n");
1898 return -EPROBE_DEFER;
1899 }
1900
1901 hdata->ddc_adpt = adpt;
1902
1903 return 0;
Inki Daee2a562d2014-05-09 16:46:10 +09001904}
1905
Milo Kimb5413022016-08-31 15:14:26 +09001906static int hdmi_get_phy_io(struct hdmi_context *hdata)
Inki Daee2a562d2014-05-09 16:46:10 +09001907{
1908 const char *compatible_str = "samsung,exynos4212-hdmiphy";
Milo Kimb5413022016-08-31 15:14:26 +09001909 struct device_node *np;
1910 int ret = 0;
Inki Daee2a562d2014-05-09 16:46:10 +09001911
Milo Kimb5413022016-08-31 15:14:26 +09001912 np = of_find_compatible_node(NULL, NULL, compatible_str);
1913 if (!np) {
1914 np = of_parse_phandle(hdata->dev->of_node, "phy", 0);
1915 if (!np) {
Inki Dae6f83d202019-04-15 14:24:36 +09001916 DRM_DEV_ERROR(hdata->dev,
1917 "Failed to find hdmiphy node in device tree\n");
Milo Kimb5413022016-08-31 15:14:26 +09001918 return -ENODEV;
1919 }
1920 }
1921
1922 if (hdata->drv_data->is_apb_phy) {
1923 hdata->regs_hdmiphy = of_iomap(np, 0);
1924 if (!hdata->regs_hdmiphy) {
Inki Dae6f83d202019-04-15 14:24:36 +09001925 DRM_DEV_ERROR(hdata->dev,
1926 "failed to ioremap hdmi phy\n");
Milo Kimb5413022016-08-31 15:14:26 +09001927 ret = -ENOMEM;
1928 goto out;
1929 }
1930 } else {
1931 hdata->hdmiphy_port = of_find_i2c_device_by_node(np);
1932 if (!hdata->hdmiphy_port) {
1933 DRM_INFO("Failed to get hdmi phy i2c client\n");
1934 ret = -EPROBE_DEFER;
1935 goto out;
1936 }
1937 }
1938
1939out:
1940 of_node_put(np);
1941 return ret;
Inki Daee2a562d2014-05-09 16:46:10 +09001942}
1943
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08001944static int hdmi_probe(struct platform_device *pdev)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001945{
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001946 struct hdmi_audio_infoframe *audio_infoframe;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001947 struct device *dev = &pdev->dev;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001948 struct hdmi_context *hdata;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001949 struct resource *res;
1950 int ret;
1951
Andrzej Hajda930865f2014-11-17 09:54:20 +01001952 hdata = devm_kzalloc(dev, sizeof(struct hdmi_context), GFP_KERNEL);
1953 if (!hdata)
1954 return -ENOMEM;
1955
Marek Szyprowski57a64122016-04-01 15:17:44 +02001956 hdata->drv_data = of_device_get_match_data(dev);
Andrzej Hajda930865f2014-11-17 09:54:20 +01001957
Andrzej Hajda930865f2014-11-17 09:54:20 +01001958 platform_set_drvdata(pdev, hdata);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001959
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001960 hdata->dev = dev;
1961
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02001962 mutex_init(&hdata->mutex);
1963
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001964 ret = hdmi_resources_init(hdata);
1965 if (ret) {
Javier Martinez Canillasb85881d2016-04-21 14:51:38 -04001966 if (ret != -EPROBE_DEFER)
Inki Dae6f83d202019-04-15 14:24:36 +09001967 DRM_DEV_ERROR(dev, "hdmi_resources_init failed\n");
Inki Daedf5225b2014-05-29 18:28:02 +09001968 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001969 }
1970
1971 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Seung-Woo Kimd873ab92013-05-22 21:14:14 +09001972 hdata->regs = devm_ioremap_resource(dev, res);
Inki Daedf5225b2014-05-29 18:28:02 +09001973 if (IS_ERR(hdata->regs)) {
1974 ret = PTR_ERR(hdata->regs);
Andrzej Hajda86650402015-06-11 23:23:37 +09001975 return ret;
Inki Daedf5225b2014-05-29 18:28:02 +09001976 }
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001977
Milo Kim1caa3602016-08-31 15:14:25 +09001978 ret = hdmi_get_ddc_adapter(hdata);
1979 if (ret)
1980 return ret;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001981
Milo Kimb5413022016-08-31 15:14:26 +09001982 ret = hdmi_get_phy_io(hdata);
1983 if (ret)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001984 goto err_ddc;
Seung-Woo Kimd8408322011-12-21 17:39:39 +09001985
Sean Paul724fd142014-05-09 15:05:10 +09001986 INIT_DELAYED_WORK(&hdata->hotplug_work, hdmi_hotplug_work_func);
1987
Seung-Woo Kimdcb9a7c2013-05-22 21:14:17 +09001988 ret = devm_request_threaded_irq(dev, hdata->irq, NULL,
Sean Paul77006a72013-01-16 10:17:20 -05001989 hdmi_irq_thread, IRQF_TRIGGER_RISING |
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001990 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
Sean Paulf041b252014-01-30 16:19:15 -05001991 "hdmi", hdata);
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001992 if (ret) {
Inki Dae6f83d202019-04-15 14:24:36 +09001993 DRM_DEV_ERROR(dev, "failed to register hdmi interrupt\n");
Joonyoung Shimcf8fc4f2012-04-23 19:35:50 +09001994 goto err_hdmiphy;
1995 }
1996
Rahul Sharma049d34e2014-05-20 10:36:05 +05301997 hdata->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
1998 "samsung,syscon-phandle");
1999 if (IS_ERR(hdata->pmureg)) {
Inki Dae6f83d202019-04-15 14:24:36 +09002000 DRM_DEV_ERROR(dev, "syscon regmap lookup failed.\n");
Inki Daedf5225b2014-05-29 18:28:02 +09002001 ret = -EPROBE_DEFER;
Rahul Sharma049d34e2014-05-20 10:36:05 +05302002 goto err_hdmiphy;
2003 }
2004
Andrzej Hajda68cd0042016-01-14 14:40:07 +09002005 if (hdata->drv_data->has_sysreg) {
2006 hdata->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
2007 "samsung,sysreg-phandle");
2008 if (IS_ERR(hdata->sysreg)) {
Inki Dae6f83d202019-04-15 14:24:36 +09002009 DRM_DEV_ERROR(dev, "sysreg regmap lookup failed.\n");
Andrzej Hajda68cd0042016-01-14 14:40:07 +09002010 ret = -EPROBE_DEFER;
2011 goto err_hdmiphy;
2012 }
2013 }
2014
Hans Verkuil278c8112016-12-13 11:07:17 -02002015 hdata->notifier = cec_notifier_get(&pdev->dev);
2016 if (hdata->notifier == NULL) {
2017 ret = -ENOMEM;
2018 goto err_hdmiphy;
2019 }
2020
Sean Paulaf65c802014-01-30 16:19:27 -05002021 pm_runtime_enable(dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002022
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02002023 audio_infoframe = &hdata->audio.infoframe;
2024 hdmi_audio_infoframe_init(audio_infoframe);
2025 audio_infoframe->coding_type = HDMI_AUDIO_CODING_TYPE_STREAM;
2026 audio_infoframe->sample_size = HDMI_AUDIO_SAMPLE_SIZE_STREAM;
2027 audio_infoframe->sample_frequency = HDMI_AUDIO_SAMPLE_FREQUENCY_STREAM;
2028 audio_infoframe->channels = 2;
2029
2030 ret = hdmi_register_audio_device(hdata);
Inki Daedf5225b2014-05-29 18:28:02 +09002031 if (ret)
Hans Verkuil278c8112016-12-13 11:07:17 -02002032 goto err_notifier_put;
Inki Daedf5225b2014-05-29 18:28:02 +09002033
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02002034 ret = component_add(&pdev->dev, &hdmi_component_ops);
2035 if (ret)
2036 goto err_unregister_audio;
2037
Inki Daedf5225b2014-05-29 18:28:02 +09002038 return ret;
2039
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02002040err_unregister_audio:
2041 platform_device_unregister(hdata->audio.pdev);
2042
Hans Verkuil278c8112016-12-13 11:07:17 -02002043err_notifier_put:
2044 cec_notifier_put(hdata->notifier);
Inki Daedf5225b2014-05-29 18:28:02 +09002045 pm_runtime_disable(dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002046
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002047err_hdmiphy:
Paul Taysomb21a3bf2014-05-09 15:06:28 +09002048 if (hdata->hdmiphy_port)
2049 put_device(&hdata->hdmiphy_port->dev);
Arvind Yadavd7420002016-10-19 15:34:16 +05302050 if (hdata->regs_hdmiphy)
2051 iounmap(hdata->regs_hdmiphy);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002052err_ddc:
Inki Dae8fa04aa2014-03-13 16:38:31 +09002053 put_device(&hdata->ddc_adpt->dev);
Inki Daedf5225b2014-05-29 18:28:02 +09002054
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002055 return ret;
2056}
2057
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08002058static int hdmi_remove(struct platform_device *pdev)
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002059{
Andrzej Hajda930865f2014-11-17 09:54:20 +01002060 struct hdmi_context *hdata = platform_get_drvdata(pdev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002061
Sean Paul724fd142014-05-09 15:05:10 +09002062 cancel_delayed_work_sync(&hdata->hotplug_work);
Hans Verkuil278c8112016-12-13 11:07:17 -02002063 cec_notifier_set_phys_addr(hdata->notifier, CEC_PHYS_ADDR_INVALID);
Sean Paul724fd142014-05-09 15:05:10 +09002064
Andrzej Hajda2445c4a2015-09-25 14:48:20 +02002065 component_del(&pdev->dev, &hdmi_component_ops);
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02002066 platform_device_unregister(hdata->audio.pdev);
Andrzej Hajda2445c4a2015-09-25 14:48:20 +02002067
Hans Verkuil278c8112016-12-13 11:07:17 -02002068 cec_notifier_put(hdata->notifier);
Andrzej Hajda2445c4a2015-09-25 14:48:20 +02002069 pm_runtime_disable(&pdev->dev);
2070
Andrzej Hajdaaf1f7c22015-09-25 14:48:25 +02002071 if (!IS_ERR(hdata->reg_hdmi_en))
2072 regulator_disable(hdata->reg_hdmi_en);
Marek Szyprowski05fdf982014-07-01 10:10:06 +02002073
Seung-Woo Kim9d1e25c2014-07-28 17:15:22 +09002074 if (hdata->hdmiphy_port)
2075 put_device(&hdata->hdmiphy_port->dev);
Inki Daef37cd5e2014-05-09 14:25:20 +09002076
Arvind Yadavd7420002016-10-19 15:34:16 +05302077 if (hdata->regs_hdmiphy)
2078 iounmap(hdata->regs_hdmiphy);
2079
Andrzej Hajda2445c4a2015-09-25 14:48:20 +02002080 put_device(&hdata->ddc_adpt->dev);
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002081
Sylwester Nawrocki691da76f2017-10-23 14:49:34 +02002082 mutex_destroy(&hdata->mutex);
2083
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002084 return 0;
2085}
2086
Arnd Bergmann7e175102017-07-21 22:47:18 +02002087static int __maybe_unused exynos_hdmi_suspend(struct device *dev)
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002088{
2089 struct hdmi_context *hdata = dev_get_drvdata(dev);
2090
Andrzej Hajda9be7e982016-01-14 14:22:47 +09002091 hdmi_clk_disable_gates(hdata);
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002092
2093 return 0;
2094}
2095
Arnd Bergmann7e175102017-07-21 22:47:18 +02002096static int __maybe_unused exynos_hdmi_resume(struct device *dev)
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002097{
2098 struct hdmi_context *hdata = dev_get_drvdata(dev);
2099 int ret;
2100
Andrzej Hajda9be7e982016-01-14 14:22:47 +09002101 ret = hdmi_clk_enable_gates(hdata);
2102 if (ret < 0)
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002103 return ret;
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002104
2105 return 0;
2106}
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002107
2108static const struct dev_pm_ops exynos_hdmi_pm_ops = {
2109 SET_RUNTIME_PM_OPS(exynos_hdmi_suspend, exynos_hdmi_resume, NULL)
Marek Szyprowski7e915742018-06-11 14:25:00 +02002110 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
2111 pm_runtime_force_resume)
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002112};
2113
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002114struct platform_driver hdmi_driver = {
2115 .probe = hdmi_probe,
Greg Kroah-Hartman56550d92012-12-21 15:09:25 -08002116 .remove = hdmi_remove,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002117 .driver = {
Rahul Sharma22c4f422012-10-04 20:48:55 +05302118 .name = "exynos-hdmi",
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002119 .owner = THIS_MODULE,
Gustavo Padovanf28464c2015-11-02 20:39:18 +09002120 .pm = &exynos_hdmi_pm_ops,
Sachin Kamat88c49812013-08-28 10:47:57 +05302121 .of_match_table = hdmi_match_types,
Seung-Woo Kimd8408322011-12-21 17:39:39 +09002122 },
2123};