blob: 4c4b3fc5708792931905655bfc85190f3cdce170 [file] [log] [blame]
Chris Verges7f3923a2009-09-22 16:46:20 -07001/*
2 * An SPI driver for the Philips PCF2123 RTC
3 * Copyright 2009 Cyber Switching, Inc.
4 *
5 * Author: Chris Verges <chrisv@cyberswitching.com>
6 * Maintainers: http://www.cyberswitching.com
7 *
8 * based on the RS5C348 driver in this same directory.
9 *
10 * Thanks to Christian Pellegrin <chripell@fsfe.org> for
11 * the sysfs contributions to this driver.
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
17 * Please note that the CS is active high, so platform data
18 * should look something like:
19 *
20 * static struct spi_board_info ek_spi_devices[] = {
Sachin Kamat369015f2013-07-03 15:06:01 -070021 * ...
22 * {
23 * .modalias = "rtc-pcf2123",
24 * .chip_select = 1,
25 * .controller_data = (void *)AT91_PIN_PA10,
Chris Verges7f3923a2009-09-22 16:46:20 -070026 * .max_speed_hz = 1000 * 1000,
27 * .mode = SPI_CS_HIGH,
28 * .bus_num = 0,
29 * },
30 * ...
31 *};
32 *
33 */
34
35#include <linux/bcd.h>
36#include <linux/delay.h>
37#include <linux/device.h>
38#include <linux/errno.h>
39#include <linux/init.h>
40#include <linux/kernel.h>
Joshua Clayton3fc70072015-02-13 14:40:29 -080041#include <linux/of.h>
Chris Verges7f3923a2009-09-22 16:46:20 -070042#include <linux/string.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090043#include <linux/slab.h>
Chris Verges7f3923a2009-09-22 16:46:20 -070044#include <linux/rtc.h>
45#include <linux/spi/spi.h>
Paul Gortmaker21138522011-05-27 09:57:25 -040046#include <linux/module.h>
Ilya Shchepetkov5ed12f12012-08-21 16:16:06 -070047#include <linux/sysfs.h>
Chris Verges7f3923a2009-09-22 16:46:20 -070048
Chris Vergesf3d2570a2009-09-22 16:46:22 -070049#define DRV_VERSION "0.6"
Chris Verges7f3923a2009-09-22 16:46:20 -070050
Joshua Clayton245cb742016-01-04 10:31:19 -080051/* REGISTERS */
Chris Verges7f3923a2009-09-22 16:46:20 -070052#define PCF2123_REG_CTRL1 (0x00) /* Control Register 1 */
53#define PCF2123_REG_CTRL2 (0x01) /* Control Register 2 */
54#define PCF2123_REG_SC (0x02) /* datetime */
55#define PCF2123_REG_MN (0x03)
56#define PCF2123_REG_HR (0x04)
57#define PCF2123_REG_DM (0x05)
58#define PCF2123_REG_DW (0x06)
59#define PCF2123_REG_MO (0x07)
60#define PCF2123_REG_YR (0x08)
Joshua Clayton245cb742016-01-04 10:31:19 -080061#define PCF2123_REG_ALRM_MN (0x09) /* Alarm Registers */
62#define PCF2123_REG_ALRM_HR (0x0a)
63#define PCF2123_REG_ALRM_DM (0x0b)
64#define PCF2123_REG_ALRM_DW (0x0c)
65#define PCF2123_REG_OFFSET (0x0d) /* Clock Rate Offset Register */
66#define PCF2123_REG_TMR_CLKOUT (0x0e) /* Timer Registers */
67#define PCF2123_REG_CTDWN_TMR (0x0f)
Chris Verges7f3923a2009-09-22 16:46:20 -070068
Joshua Clayton245cb742016-01-04 10:31:19 -080069/* PCF2123_REG_CTRL1 BITS */
70#define CTRL1_CLEAR (0) /* Clear */
71#define CTRL1_CORR_INT BIT(1) /* Correction irq enable */
72#define CTRL1_12_HOUR BIT(2) /* 12 hour time */
73#define CTRL1_SW_RESET (BIT(3) | BIT(4) | BIT(6)) /* Software reset */
74#define CTRL1_STOP BIT(5) /* Stop the clock */
75#define CTRL1_EXT_TEST BIT(7) /* External clock test mode */
76
77/* PCF2123_REG_CTRL2 BITS */
78#define CTRL2_TIE BIT(0) /* Countdown timer irq enable */
79#define CTRL2_AIE BIT(1) /* Alarm irq enable */
80#define CTRL2_TF BIT(2) /* Countdown timer flag */
81#define CTRL2_AF BIT(3) /* Alarm flag */
82#define CTRL2_TI_TP BIT(4) /* Irq pin generates pulse */
83#define CTRL2_MSF BIT(5) /* Minute or second irq flag */
84#define CTRL2_SI BIT(6) /* Second irq enable */
85#define CTRL2_MI BIT(7) /* Minute irq enable */
86
87/* PCF2123_REG_SC BITS */
88#define OSC_HAS_STOPPED BIT(7) /* Clock has been stopped */
89
90/* PCF2123_REG_ALRM_XX BITS */
91#define ALRM_ENABLE BIT(7) /* MN, HR, DM, or DW alarm enable */
92
93/* PCF2123_REG_TMR_CLKOUT BITS */
94#define CD_TMR_4096KHZ (0) /* 4096 KHz countdown timer */
95#define CD_TMR_64HZ (1) /* 64 Hz countdown timer */
96#define CD_TMR_1HZ (2) /* 1 Hz countdown timer */
97#define CD_TMR_60th_HZ (3) /* 60th Hz countdown timer */
98#define CD_TMR_TE BIT(3) /* Countdown timer enable */
99
100/* PCF2123_REG_OFFSET BITS */
101#define OFFSET_SIGN_BIT BIT(6) /* 2's complement sign bit */
102#define OFFSET_COARSE BIT(7) /* Coarse mode offset */
103
104/* READ/WRITE ADDRESS BITS */
105#define PCF2123_WRITE BIT(4)
106#define PCF2123_READ (BIT(4) | BIT(7))
107
Chris Verges7f3923a2009-09-22 16:46:20 -0700108
109static struct spi_driver pcf2123_driver;
110
111struct pcf2123_sysfs_reg {
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700112 struct device_attribute attr;
Chris Verges7f3923a2009-09-22 16:46:20 -0700113 char name[2];
114};
115
116struct pcf2123_plat_data {
117 struct rtc_device *rtc;
118 struct pcf2123_sysfs_reg regs[16];
119};
120
121/*
122 * Causes a 30 nanosecond delay to ensure that the PCF2123 chip select
123 * is released properly after an SPI write. This function should be
124 * called after EVERY read/write call over SPI.
125 */
126static inline void pcf2123_delay_trec(void)
127{
128 ndelay(30);
129}
130
Joshua Clayton66c056d2016-01-04 10:31:20 -0800131static int pcf2123_read(struct device *dev, u8 reg, u8 *rxbuf, size_t size)
132{
133 struct spi_device *spi = to_spi_device(dev);
134 int ret;
135
136 reg |= PCF2123_READ;
137 ret = spi_write_then_read(spi, &reg, 1, rxbuf, size);
138 pcf2123_delay_trec();
139
140 return ret;
141}
142
Chris Verges7f3923a2009-09-22 16:46:20 -0700143static ssize_t pcf2123_show(struct device *dev, struct device_attribute *attr,
144 char *buffer)
145{
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700146 struct pcf2123_sysfs_reg *r;
Joshua Clayton66c056d2016-01-04 10:31:20 -0800147 u8 rxbuf[1];
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700148 unsigned long reg;
Chris Verges7f3923a2009-09-22 16:46:20 -0700149 int ret;
150
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700151 r = container_of(attr, struct pcf2123_sysfs_reg, attr);
152
Jingoo Han4c5591c2013-07-03 15:07:58 -0700153 ret = kstrtoul(r->name, 16, &reg);
154 if (ret)
155 return ret;
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700156
Joshua Clayton66c056d2016-01-04 10:31:20 -0800157 ret = pcf2123_read(dev, reg, rxbuf, 1);
Chris Verges7f3923a2009-09-22 16:46:20 -0700158 if (ret < 0)
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700159 return -EIO;
Joshua Clayton66c056d2016-01-04 10:31:20 -0800160
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700161 return sprintf(buffer, "0x%x\n", rxbuf[0]);
Chris Verges7f3923a2009-09-22 16:46:20 -0700162}
163
164static ssize_t pcf2123_store(struct device *dev, struct device_attribute *attr,
165 const char *buffer, size_t count) {
166 struct spi_device *spi = to_spi_device(dev);
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700167 struct pcf2123_sysfs_reg *r;
Chris Verges7f3923a2009-09-22 16:46:20 -0700168 u8 txbuf[2];
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700169 unsigned long reg;
170 unsigned long val;
171
Chris Verges7f3923a2009-09-22 16:46:20 -0700172 int ret;
173
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700174 r = container_of(attr, struct pcf2123_sysfs_reg, attr);
175
Jingoo Han4c5591c2013-07-03 15:07:58 -0700176 ret = kstrtoul(r->name, 16, &reg);
177 if (ret)
178 return ret;
179
180 ret = kstrtoul(buffer, 10, &val);
181 if (ret)
182 return ret;
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700183
184 txbuf[0] = PCF2123_WRITE | reg;
185 txbuf[1] = val;
Chris Verges7f3923a2009-09-22 16:46:20 -0700186 ret = spi_write(spi, txbuf, sizeof(txbuf));
187 if (ret < 0)
188 return -EIO;
189 pcf2123_delay_trec();
190 return count;
191}
192
193static int pcf2123_rtc_read_time(struct device *dev, struct rtc_time *tm)
194{
Joshua Clayton66c056d2016-01-04 10:31:20 -0800195 u8 rxbuf[7];
Chris Verges7f3923a2009-09-22 16:46:20 -0700196 int ret;
197
Joshua Clayton66c056d2016-01-04 10:31:20 -0800198 ret = pcf2123_read(dev, PCF2123_REG_SC, rxbuf, sizeof(rxbuf));
Chris Verges7f3923a2009-09-22 16:46:20 -0700199 if (ret < 0)
200 return ret;
Chris Verges7f3923a2009-09-22 16:46:20 -0700201
202 tm->tm_sec = bcd2bin(rxbuf[0] & 0x7F);
203 tm->tm_min = bcd2bin(rxbuf[1] & 0x7F);
204 tm->tm_hour = bcd2bin(rxbuf[2] & 0x3F); /* rtc hr 0-23 */
205 tm->tm_mday = bcd2bin(rxbuf[3] & 0x3F);
206 tm->tm_wday = rxbuf[4] & 0x07;
207 tm->tm_mon = bcd2bin(rxbuf[5] & 0x1F) - 1; /* rtc mn 1-12 */
208 tm->tm_year = bcd2bin(rxbuf[6]);
209 if (tm->tm_year < 70)
210 tm->tm_year += 100; /* assume we are in 1970...2069 */
211
212 dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
213 "mday=%d, mon=%d, year=%d, wday=%d\n",
214 __func__,
215 tm->tm_sec, tm->tm_min, tm->tm_hour,
216 tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
217
Andrea Scian821f51c2015-06-16 11:35:19 +0200218 return rtc_valid_tm(tm);
Chris Verges7f3923a2009-09-22 16:46:20 -0700219}
220
221static int pcf2123_rtc_set_time(struct device *dev, struct rtc_time *tm)
222{
223 struct spi_device *spi = to_spi_device(dev);
224 u8 txbuf[8];
225 int ret;
226
227 dev_dbg(dev, "%s: tm is secs=%d, mins=%d, hours=%d, "
228 "mday=%d, mon=%d, year=%d, wday=%d\n",
229 __func__,
230 tm->tm_sec, tm->tm_min, tm->tm_hour,
231 tm->tm_mday, tm->tm_mon, tm->tm_year, tm->tm_wday);
232
233 /* Stop the counter first */
234 txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1;
235 txbuf[1] = 0x20;
236 ret = spi_write(spi, txbuf, 2);
237 if (ret < 0)
238 return ret;
239 pcf2123_delay_trec();
240
241 /* Set the new time */
242 txbuf[0] = PCF2123_WRITE | PCF2123_REG_SC;
243 txbuf[1] = bin2bcd(tm->tm_sec & 0x7F);
244 txbuf[2] = bin2bcd(tm->tm_min & 0x7F);
245 txbuf[3] = bin2bcd(tm->tm_hour & 0x3F);
246 txbuf[4] = bin2bcd(tm->tm_mday & 0x3F);
247 txbuf[5] = tm->tm_wday & 0x07;
248 txbuf[6] = bin2bcd((tm->tm_mon + 1) & 0x1F); /* rtc mn 1-12 */
249 txbuf[7] = bin2bcd(tm->tm_year < 100 ? tm->tm_year : tm->tm_year - 100);
250
251 ret = spi_write(spi, txbuf, sizeof(txbuf));
252 if (ret < 0)
253 return ret;
254 pcf2123_delay_trec();
255
256 /* Start the counter */
257 txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1;
258 txbuf[1] = 0x00;
259 ret = spi_write(spi, txbuf, 2);
260 if (ret < 0)
261 return ret;
262 pcf2123_delay_trec();
263
264 return 0;
265}
266
267static const struct rtc_class_ops pcf2123_rtc_ops = {
268 .read_time = pcf2123_rtc_read_time,
269 .set_time = pcf2123_rtc_set_time,
270};
271
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800272static int pcf2123_probe(struct spi_device *spi)
Chris Verges7f3923a2009-09-22 16:46:20 -0700273{
274 struct rtc_device *rtc;
275 struct pcf2123_plat_data *pdata;
276 u8 txbuf[2], rxbuf[2];
277 int ret, i;
278
Jingoo Handd48ccc2013-04-29 16:20:47 -0700279 pdata = devm_kzalloc(&spi->dev, sizeof(struct pcf2123_plat_data),
280 GFP_KERNEL);
Chris Verges7f3923a2009-09-22 16:46:20 -0700281 if (!pdata)
282 return -ENOMEM;
283 spi->dev.platform_data = pdata;
284
285 /* Send a software reset command */
286 txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1;
287 txbuf[1] = 0x58;
288 dev_dbg(&spi->dev, "resetting RTC (0x%02X 0x%02X)\n",
289 txbuf[0], txbuf[1]);
290 ret = spi_write(spi, txbuf, 2 * sizeof(u8));
291 if (ret < 0)
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700292 goto kfree_exit;
Chris Verges7f3923a2009-09-22 16:46:20 -0700293 pcf2123_delay_trec();
294
295 /* Stop the counter */
296 txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1;
297 txbuf[1] = 0x20;
298 dev_dbg(&spi->dev, "stopping RTC (0x%02X 0x%02X)\n",
299 txbuf[0], txbuf[1]);
300 ret = spi_write(spi, txbuf, 2 * sizeof(u8));
301 if (ret < 0)
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700302 goto kfree_exit;
Chris Verges7f3923a2009-09-22 16:46:20 -0700303 pcf2123_delay_trec();
304
305 /* See if the counter was actually stopped */
Joshua Clayton66c056d2016-01-04 10:31:20 -0800306 dev_dbg(&spi->dev, "checking for presence of RTC\n");
307 ret = pcf2123_read(&spi->dev, PCF2123_REG_CTRL1, rxbuf, sizeof(rxbuf));
Chris Verges7f3923a2009-09-22 16:46:20 -0700308 dev_dbg(&spi->dev, "received data from RTC (0x%02X 0x%02X)\n",
309 rxbuf[0], rxbuf[1]);
310 if (ret < 0)
311 goto kfree_exit;
Chris Verges7f3923a2009-09-22 16:46:20 -0700312
313 if (!(rxbuf[0] & 0x20)) {
314 dev_err(&spi->dev, "chip not found\n");
Wei Yongjun35623712013-04-29 16:21:07 -0700315 ret = -ENODEV;
Chris Verges7f3923a2009-09-22 16:46:20 -0700316 goto kfree_exit;
317 }
318
319 dev_info(&spi->dev, "chip found, driver version " DRV_VERSION "\n");
320 dev_info(&spi->dev, "spiclk %u KHz.\n",
321 (spi->max_speed_hz + 500) / 1000);
322
323 /* Start the counter */
324 txbuf[0] = PCF2123_WRITE | PCF2123_REG_CTRL1;
325 txbuf[1] = 0x00;
326 ret = spi_write(spi, txbuf, sizeof(txbuf));
327 if (ret < 0)
328 goto kfree_exit;
329 pcf2123_delay_trec();
330
331 /* Finalize the initialization */
Jingoo Handd48ccc2013-04-29 16:20:47 -0700332 rtc = devm_rtc_device_register(&spi->dev, pcf2123_driver.driver.name,
Chris Verges7f3923a2009-09-22 16:46:20 -0700333 &pcf2123_rtc_ops, THIS_MODULE);
334
335 if (IS_ERR(rtc)) {
336 dev_err(&spi->dev, "failed to register.\n");
337 ret = PTR_ERR(rtc);
338 goto kfree_exit;
339 }
340
341 pdata->rtc = rtc;
342
343 for (i = 0; i < 16; i++) {
Ilya Shchepetkov5ed12f12012-08-21 16:16:06 -0700344 sysfs_attr_init(&pdata->regs[i].attr.attr);
Chris Verges7f3923a2009-09-22 16:46:20 -0700345 sprintf(pdata->regs[i].name, "%1x", i);
346 pdata->regs[i].attr.attr.mode = S_IRUGO | S_IWUSR;
347 pdata->regs[i].attr.attr.name = pdata->regs[i].name;
348 pdata->regs[i].attr.show = pcf2123_show;
349 pdata->regs[i].attr.store = pcf2123_store;
350 ret = device_create_file(&spi->dev, &pdata->regs[i].attr);
351 if (ret) {
352 dev_err(&spi->dev, "Unable to create sysfs %s\n",
353 pdata->regs[i].name);
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700354 goto sysfs_exit;
Chris Verges7f3923a2009-09-22 16:46:20 -0700355 }
356 }
357
358 return 0;
Chris Vergesf3d2570a2009-09-22 16:46:22 -0700359
360sysfs_exit:
361 for (i--; i >= 0; i--)
362 device_remove_file(&spi->dev, &pdata->regs[i].attr);
363
Chris Verges7f3923a2009-09-22 16:46:20 -0700364kfree_exit:
Chris Verges7f3923a2009-09-22 16:46:20 -0700365 spi->dev.platform_data = NULL;
366 return ret;
367}
368
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800369static int pcf2123_remove(struct spi_device *spi)
Chris Verges7f3923a2009-09-22 16:46:20 -0700370{
Jingoo Hanffc75bb2013-11-12 15:10:50 -0800371 struct pcf2123_plat_data *pdata = dev_get_platdata(&spi->dev);
Chris Verges7f3923a2009-09-22 16:46:20 -0700372 int i;
373
374 if (pdata) {
Chris Verges7f3923a2009-09-22 16:46:20 -0700375 for (i = 0; i < 16; i++)
376 if (pdata->regs[i].name[0])
377 device_remove_file(&spi->dev,
378 &pdata->regs[i].attr);
Chris Verges7f3923a2009-09-22 16:46:20 -0700379 }
380
381 return 0;
382}
383
Joshua Clayton3fc70072015-02-13 14:40:29 -0800384#ifdef CONFIG_OF
385static const struct of_device_id pcf2123_dt_ids[] = {
386 { .compatible = "nxp,rtc-pcf2123", },
387 { /* sentinel */ }
388};
389MODULE_DEVICE_TABLE(of, pcf2123_dt_ids);
390#endif
391
Chris Verges7f3923a2009-09-22 16:46:20 -0700392static struct spi_driver pcf2123_driver = {
393 .driver = {
394 .name = "rtc-pcf2123",
Joshua Clayton3fc70072015-02-13 14:40:29 -0800395 .of_match_table = of_match_ptr(pcf2123_dt_ids),
Chris Verges7f3923a2009-09-22 16:46:20 -0700396 },
397 .probe = pcf2123_probe,
Greg Kroah-Hartman5a167f42012-12-21 13:09:38 -0800398 .remove = pcf2123_remove,
Chris Verges7f3923a2009-09-22 16:46:20 -0700399};
400
Axel Lin109e9412012-03-23 15:02:30 -0700401module_spi_driver(pcf2123_driver);
Chris Verges7f3923a2009-09-22 16:46:20 -0700402
403MODULE_AUTHOR("Chris Verges <chrisv@cyberswitching.com>");
404MODULE_DESCRIPTION("NXP PCF2123 RTC driver");
405MODULE_LICENSE("GPL");
406MODULE_VERSION(DRV_VERSION);