blob: 38b1994e7ed3bd66babf350c035c3a5a0f9f2153 [file] [log] [blame]
Wan ZongShun8bff82c2009-07-10 15:17:27 +08001/*
David Woodhousebb6a77552010-01-01 12:16:47 +00002 * Copyright © 2009 Nuvoton technology corporation.
Wan ZongShun8bff82c2009-07-10 15:17:27 +08003 *
4 * Wan ZongShun <mcuos.com@gmail.com>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation;version 2 of the License.
9 *
10 */
11
12#include <linux/slab.h>
Wan ZongShun8bff82c2009-07-10 15:17:27 +080013#include <linux/module.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
16#include <linux/platform_device.h>
17#include <linux/delay.h>
18#include <linux/clk.h>
19#include <linux/err.h>
20
21#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020022#include <linux/mtd/rawnand.h>
Wan ZongShun8bff82c2009-07-10 15:17:27 +080023#include <linux/mtd/partitions.h>
24
25#define REG_FMICSR 0x00
26#define REG_SMCSR 0xa0
27#define REG_SMISR 0xac
28#define REG_SMCMD 0xb0
29#define REG_SMADDR 0xb4
30#define REG_SMDATA 0xb8
31
32#define RESET_FMI 0x01
33#define NAND_EN 0x08
34#define READYBUSY (0x01 << 18)
35
36#define SWRST 0x01
37#define PSIZE (0x01 << 3)
38#define DMARWEN (0x03 << 1)
39#define BUSWID (0x01 << 4)
40#define ECC4EN (0x01 << 5)
41#define WP (0x01 << 24)
42#define NANDCS (0x01 << 25)
43#define ENDADDR (0x01 << 31)
44
45#define read_data_reg(dev) \
46 __raw_readl((dev)->reg + REG_SMDATA)
47
48#define write_data_reg(dev, val) \
49 __raw_writel((val), (dev)->reg + REG_SMDATA)
50
51#define write_cmd_reg(dev, val) \
52 __raw_writel((val), (dev)->reg + REG_SMCMD)
53
54#define write_addr_reg(dev, val) \
55 __raw_writel((val), (dev)->reg + REG_SMADDR)
56
David Woodhousebb6a77552010-01-01 12:16:47 +000057struct nuc900_nand {
Wan ZongShun8bff82c2009-07-10 15:17:27 +080058 struct nand_chip chip;
59 void __iomem *reg;
60 struct clk *clk;
61 spinlock_t lock;
62};
63
Boris BREZILLONfaee6c32015-12-10 08:59:47 +010064static inline struct nuc900_nand *mtd_to_nuc900(struct mtd_info *mtd)
65{
Boris BREZILLON396a9c42015-12-10 09:00:15 +010066 return container_of(mtd_to_nand(mtd), struct nuc900_nand, chip);
Boris BREZILLONfaee6c32015-12-10 08:59:47 +010067}
68
Wan ZongShun8bff82c2009-07-10 15:17:27 +080069static const struct mtd_partition partitions[] = {
70 {
71 .name = "NAND FS 0",
72 .offset = 0,
73 .size = 8 * 1024 * 1024
74 },
75 {
76 .name = "NAND FS 1",
77 .offset = MTDPART_OFS_APPEND,
78 .size = MTDPART_SIZ_FULL
79 }
80};
81
Boris Brezillon7e534322018-09-06 14:05:22 +020082static unsigned char nuc900_nand_read_byte(struct nand_chip *chip)
Wan ZongShun8bff82c2009-07-10 15:17:27 +080083{
84 unsigned char ret;
Boris Brezillon7e534322018-09-06 14:05:22 +020085 struct nuc900_nand *nand = mtd_to_nuc900(nand_to_mtd(chip));
Wan ZongShun8bff82c2009-07-10 15:17:27 +080086
87 ret = (unsigned char)read_data_reg(nand);
88
89 return ret;
90}
91
Boris Brezillon7e534322018-09-06 14:05:22 +020092static void nuc900_nand_read_buf(struct nand_chip *chip,
David Woodhousebb6a77552010-01-01 12:16:47 +000093 unsigned char *buf, int len)
Wan ZongShun8bff82c2009-07-10 15:17:27 +080094{
95 int i;
Boris Brezillon7e534322018-09-06 14:05:22 +020096 struct nuc900_nand *nand = mtd_to_nuc900(nand_to_mtd(chip));
Wan ZongShun8bff82c2009-07-10 15:17:27 +080097
98 for (i = 0; i < len; i++)
99 buf[i] = (unsigned char)read_data_reg(nand);
100}
101
Boris Brezillonc0739d82018-09-06 14:05:23 +0200102static void nuc900_nand_write_buf(struct nand_chip *chip,
David Woodhousebb6a77552010-01-01 12:16:47 +0000103 const unsigned char *buf, int len)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800104{
105 int i;
Boris Brezillonc0739d82018-09-06 14:05:23 +0200106 struct nuc900_nand *nand = mtd_to_nuc900(nand_to_mtd(chip));
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800107
108 for (i = 0; i < len; i++)
109 write_data_reg(nand, buf[i]);
110}
111
David Woodhousebb6a77552010-01-01 12:16:47 +0000112static int nuc900_check_rb(struct nuc900_nand *nand)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800113{
114 unsigned int val;
115 spin_lock(&nand->lock);
Arnd Bergmannf9bdbd62016-01-13 22:38:08 +0100116 val = __raw_readl(nand->reg + REG_SMISR);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800117 val &= READYBUSY;
118 spin_unlock(&nand->lock);
119
120 return val;
121}
122
Boris Brezillon50a487e2018-09-06 14:05:27 +0200123static int nuc900_nand_devready(struct nand_chip *chip)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800124{
Boris Brezillon50a487e2018-09-06 14:05:27 +0200125 struct nuc900_nand *nand = mtd_to_nuc900(nand_to_mtd(chip));
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800126 int ready;
127
David Woodhousebb6a77552010-01-01 12:16:47 +0000128 ready = (nuc900_check_rb(nand)) ? 1 : 0;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800129 return ready;
130}
131
Boris Brezillon5295cf22018-09-06 14:05:28 +0200132static void nuc900_nand_command_lp(struct nand_chip *chip,
133 unsigned int command,
David Woodhousebb6a77552010-01-01 12:16:47 +0000134 int column, int page_addr)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800135{
Boris Brezillon5295cf22018-09-06 14:05:28 +0200136 struct mtd_info *mtd = nand_to_mtd(chip);
Boris BREZILLONfaee6c32015-12-10 08:59:47 +0100137 struct nuc900_nand *nand = mtd_to_nuc900(mtd);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800138
139 if (command == NAND_CMD_READOOB) {
140 column += mtd->writesize;
141 command = NAND_CMD_READ0;
142 }
143
144 write_cmd_reg(nand, command & 0xff);
145
146 if (column != -1 || page_addr != -1) {
147
148 if (column != -1) {
Brian Norris3dad2342014-01-29 14:08:12 -0800149 if (chip->options & NAND_BUSWIDTH_16 &&
150 !nand_opcode_8bits(command))
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800151 column >>= 1;
152 write_addr_reg(nand, column);
153 write_addr_reg(nand, column >> 8 | ENDADDR);
154 }
155 if (page_addr != -1) {
156 write_addr_reg(nand, page_addr);
157
Masahiro Yamada14157f82017-09-13 11:05:50 +0900158 if (chip->options & NAND_ROW_ADDR_3) {
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800159 write_addr_reg(nand, page_addr >> 8);
160 write_addr_reg(nand, page_addr >> 16 | ENDADDR);
161 } else {
162 write_addr_reg(nand, page_addr >> 8 | ENDADDR);
163 }
164 }
165 }
166
167 switch (command) {
168 case NAND_CMD_CACHEDPROG:
169 case NAND_CMD_PAGEPROG:
170 case NAND_CMD_ERASE1:
171 case NAND_CMD_ERASE2:
172 case NAND_CMD_SEQIN:
173 case NAND_CMD_RNDIN:
174 case NAND_CMD_STATUS:
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800175 return;
176
177 case NAND_CMD_RESET:
Boris Brezillon8395b752018-09-07 00:38:37 +0200178 if (chip->legacy.dev_ready)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800179 break;
Boris Brezillon3cece3a2018-09-07 00:38:41 +0200180 udelay(chip->legacy.chip_delay);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800181
182 write_cmd_reg(nand, NAND_CMD_STATUS);
183 write_cmd_reg(nand, command);
184
David Woodhousebb6a77552010-01-01 12:16:47 +0000185 while (!nuc900_check_rb(nand))
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800186 ;
187
188 return;
189
190 case NAND_CMD_RNDOUT:
191 write_cmd_reg(nand, NAND_CMD_RNDOUTSTART);
192 return;
193
194 case NAND_CMD_READ0:
195
196 write_cmd_reg(nand, NAND_CMD_READSTART);
197 default:
198
Boris Brezillon8395b752018-09-07 00:38:37 +0200199 if (!chip->legacy.dev_ready) {
Boris Brezillon3cece3a2018-09-07 00:38:41 +0200200 udelay(chip->legacy.chip_delay);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800201 return;
202 }
203 }
204
205 /* Apply this short delay always to ensure that we do wait tWB in
206 * any case on any machine. */
207 ndelay(100);
208
Boris Brezillon8395b752018-09-07 00:38:37 +0200209 while (!chip->legacy.dev_ready(chip))
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800210 ;
211}
212
213
David Woodhousebb6a77552010-01-01 12:16:47 +0000214static void nuc900_nand_enable(struct nuc900_nand *nand)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800215{
216 unsigned int val;
217 spin_lock(&nand->lock);
218 __raw_writel(RESET_FMI, (nand->reg + REG_FMICSR));
219
220 val = __raw_readl(nand->reg + REG_FMICSR);
221
222 if (!(val & NAND_EN))
Dan Carpenterc69dbbf2014-02-17 23:03:08 +0300223 __raw_writel(val | NAND_EN, nand->reg + REG_FMICSR);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800224
225 val = __raw_readl(nand->reg + REG_SMCSR);
226
227 val &= ~(SWRST|PSIZE|DMARWEN|BUSWID|ECC4EN|NANDCS);
228 val |= WP;
229
230 __raw_writel(val, nand->reg + REG_SMCSR);
231
232 spin_unlock(&nand->lock);
233}
234
Bill Pemberton06f25512012-11-19 13:23:07 -0500235static int nuc900_nand_probe(struct platform_device *pdev)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800236{
David Woodhousebb6a77552010-01-01 12:16:47 +0000237 struct nuc900_nand *nuc900_nand;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800238 struct nand_chip *chip;
Boris BREZILLON396a9c42015-12-10 09:00:15 +0100239 struct mtd_info *mtd;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800240 struct resource *res;
241
Jingoo Hane8009ca2013-12-26 10:44:59 +0900242 nuc900_nand = devm_kzalloc(&pdev->dev, sizeof(struct nuc900_nand),
243 GFP_KERNEL);
David Woodhousebb6a77552010-01-01 12:16:47 +0000244 if (!nuc900_nand)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800245 return -ENOMEM;
David Woodhousebb6a77552010-01-01 12:16:47 +0000246 chip = &(nuc900_nand->chip);
Boris BREZILLON396a9c42015-12-10 09:00:15 +0100247 mtd = nand_to_mtd(chip);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800248
Boris BREZILLON396a9c42015-12-10 09:00:15 +0100249 mtd->dev.parent = &pdev->dev;
David Woodhousebb6a77552010-01-01 12:16:47 +0000250 spin_lock_init(&nuc900_nand->lock);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800251
Jingoo Hane8009ca2013-12-26 10:44:59 +0900252 nuc900_nand->clk = devm_clk_get(&pdev->dev, NULL);
253 if (IS_ERR(nuc900_nand->clk))
254 return -ENOENT;
David Woodhousebb6a77552010-01-01 12:16:47 +0000255 clk_enable(nuc900_nand->clk);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800256
Boris Brezillonbf6065c2018-09-07 00:38:36 +0200257 chip->legacy.cmdfunc = nuc900_nand_command_lp;
Boris Brezillon8395b752018-09-07 00:38:37 +0200258 chip->legacy.dev_ready = nuc900_nand_devready;
Boris Brezillon716bbba2018-09-07 00:38:35 +0200259 chip->legacy.read_byte = nuc900_nand_read_byte;
260 chip->legacy.write_buf = nuc900_nand_write_buf;
261 chip->legacy.read_buf = nuc900_nand_read_buf;
Boris Brezillon3cece3a2018-09-07 00:38:41 +0200262 chip->legacy.chip_delay = 50;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800263 chip->options = 0;
264 chip->ecc.mode = NAND_ECC_SOFT;
Rafał Miłecki37afb202016-04-08 12:23:47 +0200265 chip->ecc.algo = NAND_ECC_HAMMING;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800266
267 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Jingoo Hane8009ca2013-12-26 10:44:59 +0900268 nuc900_nand->reg = devm_ioremap_resource(&pdev->dev, res);
269 if (IS_ERR(nuc900_nand->reg))
270 return PTR_ERR(nuc900_nand->reg);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800271
David Woodhousebb6a77552010-01-01 12:16:47 +0000272 nuc900_nand_enable(nuc900_nand);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800273
Boris Brezillon00ad3782018-09-06 14:05:14 +0200274 if (nand_scan(chip, 1))
Jingoo Hane8009ca2013-12-26 10:44:59 +0900275 return -ENXIO;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800276
Boris BREZILLON396a9c42015-12-10 09:00:15 +0100277 mtd_device_register(mtd, partitions, ARRAY_SIZE(partitions));
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800278
David Woodhousebb6a77552010-01-01 12:16:47 +0000279 platform_set_drvdata(pdev, nuc900_nand);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800280
Jingoo Hane8009ca2013-12-26 10:44:59 +0900281 return 0;
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800282}
283
Bill Pemberton810b7e02012-11-19 13:26:04 -0500284static int nuc900_nand_remove(struct platform_device *pdev)
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800285{
David Woodhousebb6a77552010-01-01 12:16:47 +0000286 struct nuc900_nand *nuc900_nand = platform_get_drvdata(pdev);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800287
Boris Brezillon59ac2762018-09-06 14:05:15 +0200288 nand_release(&nuc900_nand->chip);
David Woodhousebb6a77552010-01-01 12:16:47 +0000289 clk_disable(nuc900_nand->clk);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800290
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800291 return 0;
292}
293
David Woodhousebb6a77552010-01-01 12:16:47 +0000294static struct platform_driver nuc900_nand_driver = {
295 .probe = nuc900_nand_probe,
Bill Pemberton5153b882012-11-19 13:21:24 -0500296 .remove = nuc900_nand_remove,
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800297 .driver = {
Wan ZongShun49f37b72010-01-01 18:03:47 +0800298 .name = "nuc900-fmi",
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800299 },
300};
301
Axel Linf99640d2011-11-27 20:45:03 +0800302module_platform_driver(nuc900_nand_driver);
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800303
304MODULE_AUTHOR("Wan ZongShun <mcuos.com@gmail.com>");
David Woodhousebb6a77552010-01-01 12:16:47 +0000305MODULE_DESCRIPTION("w90p910/NUC9xx nand driver!");
Wan ZongShun8bff82c2009-07-10 15:17:27 +0800306MODULE_LICENSE("GPL");
Wan ZongShun49f37b72010-01-01 18:03:47 +0800307MODULE_ALIAS("platform:nuc900-fmi");