blob: 82269fde9e6623b0a4433083cfd1d4a7fcd5cc67 [file] [log] [blame]
David Woodhouse179fdc32006-05-11 22:35:28 +01001/*
David Woodhouse179fdc32006-05-11 22:35:28 +01002 * (C) 2005, 2006 Red Hat Inc.
3 *
4 * Author: David Woodhouse <dwmw2@infradead.org>
David Woodhouse9d754142006-05-13 04:12:40 +01005 * Tom Sylla <tom.sylla@amd.com>
David Woodhouse179fdc32006-05-11 22:35:28 +01006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * Overview:
David Woodhousec9ac59772006-11-30 08:17:38 +000012 * This is a device driver for the NAND flash controller found on
David Woodhouse179fdc32006-05-11 22:35:28 +010013 * the AMD CS5535/CS5536 companion chipsets for the Geode processor.
Mart Raudsepp641f4362008-02-09 08:16:36 +000014 * mtd-id for command line partitioning is cs553x_nand_cs[0-3]
15 * where 0-3 reflects the chip select for NAND.
David Woodhouse179fdc32006-05-11 22:35:28 +010016 *
17 */
18
Mart Raudsepp641f4362008-02-09 08:16:36 +000019#include <linux/kernel.h>
David Woodhouse179fdc32006-05-11 22:35:28 +010020#include <linux/slab.h>
21#include <linux/init.h>
22#include <linux/module.h>
23#include <linux/delay.h>
David Woodhouse179fdc32006-05-11 22:35:28 +010024#include <linux/mtd/mtd.h>
Boris Brezillond4092d72017-08-04 17:29:10 +020025#include <linux/mtd/rawnand.h>
David Woodhouse9d754142006-05-13 04:12:40 +010026#include <linux/mtd/nand_ecc.h>
David Woodhouse179fdc32006-05-11 22:35:28 +010027#include <linux/mtd/partitions.h>
28
29#include <asm/msr.h>
30#include <asm/io.h>
31
32#define NR_CS553X_CONTROLLERS 4
33
David Woodhousee4d222f2006-05-26 02:06:27 +010034#define MSR_DIVIL_GLD_CAP 0x51400000 /* DIVIL capabilitiies */
35#define CAP_CS5535 0x2df000ULL
36#define CAP_CS5536 0x5df500ULL
37
David Woodhouse179fdc32006-05-11 22:35:28 +010038/* NAND Timing MSRs */
39#define MSR_NANDF_DATA 0x5140001b /* NAND Flash Data Timing MSR */
40#define MSR_NANDF_CTL 0x5140001c /* NAND Flash Control Timing */
41#define MSR_NANDF_RSVD 0x5140001d /* Reserved */
42
43/* NAND BAR MSRs */
44#define MSR_DIVIL_LBAR_FLSH0 0x51400010 /* Flash Chip Select 0 */
45#define MSR_DIVIL_LBAR_FLSH1 0x51400011 /* Flash Chip Select 1 */
46#define MSR_DIVIL_LBAR_FLSH2 0x51400012 /* Flash Chip Select 2 */
47#define MSR_DIVIL_LBAR_FLSH3 0x51400013 /* Flash Chip Select 3 */
48 /* Each made up of... */
49#define FLSH_LBAR_EN (1ULL<<32)
50#define FLSH_NOR_NAND (1ULL<<33) /* 1 for NAND */
51#define FLSH_MEM_IO (1ULL<<34) /* 1 for MMIO */
52 /* I/O BARs have BASE_ADDR in bits 15:4, IO_MASK in 47:36 */
53 /* MMIO BARs have BASE_ADDR in bits 31:12, MEM_MASK in 63:44 */
54
55/* Pin function selection MSR (IDE vs. flash on the IDE pins) */
56#define MSR_DIVIL_BALL_OPTS 0x51400015
David Woodhousee0c7d762006-05-13 18:07:53 +010057#define PIN_OPT_IDE (1<<0) /* 0 for flash, 1 for IDE */
David Woodhouse179fdc32006-05-11 22:35:28 +010058
59/* Registers within the NAND flash controller BAR -- memory mapped */
60#define MM_NAND_DATA 0x00 /* 0 to 0x7ff, in fact */
61#define MM_NAND_CTL 0x800 /* Any even address 0x800-0x80e */
62#define MM_NAND_IO 0x801 /* Any odd address 0x801-0x80f */
63#define MM_NAND_STS 0x810
64#define MM_NAND_ECC_LSB 0x811
65#define MM_NAND_ECC_MSB 0x812
66#define MM_NAND_ECC_COL 0x813
67#define MM_NAND_LAC 0x814
68#define MM_NAND_ECC_CTL 0x815
69
70/* Registers within the NAND flash controller BAR -- I/O mapped */
71#define IO_NAND_DATA 0x00 /* 0 to 3, in fact */
72#define IO_NAND_CTL 0x04
73#define IO_NAND_IO 0x05
74#define IO_NAND_STS 0x06
75#define IO_NAND_ECC_CTL 0x08
76#define IO_NAND_ECC_LSB 0x09
77#define IO_NAND_ECC_MSB 0x0a
78#define IO_NAND_ECC_COL 0x0b
79#define IO_NAND_LAC 0x0c
80
81#define CS_NAND_CTL_DIST_EN (1<<4) /* Enable NAND Distract interrupt */
82#define CS_NAND_CTL_RDY_INT_MASK (1<<3) /* Enable RDY/BUSY# interrupt */
83#define CS_NAND_CTL_ALE (1<<2)
84#define CS_NAND_CTL_CLE (1<<1)
85#define CS_NAND_CTL_CE (1<<0) /* Keep low; 1 to reset */
86
87#define CS_NAND_STS_FLASH_RDY (1<<3)
88#define CS_NAND_CTLR_BUSY (1<<2)
89#define CS_NAND_CMD_COMP (1<<1)
90#define CS_NAND_DIST_ST (1<<0)
91
92#define CS_NAND_ECC_PARITY (1<<2)
93#define CS_NAND_ECC_CLRECC (1<<1)
94#define CS_NAND_ECC_ENECC (1<<0)
95
David Woodhouse9d754142006-05-13 04:12:40 +010096static void cs553x_read_buf(struct mtd_info *mtd, u_char *buf, int len)
97{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +010098 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse9d754142006-05-13 04:12:40 +010099
100 while (unlikely(len > 0x800)) {
101 memcpy_fromio(buf, this->IO_ADDR_R, 0x800);
102 buf += 0x800;
103 len -= 0x800;
104 }
105 memcpy_fromio(buf, this->IO_ADDR_R, len);
106}
107
108static void cs553x_write_buf(struct mtd_info *mtd, const u_char *buf, int len)
109{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100110 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse9d754142006-05-13 04:12:40 +0100111
112 while (unlikely(len > 0x800)) {
113 memcpy_toio(this->IO_ADDR_R, buf, 0x800);
114 buf += 0x800;
115 len -= 0x800;
116 }
117 memcpy_toio(this->IO_ADDR_R, buf, len);
118}
119
David Woodhouse179fdc32006-05-11 22:35:28 +0100120static unsigned char cs553x_read_byte(struct mtd_info *mtd)
121{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100122 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse9d754142006-05-13 04:12:40 +0100123 return readb(this->IO_ADDR_R);
David Woodhouse179fdc32006-05-11 22:35:28 +0100124}
125
126static void cs553x_write_byte(struct mtd_info *mtd, u_char byte)
127{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100128 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse179fdc32006-05-11 22:35:28 +0100129 int i = 100000;
130
131 while (i && readb(this->IO_ADDR_R + MM_NAND_STS) & CS_NAND_CTLR_BUSY) {
132 udelay(1);
133 i--;
134 }
David Woodhousee0c7d762006-05-13 18:07:53 +0100135 writeb(byte, this->IO_ADDR_W + 0x801);
David Woodhouse179fdc32006-05-11 22:35:28 +0100136}
137
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200138static void cs553x_hwcontrol(struct mtd_info *mtd, int cmd,
139 unsigned int ctrl)
David Woodhouse179fdc32006-05-11 22:35:28 +0100140{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100141 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse179fdc32006-05-11 22:35:28 +0100142 void __iomem *mmio_base = this->IO_ADDR_R;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200143 if (ctrl & NAND_CTRL_CHANGE) {
144 unsigned char ctl = (ctrl & ~NAND_CTRL_CHANGE ) ^ 0x01;
145 writeb(ctl, mmio_base + MM_NAND_CTL);
David Woodhouse179fdc32006-05-11 22:35:28 +0100146 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200147 if (cmd != NAND_CMD_NONE)
148 cs553x_write_byte(mtd, cmd);
David Woodhouse179fdc32006-05-11 22:35:28 +0100149}
150
David Woodhouse179fdc32006-05-11 22:35:28 +0100151static int cs553x_device_ready(struct mtd_info *mtd)
152{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100153 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse179fdc32006-05-11 22:35:28 +0100154 void __iomem *mmio_base = this->IO_ADDR_R;
155 unsigned char foo = readb(mmio_base + MM_NAND_STS);
156
David Woodhousee0c7d762006-05-13 18:07:53 +0100157 return (foo & CS_NAND_STS_FLASH_RDY) && !(foo & CS_NAND_CTLR_BUSY);
David Woodhouse179fdc32006-05-11 22:35:28 +0100158}
159
David Woodhouse9d754142006-05-13 04:12:40 +0100160static void cs_enable_hwecc(struct mtd_info *mtd, int mode)
161{
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100162 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse9d754142006-05-13 04:12:40 +0100163 void __iomem *mmio_base = this->IO_ADDR_R;
164
165 writeb(0x07, mmio_base + MM_NAND_ECC_CTL);
166}
167
168static int cs_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
169{
170 uint32_t ecc;
Boris BREZILLON4bd4ebc2015-12-01 12:03:04 +0100171 struct nand_chip *this = mtd_to_nand(mtd);
David Woodhouse9d754142006-05-13 04:12:40 +0100172 void __iomem *mmio_base = this->IO_ADDR_R;
173
174 ecc = readl(mmio_base + MM_NAND_STS);
175
176 ecc_code[1] = ecc >> 8;
177 ecc_code[0] = ecc >> 16;
178 ecc_code[2] = ecc >> 24;
179 return 0;
180}
181
David Woodhouse179fdc32006-05-11 22:35:28 +0100182static struct mtd_info *cs553x_mtd[4];
183
184static int __init cs553x_init_one(int cs, int mmio, unsigned long adr)
185{
186 int err = 0;
187 struct nand_chip *this;
188 struct mtd_info *new_mtd;
189
Shreeya Patel63fa37f2018-02-22 22:01:22 +0530190 pr_notice("Probing CS553x NAND controller CS#%d at %sIO 0x%08lx\n",
191 cs, mmio ? "MM" : "P", adr);
David Woodhouse179fdc32006-05-11 22:35:28 +0100192
193 if (!mmio) {
Shreeya Patel63fa37f2018-02-22 22:01:22 +0530194 pr_notice("PIO mode not yet implemented for CS553X NAND controller\n");
David Woodhouse179fdc32006-05-11 22:35:28 +0100195 return -ENXIO;
196 }
197
198 /* Allocate memory for MTD device structure and private data */
Boris BREZILLON8cd65d1a2015-12-10 08:59:57 +0100199 this = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
200 if (!this) {
David Woodhouse179fdc32006-05-11 22:35:28 +0100201 err = -ENOMEM;
202 goto out;
203 }
204
Boris BREZILLON8cd65d1a2015-12-10 08:59:57 +0100205 new_mtd = nand_to_mtd(this);
David Woodhouse179fdc32006-05-11 22:35:28 +0100206
David Woodhouse179fdc32006-05-11 22:35:28 +0100207 /* Link the private data with the MTD structure */
David Woodhouse552d9202006-05-14 01:20:46 +0100208 new_mtd->owner = THIS_MODULE;
David Woodhouse179fdc32006-05-11 22:35:28 +0100209
210 /* map physical address */
211 this->IO_ADDR_R = this->IO_ADDR_W = ioremap(adr, 4096);
212 if (!this->IO_ADDR_R) {
Shreeya Patel63fa37f2018-02-22 22:01:22 +0530213 pr_warn("ioremap cs553x NAND @0x%08lx failed\n", adr);
David Woodhouse179fdc32006-05-11 22:35:28 +0100214 err = -EIO;
215 goto out_mtd;
216 }
217
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200218 this->cmd_ctrl = cs553x_hwcontrol;
David Woodhouse179fdc32006-05-11 22:35:28 +0100219 this->dev_ready = cs553x_device_ready;
220 this->read_byte = cs553x_read_byte;
David Woodhouse9d754142006-05-13 04:12:40 +0100221 this->read_buf = cs553x_read_buf;
222 this->write_buf = cs553x_write_buf;
David Woodhouse179fdc32006-05-11 22:35:28 +0100223
David Woodhouse9d754142006-05-13 04:12:40 +0100224 this->chip_delay = 0;
David Woodhouse179fdc32006-05-11 22:35:28 +0100225
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200226 this->ecc.mode = NAND_ECC_HW;
227 this->ecc.size = 256;
228 this->ecc.bytes = 3;
229 this->ecc.hwctl = cs_enable_hwecc;
230 this->ecc.calculate = cs_calculate_ecc;
231 this->ecc.correct = nand_correct_data;
Nathan Williamsd1f3b652012-11-22 10:42:52 +1100232 this->ecc.strength = 1;
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200233
David Woodhouse179fdc32006-05-11 22:35:28 +0100234 /* Enable the following for a flash based bad block table */
Brian Norrisbb9ebd42011-05-31 16:31:23 -0700235 this->bbt_options = NAND_BBT_USE_FLASH;
David Woodhouse179fdc32006-05-11 22:35:28 +0100236
Richard Weinbergerbc349da2015-06-01 23:10:51 +0200237 new_mtd->name = kasprintf(GFP_KERNEL, "cs553x_nand_cs%d", cs);
238 if (!new_mtd->name) {
239 err = -ENOMEM;
David Woodhouse179fdc32006-05-11 22:35:28 +0100240 goto out_ior;
241 }
242
Richard Weinbergerbc349da2015-06-01 23:10:51 +0200243 /* Scan to find existence of the device */
Masahiro Yamada29453ba2016-11-04 19:42:51 +0900244 err = nand_scan(new_mtd, 1);
245 if (err)
Richard Weinbergerbc349da2015-06-01 23:10:51 +0200246 goto out_free;
Mart Raudsepp641f4362008-02-09 08:16:36 +0000247
David Woodhouse179fdc32006-05-11 22:35:28 +0100248 cs553x_mtd[cs] = new_mtd;
249 goto out;
250
Richard Weinbergerbc349da2015-06-01 23:10:51 +0200251out_free:
252 kfree(new_mtd->name);
David Woodhouse179fdc32006-05-11 22:35:28 +0100253out_ior:
Al Viroafc12d32006-10-10 22:46:37 +0100254 iounmap(this->IO_ADDR_R);
David Woodhouse179fdc32006-05-11 22:35:28 +0100255out_mtd:
Boris BREZILLON8cd65d1a2015-12-10 08:59:57 +0100256 kfree(this);
David Woodhouse179fdc32006-05-11 22:35:28 +0100257out:
258 return err;
259}
260
David Woodhousee4d222f2006-05-26 02:06:27 +0100261static int is_geode(void)
262{
263 /* These are the CPUs which will have a CS553[56] companion chip */
264 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
265 boot_cpu_data.x86 == 5 &&
266 boot_cpu_data.x86_model == 10)
267 return 1; /* Geode LX */
268
269 if ((boot_cpu_data.x86_vendor == X86_VENDOR_NSC ||
270 boot_cpu_data.x86_vendor == X86_VENDOR_CYRIX) &&
271 boot_cpu_data.x86 == 5 &&
272 boot_cpu_data.x86_model == 5)
273 return 1; /* Geode GX (née GX2) */
274
275 return 0;
276}
277
David Woodhousecead4db2006-05-16 13:54:50 +0100278static int __init cs553x_init(void)
David Woodhouse179fdc32006-05-11 22:35:28 +0100279{
280 int err = -ENXIO;
281 int i;
282 uint64_t val;
Mart Raudsepp641f4362008-02-09 08:16:36 +0000283
David Woodhousee4d222f2006-05-26 02:06:27 +0100284 /* If the CPU isn't a Geode GX or LX, abort */
285 if (!is_geode())
David Woodhouse179fdc32006-05-11 22:35:28 +0100286 return -ENXIO;
287
David Woodhousee4d222f2006-05-26 02:06:27 +0100288 /* If it doesn't have the CS553[56], abort */
289 rdmsrl(MSR_DIVIL_GLD_CAP, val);
290 val &= ~0xFFULL;
291 if (val != CAP_CS5535 && val != CAP_CS5536)
292 return -ENXIO;
293
294 /* If it doesn't have the NAND controller enabled, abort */
David Woodhouse179fdc32006-05-11 22:35:28 +0100295 rdmsrl(MSR_DIVIL_BALL_OPTS, val);
Mart Raudsepp641f4362008-02-09 08:16:36 +0000296 if (val & PIN_OPT_IDE) {
Shreeya Patel63fa37f2018-02-22 22:01:22 +0530297 pr_info("CS553x NAND controller: Flash I/O not enabled in MSR_DIVIL_BALL_OPTS.\n");
David Woodhouse179fdc32006-05-11 22:35:28 +0100298 return -ENXIO;
299 }
300
David Woodhousee0c7d762006-05-13 18:07:53 +0100301 for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
302 rdmsrl(MSR_DIVIL_LBAR_FLSH0 + i, val);
David Woodhouse179fdc32006-05-11 22:35:28 +0100303
304 if ((val & (FLSH_LBAR_EN|FLSH_NOR_NAND)) == (FLSH_LBAR_EN|FLSH_NOR_NAND))
305 err = cs553x_init_one(i, !!(val & FLSH_MEM_IO), val & 0xFFFFFFFF);
306 }
David Woodhousee0c7d762006-05-13 18:07:53 +0100307
David Woodhousec9ac59772006-11-30 08:17:38 +0000308 /* Register all devices together here. This means we can easily hack it to
David Woodhouse179fdc32006-05-11 22:35:28 +0100309 do mtdconcat etc. if we want to. */
David Woodhousee0c7d762006-05-13 18:07:53 +0100310 for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
David Woodhouse179fdc32006-05-11 22:35:28 +0100311 if (cs553x_mtd[i]) {
David Woodhouse179fdc32006-05-11 22:35:28 +0100312 /* If any devices registered, return success. Else the last error. */
Artem Bityutskiy42d7fbe2012-03-09 19:24:26 +0200313 mtd_device_parse_register(cs553x_mtd[i], NULL, NULL,
Dmitry Eremin-Solenikovbbd86c92011-06-02 18:00:31 +0400314 NULL, 0);
David Woodhouse179fdc32006-05-11 22:35:28 +0100315 err = 0;
316 }
317 }
318
319 return err;
320}
David Woodhousee0c7d762006-05-13 18:07:53 +0100321
David Woodhouse179fdc32006-05-11 22:35:28 +0100322module_init(cs553x_init);
323
David Woodhousee0c7d762006-05-13 18:07:53 +0100324static void __exit cs553x_cleanup(void)
David Woodhouse179fdc32006-05-11 22:35:28 +0100325{
326 int i;
327
David Woodhousee0c7d762006-05-13 18:07:53 +0100328 for (i = 0; i < NR_CS553X_CONTROLLERS; i++) {
David Woodhouse179fdc32006-05-11 22:35:28 +0100329 struct mtd_info *mtd = cs553x_mtd[i];
330 struct nand_chip *this;
331 void __iomem *mmio_base;
332
333 if (!mtd)
Mart Raudsepp641f4362008-02-09 08:16:36 +0000334 continue;
David Woodhouse179fdc32006-05-11 22:35:28 +0100335
Boris BREZILLON8cd65d1a2015-12-10 08:59:57 +0100336 this = mtd_to_nand(mtd);
David Woodhouse179fdc32006-05-11 22:35:28 +0100337 mmio_base = this->IO_ADDR_R;
338
339 /* Release resources, unregister device */
Boris BREZILLON8cd65d1a2015-12-10 08:59:57 +0100340 nand_release(mtd);
341 kfree(mtd->name);
David Woodhouse179fdc32006-05-11 22:35:28 +0100342 cs553x_mtd[i] = NULL;
343
Joe Perches8e87d782008-02-03 17:22:34 +0200344 /* unmap physical address */
David Woodhouse179fdc32006-05-11 22:35:28 +0100345 iounmap(mmio_base);
346
347 /* Free the MTD device structure */
Boris BREZILLON8cd65d1a2015-12-10 08:59:57 +0100348 kfree(this);
David Woodhouse179fdc32006-05-11 22:35:28 +0100349 }
350}
David Woodhousee0c7d762006-05-13 18:07:53 +0100351
David Woodhouse179fdc32006-05-11 22:35:28 +0100352module_exit(cs553x_cleanup);
353
354MODULE_LICENSE("GPL");
355MODULE_AUTHOR("David Woodhouse <dwmw2@infradead.org>");
356MODULE_DESCRIPTION("NAND controller driver for AMD CS5535/CS5536 companion chip");