blob: eecd6e662210187e24477861f5200d6c6e186f81 [file] [log] [blame]
Bard Liao40bc18a2014-04-16 19:20:46 +08001/*
2 * rt5651.c -- RT5651 ALSA SoC audio codec driver
3 *
4 * Copyright 2014 Realtek Semiconductor Corp.
5 * Author: Bard Liao <bardliao@realtek.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/init.h>
15#include <linux/delay.h>
16#include <linux/pm.h>
17#include <linux/i2c.h>
18#include <linux/regmap.h>
19#include <linux/platform_device.h>
20#include <linux/spi/spi.h>
Bard Liao3ae08dc2015-12-23 18:24:09 +080021#include <linux/acpi.h>
Carlo Caioneb4435132017-10-20 12:18:58 +010022#include <linux/dmi.h>
Bard Liao40bc18a2014-04-16 19:20:46 +080023#include <sound/core.h>
24#include <sound/pcm.h>
25#include <sound/pcm_params.h>
26#include <sound/soc.h>
27#include <sound/soc-dapm.h>
28#include <sound/initval.h>
29#include <sound/tlv.h>
Carlo Caione80bbe4a2017-10-20 12:18:55 +010030#include <sound/jack.h>
Bard Liao40bc18a2014-04-16 19:20:46 +080031
Oder Chiou49ef7922014-05-20 15:01:53 +080032#include "rl6231.h"
Bard Liao40bc18a2014-04-16 19:20:46 +080033#include "rt5651.h"
34
Carlo Caioneb4435132017-10-20 12:18:58 +010035#define RT5651_JD_MAP(quirk) ((quirk) & GENMASK(7, 0))
Carlo Caioneb4435132017-10-20 12:18:58 +010036
Bard Liao40bc18a2014-04-16 19:20:46 +080037#define RT5651_DEVICE_ID_VALUE 0x6281
38
39#define RT5651_PR_RANGE_BASE (0xff + 1)
40#define RT5651_PR_SPACING 0x100
41
42#define RT5651_PR_BASE (RT5651_PR_RANGE_BASE + (0 * RT5651_PR_SPACING))
43
Carlo Caioneb4435132017-10-20 12:18:58 +010044static unsigned long rt5651_quirk;
45
Bard Liao40bc18a2014-04-16 19:20:46 +080046static const struct regmap_range_cfg rt5651_ranges[] = {
47 { .name = "PR", .range_min = RT5651_PR_BASE,
48 .range_max = RT5651_PR_BASE + 0xb4,
49 .selector_reg = RT5651_PRIV_INDEX,
50 .selector_mask = 0xff,
51 .selector_shift = 0x0,
52 .window_start = RT5651_PRIV_DATA,
53 .window_len = 0x1, },
54};
55
Mark Brown41a5fefe2015-07-17 19:32:04 +010056static const struct reg_sequence init_list[] = {
Bard Liao40bc18a2014-04-16 19:20:46 +080057 {RT5651_PR_BASE + 0x3d, 0x3e00},
58};
59
60static const struct reg_default rt5651_reg[] = {
61 { 0x00, 0x0000 },
62 { 0x02, 0xc8c8 },
63 { 0x03, 0xc8c8 },
64 { 0x05, 0x0000 },
65 { 0x0d, 0x0000 },
66 { 0x0e, 0x0000 },
67 { 0x0f, 0x0808 },
68 { 0x10, 0x0808 },
69 { 0x19, 0xafaf },
70 { 0x1a, 0xafaf },
71 { 0x1b, 0x0c00 },
72 { 0x1c, 0x2f2f },
73 { 0x1d, 0x2f2f },
74 { 0x1e, 0x0000 },
75 { 0x27, 0x7860 },
76 { 0x28, 0x7070 },
77 { 0x29, 0x8080 },
78 { 0x2a, 0x5252 },
79 { 0x2b, 0x5454 },
80 { 0x2f, 0x0000 },
81 { 0x30, 0x5000 },
82 { 0x3b, 0x0000 },
83 { 0x3c, 0x006f },
84 { 0x3d, 0x0000 },
85 { 0x3e, 0x006f },
86 { 0x45, 0x6000 },
87 { 0x4d, 0x0000 },
88 { 0x4e, 0x0000 },
89 { 0x4f, 0x0279 },
90 { 0x50, 0x0000 },
91 { 0x51, 0x0000 },
92 { 0x52, 0x0279 },
93 { 0x53, 0xf000 },
94 { 0x61, 0x0000 },
95 { 0x62, 0x0000 },
96 { 0x63, 0x00c0 },
97 { 0x64, 0x0000 },
98 { 0x65, 0x0000 },
99 { 0x66, 0x0000 },
100 { 0x70, 0x8000 },
101 { 0x71, 0x8000 },
102 { 0x73, 0x1104 },
103 { 0x74, 0x0c00 },
104 { 0x75, 0x1400 },
105 { 0x77, 0x0c00 },
106 { 0x78, 0x4000 },
107 { 0x79, 0x0123 },
108 { 0x80, 0x0000 },
109 { 0x81, 0x0000 },
110 { 0x82, 0x0000 },
111 { 0x83, 0x0800 },
112 { 0x84, 0x0000 },
113 { 0x85, 0x0008 },
114 { 0x89, 0x0000 },
115 { 0x8e, 0x0004 },
116 { 0x8f, 0x1100 },
117 { 0x90, 0x0000 },
118 { 0x93, 0x2000 },
119 { 0x94, 0x0200 },
120 { 0xb0, 0x2080 },
121 { 0xb1, 0x0000 },
122 { 0xb4, 0x2206 },
123 { 0xb5, 0x1f00 },
124 { 0xb6, 0x0000 },
125 { 0xbb, 0x0000 },
126 { 0xbc, 0x0000 },
127 { 0xbd, 0x0000 },
128 { 0xbe, 0x0000 },
129 { 0xbf, 0x0000 },
130 { 0xc0, 0x0400 },
131 { 0xc1, 0x0000 },
132 { 0xc2, 0x0000 },
133 { 0xcf, 0x0013 },
134 { 0xd0, 0x0680 },
135 { 0xd1, 0x1c17 },
136 { 0xd3, 0xb320 },
137 { 0xd9, 0x0809 },
138 { 0xfa, 0x0010 },
139 { 0xfe, 0x10ec },
140 { 0xff, 0x6281 },
141};
142
143static bool rt5651_volatile_register(struct device *dev, unsigned int reg)
144{
145 int i;
146
147 for (i = 0; i < ARRAY_SIZE(rt5651_ranges); i++) {
148 if ((reg >= rt5651_ranges[i].window_start &&
149 reg <= rt5651_ranges[i].window_start +
150 rt5651_ranges[i].window_len) ||
151 (reg >= rt5651_ranges[i].range_min &&
152 reg <= rt5651_ranges[i].range_max)) {
153 return true;
154 }
155 }
156
157 switch (reg) {
158 case RT5651_RESET:
159 case RT5651_PRIV_DATA:
160 case RT5651_EQ_CTRL1:
161 case RT5651_ALC_1:
162 case RT5651_IRQ_CTRL2:
163 case RT5651_INT_IRQ_ST:
164 case RT5651_PGM_REG_ARR1:
165 case RT5651_PGM_REG_ARR3:
166 case RT5651_VENDOR_ID:
167 case RT5651_DEVICE_ID:
168 return true;
169 default:
170 return false;
171 }
172}
173
174static bool rt5651_readable_register(struct device *dev, unsigned int reg)
175{
176 int i;
177
178 for (i = 0; i < ARRAY_SIZE(rt5651_ranges); i++) {
179 if ((reg >= rt5651_ranges[i].window_start &&
180 reg <= rt5651_ranges[i].window_start +
181 rt5651_ranges[i].window_len) ||
182 (reg >= rt5651_ranges[i].range_min &&
183 reg <= rt5651_ranges[i].range_max)) {
184 return true;
185 }
186 }
187
188 switch (reg) {
189 case RT5651_RESET:
190 case RT5651_VERSION_ID:
191 case RT5651_VENDOR_ID:
192 case RT5651_DEVICE_ID:
193 case RT5651_HP_VOL:
194 case RT5651_LOUT_CTRL1:
195 case RT5651_LOUT_CTRL2:
196 case RT5651_IN1_IN2:
197 case RT5651_IN3:
198 case RT5651_INL1_INR1_VOL:
199 case RT5651_INL2_INR2_VOL:
200 case RT5651_DAC1_DIG_VOL:
201 case RT5651_DAC2_DIG_VOL:
202 case RT5651_DAC2_CTRL:
203 case RT5651_ADC_DIG_VOL:
204 case RT5651_ADC_DATA:
205 case RT5651_ADC_BST_VOL:
206 case RT5651_STO1_ADC_MIXER:
207 case RT5651_STO2_ADC_MIXER:
208 case RT5651_AD_DA_MIXER:
209 case RT5651_STO_DAC_MIXER:
210 case RT5651_DD_MIXER:
211 case RT5651_DIG_INF_DATA:
212 case RT5651_PDM_CTL:
213 case RT5651_REC_L1_MIXER:
214 case RT5651_REC_L2_MIXER:
215 case RT5651_REC_R1_MIXER:
216 case RT5651_REC_R2_MIXER:
217 case RT5651_HPO_MIXER:
218 case RT5651_OUT_L1_MIXER:
219 case RT5651_OUT_L2_MIXER:
220 case RT5651_OUT_L3_MIXER:
221 case RT5651_OUT_R1_MIXER:
222 case RT5651_OUT_R2_MIXER:
223 case RT5651_OUT_R3_MIXER:
224 case RT5651_LOUT_MIXER:
225 case RT5651_PWR_DIG1:
226 case RT5651_PWR_DIG2:
227 case RT5651_PWR_ANLG1:
228 case RT5651_PWR_ANLG2:
229 case RT5651_PWR_MIXER:
230 case RT5651_PWR_VOL:
231 case RT5651_PRIV_INDEX:
232 case RT5651_PRIV_DATA:
233 case RT5651_I2S1_SDP:
234 case RT5651_I2S2_SDP:
235 case RT5651_ADDA_CLK1:
236 case RT5651_ADDA_CLK2:
237 case RT5651_DMIC:
238 case RT5651_TDM_CTL_1:
239 case RT5651_TDM_CTL_2:
240 case RT5651_TDM_CTL_3:
241 case RT5651_GLB_CLK:
242 case RT5651_PLL_CTRL1:
243 case RT5651_PLL_CTRL2:
244 case RT5651_PLL_MODE_1:
245 case RT5651_PLL_MODE_2:
246 case RT5651_PLL_MODE_3:
247 case RT5651_PLL_MODE_4:
248 case RT5651_PLL_MODE_5:
249 case RT5651_PLL_MODE_6:
250 case RT5651_PLL_MODE_7:
251 case RT5651_DEPOP_M1:
252 case RT5651_DEPOP_M2:
253 case RT5651_DEPOP_M3:
254 case RT5651_CHARGE_PUMP:
255 case RT5651_MICBIAS:
256 case RT5651_A_JD_CTL1:
257 case RT5651_EQ_CTRL1:
258 case RT5651_EQ_CTRL2:
259 case RT5651_ALC_1:
260 case RT5651_ALC_2:
261 case RT5651_ALC_3:
262 case RT5651_JD_CTRL1:
263 case RT5651_JD_CTRL2:
264 case RT5651_IRQ_CTRL1:
265 case RT5651_IRQ_CTRL2:
266 case RT5651_INT_IRQ_ST:
267 case RT5651_GPIO_CTRL1:
268 case RT5651_GPIO_CTRL2:
269 case RT5651_GPIO_CTRL3:
270 case RT5651_PGM_REG_ARR1:
271 case RT5651_PGM_REG_ARR2:
272 case RT5651_PGM_REG_ARR3:
273 case RT5651_PGM_REG_ARR4:
274 case RT5651_PGM_REG_ARR5:
275 case RT5651_SCB_FUNC:
276 case RT5651_SCB_CTRL:
277 case RT5651_BASE_BACK:
278 case RT5651_MP3_PLUS1:
279 case RT5651_MP3_PLUS2:
280 case RT5651_ADJ_HPF_CTRL1:
281 case RT5651_ADJ_HPF_CTRL2:
282 case RT5651_HP_CALIB_AMP_DET:
283 case RT5651_HP_CALIB2:
284 case RT5651_SV_ZCD1:
285 case RT5651_SV_ZCD2:
286 case RT5651_D_MISC:
287 case RT5651_DUMMY2:
288 case RT5651_DUMMY3:
289 return true;
290 default:
291 return false;
292 }
293}
294
295static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
296static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -65625, 375, 0);
297static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
298static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -17625, 375, 0);
299static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
300
301/* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
Lars-Peter Clausen8e3648e2015-08-02 17:19:50 +0200302static const DECLARE_TLV_DB_RANGE(bst_tlv,
Bard Liao40bc18a2014-04-16 19:20:46 +0800303 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
304 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
305 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
306 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
307 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
308 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
Lars-Peter Clausen8e3648e2015-08-02 17:19:50 +0200309 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
310);
Bard Liao40bc18a2014-04-16 19:20:46 +0800311
312/* Interface data select */
313static const char * const rt5651_data_select[] = {
314 "Normal", "Swap", "left copy to right", "right copy to left"};
315
316static SOC_ENUM_SINGLE_DECL(rt5651_if2_dac_enum, RT5651_DIG_INF_DATA,
317 RT5651_IF2_DAC_SEL_SFT, rt5651_data_select);
318
319static SOC_ENUM_SINGLE_DECL(rt5651_if2_adc_enum, RT5651_DIG_INF_DATA,
320 RT5651_IF2_ADC_SEL_SFT, rt5651_data_select);
321
322static const struct snd_kcontrol_new rt5651_snd_controls[] = {
323 /* Headphone Output Volume */
324 SOC_DOUBLE_TLV("HP Playback Volume", RT5651_HP_VOL,
325 RT5651_L_VOL_SFT, RT5651_R_VOL_SFT, 39, 1, out_vol_tlv),
326 /* OUTPUT Control */
327 SOC_DOUBLE_TLV("OUT Playback Volume", RT5651_LOUT_CTRL1,
328 RT5651_L_VOL_SFT, RT5651_R_VOL_SFT, 39, 1, out_vol_tlv),
329
330 /* DAC Digital Volume */
331 SOC_DOUBLE("DAC2 Playback Switch", RT5651_DAC2_CTRL,
332 RT5651_M_DAC_L2_VOL_SFT, RT5651_M_DAC_R2_VOL_SFT, 1, 1),
333 SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5651_DAC1_DIG_VOL,
334 RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
335 175, 0, dac_vol_tlv),
336 SOC_DOUBLE_TLV("Mono DAC Playback Volume", RT5651_DAC2_DIG_VOL,
337 RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
338 175, 0, dac_vol_tlv),
339 /* IN1/IN2 Control */
340 SOC_SINGLE_TLV("IN1 Boost", RT5651_IN1_IN2,
341 RT5651_BST_SFT1, 8, 0, bst_tlv),
342 SOC_SINGLE_TLV("IN2 Boost", RT5651_IN1_IN2,
343 RT5651_BST_SFT2, 8, 0, bst_tlv),
344 /* INL/INR Volume Control */
345 SOC_DOUBLE_TLV("IN Capture Volume", RT5651_INL1_INR1_VOL,
346 RT5651_INL_VOL_SFT, RT5651_INR_VOL_SFT,
347 31, 1, in_vol_tlv),
348 /* ADC Digital Volume Control */
349 SOC_DOUBLE("ADC Capture Switch", RT5651_ADC_DIG_VOL,
350 RT5651_L_MUTE_SFT, RT5651_R_MUTE_SFT, 1, 1),
351 SOC_DOUBLE_TLV("ADC Capture Volume", RT5651_ADC_DIG_VOL,
352 RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
353 127, 0, adc_vol_tlv),
354 SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5651_ADC_DATA,
355 RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
356 127, 0, adc_vol_tlv),
357 /* ADC Boost Volume Control */
358 SOC_DOUBLE_TLV("ADC Boost Gain", RT5651_ADC_BST_VOL,
359 RT5651_ADC_L_BST_SFT, RT5651_ADC_R_BST_SFT,
360 3, 0, adc_bst_tlv),
361
362 /* ASRC */
363 SOC_SINGLE("IF1 ASRC Switch", RT5651_PLL_MODE_1,
364 RT5651_STO1_T_SFT, 1, 0),
365 SOC_SINGLE("IF2 ASRC Switch", RT5651_PLL_MODE_1,
366 RT5651_STO2_T_SFT, 1, 0),
367 SOC_SINGLE("DMIC ASRC Switch", RT5651_PLL_MODE_1,
368 RT5651_DMIC_1_M_SFT, 1, 0),
369
370 SOC_ENUM("ADC IF2 Data Switch", rt5651_if2_adc_enum),
371 SOC_ENUM("DAC IF2 Data Switch", rt5651_if2_dac_enum),
372};
373
374/**
375 * set_dmic_clk - Set parameter of dmic.
376 *
377 * @w: DAPM widget.
378 * @kcontrol: The kcontrol of this widget.
379 * @event: Event id.
380 *
Bard Liao40bc18a2014-04-16 19:20:46 +0800381 */
382static int set_dmic_clk(struct snd_soc_dapm_widget *w,
383 struct snd_kcontrol *kcontrol, int event)
384{
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000385 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
386 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Oder Chiou00a6d6e52015-08-05 10:03:18 +0800387 int idx, rate;
Bard Liao40bc18a2014-04-16 19:20:46 +0800388
Oder Chiou00a6d6e52015-08-05 10:03:18 +0800389 rate = rt5651->sysclk / rl6231_get_pre_div(rt5651->regmap,
390 RT5651_ADDA_CLK1, RT5651_I2S_PD1_SFT);
391 idx = rl6231_calc_dmic_clk(rate);
Bard Liao40bc18a2014-04-16 19:20:46 +0800392 if (idx < 0)
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000393 dev_err(component->dev, "Failed to set DMIC clock\n");
Bard Liao40bc18a2014-04-16 19:20:46 +0800394 else
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000395 snd_soc_component_update_bits(component, RT5651_DMIC, RT5651_DMIC_CLK_MASK,
Bard Liao40bc18a2014-04-16 19:20:46 +0800396 idx << RT5651_DMIC_CLK_SFT);
397
398 return idx;
399}
400
401static int is_sysclk_from_pll(struct snd_soc_dapm_widget *source,
402 struct snd_soc_dapm_widget *sink)
403{
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000404 struct snd_soc_component *component = snd_soc_dapm_to_component(source->dapm);
Bard Liao40bc18a2014-04-16 19:20:46 +0800405 unsigned int val;
406
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000407 val = snd_soc_component_read32(component, RT5651_GLB_CLK);
Bard Liao40bc18a2014-04-16 19:20:46 +0800408 val &= RT5651_SCLK_SRC_MASK;
409 if (val == RT5651_SCLK_SRC_PLL1)
410 return 1;
411 else
412 return 0;
413}
414
415/* Digital Mixer */
416static const struct snd_kcontrol_new rt5651_sto1_adc_l_mix[] = {
417 SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO1_ADC_MIXER,
418 RT5651_M_STO1_ADC_L1_SFT, 1, 1),
419 SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO1_ADC_MIXER,
420 RT5651_M_STO1_ADC_L2_SFT, 1, 1),
421};
422
423static const struct snd_kcontrol_new rt5651_sto1_adc_r_mix[] = {
424 SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO1_ADC_MIXER,
425 RT5651_M_STO1_ADC_R1_SFT, 1, 1),
426 SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO1_ADC_MIXER,
427 RT5651_M_STO1_ADC_R2_SFT, 1, 1),
428};
429
430static const struct snd_kcontrol_new rt5651_sto2_adc_l_mix[] = {
431 SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO2_ADC_MIXER,
432 RT5651_M_STO2_ADC_L1_SFT, 1, 1),
433 SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO2_ADC_MIXER,
434 RT5651_M_STO2_ADC_L2_SFT, 1, 1),
435};
436
437static const struct snd_kcontrol_new rt5651_sto2_adc_r_mix[] = {
438 SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO2_ADC_MIXER,
439 RT5651_M_STO2_ADC_R1_SFT, 1, 1),
440 SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO2_ADC_MIXER,
441 RT5651_M_STO2_ADC_R2_SFT, 1, 1),
442};
443
444static const struct snd_kcontrol_new rt5651_dac_l_mix[] = {
445 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5651_AD_DA_MIXER,
446 RT5651_M_ADCMIX_L_SFT, 1, 1),
447 SOC_DAPM_SINGLE("INF1 Switch", RT5651_AD_DA_MIXER,
448 RT5651_M_IF1_DAC_L_SFT, 1, 1),
449};
450
451static const struct snd_kcontrol_new rt5651_dac_r_mix[] = {
452 SOC_DAPM_SINGLE("Stereo ADC Switch", RT5651_AD_DA_MIXER,
453 RT5651_M_ADCMIX_R_SFT, 1, 1),
454 SOC_DAPM_SINGLE("INF1 Switch", RT5651_AD_DA_MIXER,
455 RT5651_M_IF1_DAC_R_SFT, 1, 1),
456};
457
458static const struct snd_kcontrol_new rt5651_sto_dac_l_mix[] = {
459 SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_STO_DAC_MIXER,
460 RT5651_M_DAC_L1_MIXL_SFT, 1, 1),
461 SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_STO_DAC_MIXER,
462 RT5651_M_DAC_L2_MIXL_SFT, 1, 1),
463 SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_STO_DAC_MIXER,
464 RT5651_M_DAC_R1_MIXL_SFT, 1, 1),
465};
466
467static const struct snd_kcontrol_new rt5651_sto_dac_r_mix[] = {
468 SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_STO_DAC_MIXER,
469 RT5651_M_DAC_R1_MIXR_SFT, 1, 1),
470 SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_STO_DAC_MIXER,
471 RT5651_M_DAC_R2_MIXR_SFT, 1, 1),
472 SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_STO_DAC_MIXER,
473 RT5651_M_DAC_L1_MIXR_SFT, 1, 1),
474};
475
476static const struct snd_kcontrol_new rt5651_dd_dac_l_mix[] = {
477 SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_DD_MIXER,
478 RT5651_M_STO_DD_L1_SFT, 1, 1),
479 SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_DD_MIXER,
480 RT5651_M_STO_DD_L2_SFT, 1, 1),
481 SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_DD_MIXER,
482 RT5651_M_STO_DD_R2_L_SFT, 1, 1),
483};
484
485static const struct snd_kcontrol_new rt5651_dd_dac_r_mix[] = {
486 SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_DD_MIXER,
487 RT5651_M_STO_DD_R1_SFT, 1, 1),
488 SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_DD_MIXER,
489 RT5651_M_STO_DD_R2_SFT, 1, 1),
490 SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_DD_MIXER,
491 RT5651_M_STO_DD_L2_R_SFT, 1, 1),
492};
493
494/* Analog Input Mixer */
495static const struct snd_kcontrol_new rt5651_rec_l_mix[] = {
496 SOC_DAPM_SINGLE("INL1 Switch", RT5651_REC_L2_MIXER,
497 RT5651_M_IN1_L_RM_L_SFT, 1, 1),
498 SOC_DAPM_SINGLE("BST3 Switch", RT5651_REC_L2_MIXER,
499 RT5651_M_BST3_RM_L_SFT, 1, 1),
500 SOC_DAPM_SINGLE("BST2 Switch", RT5651_REC_L2_MIXER,
501 RT5651_M_BST2_RM_L_SFT, 1, 1),
502 SOC_DAPM_SINGLE("BST1 Switch", RT5651_REC_L2_MIXER,
503 RT5651_M_BST1_RM_L_SFT, 1, 1),
504};
505
506static const struct snd_kcontrol_new rt5651_rec_r_mix[] = {
507 SOC_DAPM_SINGLE("INR1 Switch", RT5651_REC_R2_MIXER,
508 RT5651_M_IN1_R_RM_R_SFT, 1, 1),
509 SOC_DAPM_SINGLE("BST3 Switch", RT5651_REC_R2_MIXER,
510 RT5651_M_BST3_RM_R_SFT, 1, 1),
511 SOC_DAPM_SINGLE("BST2 Switch", RT5651_REC_R2_MIXER,
512 RT5651_M_BST2_RM_R_SFT, 1, 1),
513 SOC_DAPM_SINGLE("BST1 Switch", RT5651_REC_R2_MIXER,
514 RT5651_M_BST1_RM_R_SFT, 1, 1),
515};
516
517/* Analog Output Mixer */
518
519static const struct snd_kcontrol_new rt5651_out_l_mix[] = {
520 SOC_DAPM_SINGLE("BST1 Switch", RT5651_OUT_L3_MIXER,
521 RT5651_M_BST1_OM_L_SFT, 1, 1),
522 SOC_DAPM_SINGLE("BST2 Switch", RT5651_OUT_L3_MIXER,
523 RT5651_M_BST2_OM_L_SFT, 1, 1),
524 SOC_DAPM_SINGLE("INL1 Switch", RT5651_OUT_L3_MIXER,
525 RT5651_M_IN1_L_OM_L_SFT, 1, 1),
526 SOC_DAPM_SINGLE("REC MIXL Switch", RT5651_OUT_L3_MIXER,
527 RT5651_M_RM_L_OM_L_SFT, 1, 1),
528 SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_OUT_L3_MIXER,
529 RT5651_M_DAC_L1_OM_L_SFT, 1, 1),
530};
531
532static const struct snd_kcontrol_new rt5651_out_r_mix[] = {
533 SOC_DAPM_SINGLE("BST2 Switch", RT5651_OUT_R3_MIXER,
534 RT5651_M_BST2_OM_R_SFT, 1, 1),
535 SOC_DAPM_SINGLE("BST1 Switch", RT5651_OUT_R3_MIXER,
536 RT5651_M_BST1_OM_R_SFT, 1, 1),
537 SOC_DAPM_SINGLE("INR1 Switch", RT5651_OUT_R3_MIXER,
538 RT5651_M_IN1_R_OM_R_SFT, 1, 1),
539 SOC_DAPM_SINGLE("REC MIXR Switch", RT5651_OUT_R3_MIXER,
540 RT5651_M_RM_R_OM_R_SFT, 1, 1),
541 SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_OUT_R3_MIXER,
542 RT5651_M_DAC_R1_OM_R_SFT, 1, 1),
543};
544
545static const struct snd_kcontrol_new rt5651_hpo_mix[] = {
546 SOC_DAPM_SINGLE("HPO MIX DAC1 Switch", RT5651_HPO_MIXER,
547 RT5651_M_DAC1_HM_SFT, 1, 1),
548 SOC_DAPM_SINGLE("HPO MIX HPVOL Switch", RT5651_HPO_MIXER,
549 RT5651_M_HPVOL_HM_SFT, 1, 1),
550};
551
552static const struct snd_kcontrol_new rt5651_lout_mix[] = {
553 SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_LOUT_MIXER,
554 RT5651_M_DAC_L1_LM_SFT, 1, 1),
555 SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_LOUT_MIXER,
556 RT5651_M_DAC_R1_LM_SFT, 1, 1),
557 SOC_DAPM_SINGLE("OUTVOL L Switch", RT5651_LOUT_MIXER,
558 RT5651_M_OV_L_LM_SFT, 1, 1),
559 SOC_DAPM_SINGLE("OUTVOL R Switch", RT5651_LOUT_MIXER,
560 RT5651_M_OV_R_LM_SFT, 1, 1),
561};
562
563static const struct snd_kcontrol_new outvol_l_control =
564 SOC_DAPM_SINGLE("Switch", RT5651_LOUT_CTRL1,
565 RT5651_VOL_L_SFT, 1, 1);
566
567static const struct snd_kcontrol_new outvol_r_control =
568 SOC_DAPM_SINGLE("Switch", RT5651_LOUT_CTRL1,
569 RT5651_VOL_R_SFT, 1, 1);
570
571static const struct snd_kcontrol_new lout_l_mute_control =
572 SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_LOUT_CTRL1,
573 RT5651_L_MUTE_SFT, 1, 1);
574
575static const struct snd_kcontrol_new lout_r_mute_control =
576 SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_LOUT_CTRL1,
577 RT5651_R_MUTE_SFT, 1, 1);
578
579static const struct snd_kcontrol_new hpovol_l_control =
580 SOC_DAPM_SINGLE("Switch", RT5651_HP_VOL,
581 RT5651_VOL_L_SFT, 1, 1);
582
583static const struct snd_kcontrol_new hpovol_r_control =
584 SOC_DAPM_SINGLE("Switch", RT5651_HP_VOL,
585 RT5651_VOL_R_SFT, 1, 1);
586
587static const struct snd_kcontrol_new hpo_l_mute_control =
588 SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_HP_VOL,
589 RT5651_L_MUTE_SFT, 1, 1);
590
591static const struct snd_kcontrol_new hpo_r_mute_control =
592 SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_HP_VOL,
593 RT5651_R_MUTE_SFT, 1, 1);
594
Bard Liao40bc18a2014-04-16 19:20:46 +0800595/* Stereo ADC source */
596static const char * const rt5651_stereo1_adc1_src[] = {"DD MIX", "ADC"};
597
598static SOC_ENUM_SINGLE_DECL(
599 rt5651_stereo1_adc1_enum, RT5651_STO1_ADC_MIXER,
600 RT5651_STO1_ADC_1_SRC_SFT, rt5651_stereo1_adc1_src);
601
602static const struct snd_kcontrol_new rt5651_sto1_adc_l1_mux =
603 SOC_DAPM_ENUM("Stereo1 ADC L1 source", rt5651_stereo1_adc1_enum);
604
605static const struct snd_kcontrol_new rt5651_sto1_adc_r1_mux =
606 SOC_DAPM_ENUM("Stereo1 ADC R1 source", rt5651_stereo1_adc1_enum);
607
608static const char * const rt5651_stereo1_adc2_src[] = {"DMIC", "DD MIX"};
609
610static SOC_ENUM_SINGLE_DECL(
611 rt5651_stereo1_adc2_enum, RT5651_STO1_ADC_MIXER,
612 RT5651_STO1_ADC_2_SRC_SFT, rt5651_stereo1_adc2_src);
613
614static const struct snd_kcontrol_new rt5651_sto1_adc_l2_mux =
615 SOC_DAPM_ENUM("Stereo1 ADC L2 source", rt5651_stereo1_adc2_enum);
616
617static const struct snd_kcontrol_new rt5651_sto1_adc_r2_mux =
618 SOC_DAPM_ENUM("Stereo1 ADC R2 source", rt5651_stereo1_adc2_enum);
619
620/* Mono ADC source */
621static const char * const rt5651_sto2_adc_l1_src[] = {"DD MIXL", "ADCL"};
622
623static SOC_ENUM_SINGLE_DECL(
624 rt5651_sto2_adc_l1_enum, RT5651_STO1_ADC_MIXER,
625 RT5651_STO2_ADC_L1_SRC_SFT, rt5651_sto2_adc_l1_src);
626
627static const struct snd_kcontrol_new rt5651_sto2_adc_l1_mux =
628 SOC_DAPM_ENUM("Stereo2 ADC1 left source", rt5651_sto2_adc_l1_enum);
629
630static const char * const rt5651_sto2_adc_l2_src[] = {"DMIC L", "DD MIXL"};
631
632static SOC_ENUM_SINGLE_DECL(
633 rt5651_sto2_adc_l2_enum, RT5651_STO1_ADC_MIXER,
634 RT5651_STO2_ADC_L2_SRC_SFT, rt5651_sto2_adc_l2_src);
635
636static const struct snd_kcontrol_new rt5651_sto2_adc_l2_mux =
637 SOC_DAPM_ENUM("Stereo2 ADC2 left source", rt5651_sto2_adc_l2_enum);
638
639static const char * const rt5651_sto2_adc_r1_src[] = {"DD MIXR", "ADCR"};
640
641static SOC_ENUM_SINGLE_DECL(
642 rt5651_sto2_adc_r1_enum, RT5651_STO1_ADC_MIXER,
643 RT5651_STO2_ADC_R1_SRC_SFT, rt5651_sto2_adc_r1_src);
644
645static const struct snd_kcontrol_new rt5651_sto2_adc_r1_mux =
646 SOC_DAPM_ENUM("Stereo2 ADC1 right source", rt5651_sto2_adc_r1_enum);
647
648static const char * const rt5651_sto2_adc_r2_src[] = {"DMIC R", "DD MIXR"};
649
650static SOC_ENUM_SINGLE_DECL(
651 rt5651_sto2_adc_r2_enum, RT5651_STO1_ADC_MIXER,
652 RT5651_STO2_ADC_R2_SRC_SFT, rt5651_sto2_adc_r2_src);
653
654static const struct snd_kcontrol_new rt5651_sto2_adc_r2_mux =
655 SOC_DAPM_ENUM("Stereo2 ADC2 right source", rt5651_sto2_adc_r2_enum);
656
657/* DAC2 channel source */
658
659static const char * const rt5651_dac_src[] = {"IF1", "IF2"};
660
661static SOC_ENUM_SINGLE_DECL(rt5651_dac_l2_enum, RT5651_DAC2_CTRL,
662 RT5651_SEL_DAC_L2_SFT, rt5651_dac_src);
663
664static const struct snd_kcontrol_new rt5651_dac_l2_mux =
665 SOC_DAPM_ENUM("DAC2 left channel source", rt5651_dac_l2_enum);
666
667static SOC_ENUM_SINGLE_DECL(
668 rt5651_dac_r2_enum, RT5651_DAC2_CTRL,
669 RT5651_SEL_DAC_R2_SFT, rt5651_dac_src);
670
671static const struct snd_kcontrol_new rt5651_dac_r2_mux =
672 SOC_DAPM_ENUM("DAC2 right channel source", rt5651_dac_r2_enum);
673
674/* IF2_ADC channel source */
675
676static const char * const rt5651_adc_src[] = {"IF1 ADC1", "IF1 ADC2"};
677
678static SOC_ENUM_SINGLE_DECL(rt5651_if2_adc_src_enum, RT5651_DIG_INF_DATA,
679 RT5651_IF2_ADC_SRC_SFT, rt5651_adc_src);
680
681static const struct snd_kcontrol_new rt5651_if2_adc_src_mux =
682 SOC_DAPM_ENUM("IF2 ADC channel source", rt5651_if2_adc_src_enum);
683
684/* PDM select */
685static const char * const rt5651_pdm_sel[] = {"DD MIX", "Stereo DAC MIX"};
686
687static SOC_ENUM_SINGLE_DECL(
688 rt5651_pdm_l_sel_enum, RT5651_PDM_CTL,
689 RT5651_PDM_L_SEL_SFT, rt5651_pdm_sel);
690
691static SOC_ENUM_SINGLE_DECL(
692 rt5651_pdm_r_sel_enum, RT5651_PDM_CTL,
693 RT5651_PDM_R_SEL_SFT, rt5651_pdm_sel);
694
695static const struct snd_kcontrol_new rt5651_pdm_l_mux =
696 SOC_DAPM_ENUM("PDM L select", rt5651_pdm_l_sel_enum);
697
698static const struct snd_kcontrol_new rt5651_pdm_r_mux =
699 SOC_DAPM_ENUM("PDM R select", rt5651_pdm_r_sel_enum);
700
701static int rt5651_amp_power_event(struct snd_soc_dapm_widget *w,
702 struct snd_kcontrol *kcontrol, int event)
703{
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000704 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
705 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +0800706
707 switch (event) {
708 case SND_SOC_DAPM_POST_PMU:
709 /* depop parameters */
710 regmap_update_bits(rt5651->regmap, RT5651_PR_BASE +
711 RT5651_CHPUMP_INT_REG1, 0x0700, 0x0200);
712 regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M2,
713 RT5651_DEPOP_MASK, RT5651_DEPOP_MAN);
714 regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M1,
715 RT5651_HP_CP_MASK | RT5651_HP_SG_MASK |
716 RT5651_HP_CB_MASK, RT5651_HP_CP_PU |
717 RT5651_HP_SG_DIS | RT5651_HP_CB_PU);
718 regmap_write(rt5651->regmap, RT5651_PR_BASE +
719 RT5651_HP_DCC_INT1, 0x9f00);
720 /* headphone amp power on */
721 regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
722 RT5651_PWR_FV1 | RT5651_PWR_FV2, 0);
723 regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
724 RT5651_PWR_HA,
725 RT5651_PWR_HA);
726 usleep_range(10000, 15000);
727 regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
728 RT5651_PWR_FV1 | RT5651_PWR_FV2 ,
729 RT5651_PWR_FV1 | RT5651_PWR_FV2);
730 break;
731
732 default:
733 return 0;
734 }
735
736 return 0;
737}
738
739static int rt5651_hp_event(struct snd_soc_dapm_widget *w,
740 struct snd_kcontrol *kcontrol, int event)
741{
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000742 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
743 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +0800744
745 switch (event) {
746 case SND_SOC_DAPM_POST_PMU:
747 /* headphone unmute sequence */
748 regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M2,
749 RT5651_DEPOP_MASK | RT5651_DIG_DP_MASK,
750 RT5651_DEPOP_AUTO | RT5651_DIG_DP_EN);
751 regmap_update_bits(rt5651->regmap, RT5651_CHARGE_PUMP,
752 RT5651_PM_HP_MASK, RT5651_PM_HP_HV);
753
754 regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M3,
755 RT5651_CP_FQ1_MASK | RT5651_CP_FQ2_MASK |
756 RT5651_CP_FQ3_MASK,
757 (RT5651_CP_FQ_192_KHZ << RT5651_CP_FQ1_SFT) |
758 (RT5651_CP_FQ_12_KHZ << RT5651_CP_FQ2_SFT) |
759 (RT5651_CP_FQ_192_KHZ << RT5651_CP_FQ3_SFT));
760
761 regmap_write(rt5651->regmap, RT5651_PR_BASE +
762 RT5651_MAMP_INT_REG2, 0x1c00);
763 regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M1,
764 RT5651_HP_CP_MASK | RT5651_HP_SG_MASK,
765 RT5651_HP_CP_PD | RT5651_HP_SG_EN);
766 regmap_update_bits(rt5651->regmap, RT5651_PR_BASE +
767 RT5651_CHPUMP_INT_REG1, 0x0700, 0x0400);
768 rt5651->hp_mute = 0;
769 break;
770
771 case SND_SOC_DAPM_PRE_PMD:
772 rt5651->hp_mute = 1;
773 usleep_range(70000, 75000);
774 break;
775
776 default:
777 return 0;
778 }
779
780 return 0;
781}
782
783static int rt5651_hp_post_event(struct snd_soc_dapm_widget *w,
784 struct snd_kcontrol *kcontrol, int event)
785{
Lars-Peter Clausen30c173e2015-01-15 12:52:14 +0100786
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000787 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
788 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +0800789
790 switch (event) {
791 case SND_SOC_DAPM_POST_PMU:
792 if (!rt5651->hp_mute)
793 usleep_range(80000, 85000);
794
795 break;
796
797 default:
798 return 0;
799 }
800
801 return 0;
802}
803
804static int rt5651_bst1_event(struct snd_soc_dapm_widget *w,
805 struct snd_kcontrol *kcontrol, int event)
806{
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000807 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
Bard Liao40bc18a2014-04-16 19:20:46 +0800808
809 switch (event) {
810 case SND_SOC_DAPM_POST_PMU:
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000811 snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
Bard Liao40bc18a2014-04-16 19:20:46 +0800812 RT5651_PWR_BST1_OP2, RT5651_PWR_BST1_OP2);
813 break;
814
815 case SND_SOC_DAPM_PRE_PMD:
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000816 snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
Bard Liao40bc18a2014-04-16 19:20:46 +0800817 RT5651_PWR_BST1_OP2, 0);
818 break;
819
820 default:
821 return 0;
822 }
823
824 return 0;
825}
826
827static int rt5651_bst2_event(struct snd_soc_dapm_widget *w,
828 struct snd_kcontrol *kcontrol, int event)
829{
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000830 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
Bard Liao40bc18a2014-04-16 19:20:46 +0800831
832 switch (event) {
833 case SND_SOC_DAPM_POST_PMU:
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000834 snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
Bard Liao40bc18a2014-04-16 19:20:46 +0800835 RT5651_PWR_BST2_OP2, RT5651_PWR_BST2_OP2);
836 break;
837
838 case SND_SOC_DAPM_PRE_PMD:
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000839 snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
Bard Liao40bc18a2014-04-16 19:20:46 +0800840 RT5651_PWR_BST2_OP2, 0);
841 break;
842
843 default:
844 return 0;
845 }
846
847 return 0;
848}
849
850static int rt5651_bst3_event(struct snd_soc_dapm_widget *w,
851 struct snd_kcontrol *kcontrol, int event)
852{
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000853 struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
Bard Liao40bc18a2014-04-16 19:20:46 +0800854
855 switch (event) {
856 case SND_SOC_DAPM_POST_PMU:
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000857 snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
Bard Liao40bc18a2014-04-16 19:20:46 +0800858 RT5651_PWR_BST3_OP2, RT5651_PWR_BST3_OP2);
859 break;
860
861 case SND_SOC_DAPM_PRE_PMD:
Kuninori Morimoto17b52012018-01-29 03:44:39 +0000862 snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
Bard Liao40bc18a2014-04-16 19:20:46 +0800863 RT5651_PWR_BST3_OP2, 0);
864 break;
865
866 default:
867 return 0;
868 }
869
870 return 0;
871}
872
873static const struct snd_soc_dapm_widget rt5651_dapm_widgets[] = {
874 /* ASRC */
875 SND_SOC_DAPM_SUPPLY_S("I2S1 ASRC", 1, RT5651_PLL_MODE_2,
876 15, 0, NULL, 0),
877 SND_SOC_DAPM_SUPPLY_S("I2S2 ASRC", 1, RT5651_PLL_MODE_2,
878 14, 0, NULL, 0),
879 SND_SOC_DAPM_SUPPLY_S("STO1 DAC ASRC", 1, RT5651_PLL_MODE_2,
880 13, 0, NULL, 0),
881 SND_SOC_DAPM_SUPPLY_S("STO2 DAC ASRC", 1, RT5651_PLL_MODE_2,
882 12, 0, NULL, 0),
883 SND_SOC_DAPM_SUPPLY_S("ADC ASRC", 1, RT5651_PLL_MODE_2,
884 11, 0, NULL, 0),
885
886 SND_SOC_DAPM_SUPPLY("PLL1", RT5651_PWR_ANLG2,
887 RT5651_PWR_PLL_BIT, 0, NULL, 0),
888 /* Input Side */
Carlo Caione80bbe4a2017-10-20 12:18:55 +0100889 SND_SOC_DAPM_SUPPLY("JD Power", RT5651_PWR_ANLG2,
890 RT5651_PWM_JD_M_BIT, 0, NULL, 0),
891
Bard Liao40bc18a2014-04-16 19:20:46 +0800892 /* micbias */
893 SND_SOC_DAPM_SUPPLY("LDO", RT5651_PWR_ANLG1,
894 RT5651_PWR_LDO_BIT, 0, NULL, 0),
Carlo Caionebe96fc52017-10-18 18:06:31 +0100895 SND_SOC_DAPM_SUPPLY("micbias1", RT5651_PWR_ANLG2,
896 RT5651_PWR_MB1_BIT, 0, NULL, 0),
Bard Liao40bc18a2014-04-16 19:20:46 +0800897 /* Input Lines */
898 SND_SOC_DAPM_INPUT("MIC1"),
899 SND_SOC_DAPM_INPUT("MIC2"),
900 SND_SOC_DAPM_INPUT("MIC3"),
901
902 SND_SOC_DAPM_INPUT("IN1P"),
903 SND_SOC_DAPM_INPUT("IN2P"),
904 SND_SOC_DAPM_INPUT("IN2N"),
905 SND_SOC_DAPM_INPUT("IN3P"),
906 SND_SOC_DAPM_INPUT("DMIC L1"),
907 SND_SOC_DAPM_INPUT("DMIC R1"),
908 SND_SOC_DAPM_SUPPLY("DMIC CLK", RT5651_DMIC, RT5651_DMIC_1_EN_SFT,
909 0, set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
910 /* Boost */
911 SND_SOC_DAPM_PGA_E("BST1", RT5651_PWR_ANLG2,
912 RT5651_PWR_BST1_BIT, 0, NULL, 0, rt5651_bst1_event,
913 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
914 SND_SOC_DAPM_PGA_E("BST2", RT5651_PWR_ANLG2,
915 RT5651_PWR_BST2_BIT, 0, NULL, 0, rt5651_bst2_event,
916 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
917 SND_SOC_DAPM_PGA_E("BST3", RT5651_PWR_ANLG2,
918 RT5651_PWR_BST3_BIT, 0, NULL, 0, rt5651_bst3_event,
919 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
920 /* Input Volume */
921 SND_SOC_DAPM_PGA("INL1 VOL", RT5651_PWR_VOL,
922 RT5651_PWR_IN1_L_BIT, 0, NULL, 0),
923 SND_SOC_DAPM_PGA("INR1 VOL", RT5651_PWR_VOL,
924 RT5651_PWR_IN1_R_BIT, 0, NULL, 0),
925 SND_SOC_DAPM_PGA("INL2 VOL", RT5651_PWR_VOL,
926 RT5651_PWR_IN2_L_BIT, 0, NULL, 0),
927 SND_SOC_DAPM_PGA("INR2 VOL", RT5651_PWR_VOL,
928 RT5651_PWR_IN2_R_BIT, 0, NULL, 0),
Bard Liao5800b692017-06-27 10:28:44 +0800929
Bard Liao40bc18a2014-04-16 19:20:46 +0800930 /* REC Mixer */
931 SND_SOC_DAPM_MIXER("RECMIXL", RT5651_PWR_MIXER, RT5651_PWR_RM_L_BIT, 0,
932 rt5651_rec_l_mix, ARRAY_SIZE(rt5651_rec_l_mix)),
933 SND_SOC_DAPM_MIXER("RECMIXR", RT5651_PWR_MIXER, RT5651_PWR_RM_R_BIT, 0,
934 rt5651_rec_r_mix, ARRAY_SIZE(rt5651_rec_r_mix)),
935 /* ADCs */
936 SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM, 0, 0),
937 SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM, 0, 0),
938 SND_SOC_DAPM_SUPPLY("ADC L Power", RT5651_PWR_DIG1,
939 RT5651_PWR_ADC_L_BIT, 0, NULL, 0),
940 SND_SOC_DAPM_SUPPLY("ADC R Power", RT5651_PWR_DIG1,
941 RT5651_PWR_ADC_R_BIT, 0, NULL, 0),
942 /* ADC Mux */
943 SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
944 &rt5651_sto1_adc_l2_mux),
945 SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
946 &rt5651_sto1_adc_r2_mux),
947 SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
948 &rt5651_sto1_adc_l1_mux),
949 SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
950 &rt5651_sto1_adc_r1_mux),
951 SND_SOC_DAPM_MUX("Stereo2 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
952 &rt5651_sto2_adc_l2_mux),
953 SND_SOC_DAPM_MUX("Stereo2 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
954 &rt5651_sto2_adc_l1_mux),
955 SND_SOC_DAPM_MUX("Stereo2 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
956 &rt5651_sto2_adc_r1_mux),
957 SND_SOC_DAPM_MUX("Stereo2 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
958 &rt5651_sto2_adc_r2_mux),
959 /* ADC Mixer */
960 SND_SOC_DAPM_SUPPLY("Stereo1 Filter", RT5651_PWR_DIG2,
961 RT5651_PWR_ADC_STO1_F_BIT, 0, NULL, 0),
962 SND_SOC_DAPM_SUPPLY("Stereo2 Filter", RT5651_PWR_DIG2,
963 RT5651_PWR_ADC_STO2_F_BIT, 0, NULL, 0),
964 SND_SOC_DAPM_MIXER("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0,
965 rt5651_sto1_adc_l_mix,
966 ARRAY_SIZE(rt5651_sto1_adc_l_mix)),
967 SND_SOC_DAPM_MIXER("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0,
968 rt5651_sto1_adc_r_mix,
969 ARRAY_SIZE(rt5651_sto1_adc_r_mix)),
970 SND_SOC_DAPM_MIXER("Stereo2 ADC MIXL", SND_SOC_NOPM, 0, 0,
971 rt5651_sto2_adc_l_mix,
972 ARRAY_SIZE(rt5651_sto2_adc_l_mix)),
973 SND_SOC_DAPM_MIXER("Stereo2 ADC MIXR", SND_SOC_NOPM, 0, 0,
974 rt5651_sto2_adc_r_mix,
975 ARRAY_SIZE(rt5651_sto2_adc_r_mix)),
976
977 /* Digital Interface */
978 SND_SOC_DAPM_SUPPLY("I2S1", RT5651_PWR_DIG1,
979 RT5651_PWR_I2S1_BIT, 0, NULL, 0),
980 SND_SOC_DAPM_PGA("IF1 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
981 SND_SOC_DAPM_PGA("IF1 DAC1 L", SND_SOC_NOPM, 0, 0, NULL, 0),
982 SND_SOC_DAPM_PGA("IF1 DAC1 R", SND_SOC_NOPM, 0, 0, NULL, 0),
983 SND_SOC_DAPM_PGA("IF1 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
984 SND_SOC_DAPM_PGA("IF1 DAC2 L", SND_SOC_NOPM, 0, 0, NULL, 0),
985 SND_SOC_DAPM_PGA("IF1 DAC2 R", SND_SOC_NOPM, 0, 0, NULL, 0),
986 SND_SOC_DAPM_PGA("IF1 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
987 SND_SOC_DAPM_SUPPLY("I2S2", RT5651_PWR_DIG1,
988 RT5651_PWR_I2S2_BIT, 0, NULL, 0),
989 SND_SOC_DAPM_PGA("IF2 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
990 SND_SOC_DAPM_PGA("IF2 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
991 SND_SOC_DAPM_PGA("IF2 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
992 SND_SOC_DAPM_MUX("IF2 ADC", SND_SOC_NOPM, 0, 0,
993 &rt5651_if2_adc_src_mux),
994
995 /* Digital Interface Select */
996
997 SND_SOC_DAPM_MUX("PDM L Mux", RT5651_PDM_CTL,
998 RT5651_M_PDM_L_SFT, 1, &rt5651_pdm_l_mux),
999 SND_SOC_DAPM_MUX("PDM R Mux", RT5651_PDM_CTL,
1000 RT5651_M_PDM_R_SFT, 1, &rt5651_pdm_r_mux),
1001 /* Audio Interface */
1002 SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1003 SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
1004 SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
1005 SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1006
1007 /* Audio DSP */
1008 SND_SOC_DAPM_PGA("Audio DSP", SND_SOC_NOPM, 0, 0, NULL, 0),
1009
1010 /* Output Side */
1011 /* DAC mixer before sound effect */
1012 SND_SOC_DAPM_MIXER("DAC MIXL", SND_SOC_NOPM, 0, 0,
1013 rt5651_dac_l_mix, ARRAY_SIZE(rt5651_dac_l_mix)),
1014 SND_SOC_DAPM_MIXER("DAC MIXR", SND_SOC_NOPM, 0, 0,
1015 rt5651_dac_r_mix, ARRAY_SIZE(rt5651_dac_r_mix)),
1016
1017 /* DAC2 channel Mux */
1018 SND_SOC_DAPM_MUX("DAC L2 Mux", SND_SOC_NOPM, 0, 0, &rt5651_dac_l2_mux),
1019 SND_SOC_DAPM_MUX("DAC R2 Mux", SND_SOC_NOPM, 0, 0, &rt5651_dac_r2_mux),
1020 SND_SOC_DAPM_PGA("DAC L2 Volume", SND_SOC_NOPM, 0, 0, NULL, 0),
1021 SND_SOC_DAPM_PGA("DAC R2 Volume", SND_SOC_NOPM, 0, 0, NULL, 0),
1022
1023 SND_SOC_DAPM_SUPPLY("Stero1 DAC Power", RT5651_PWR_DIG2,
1024 RT5651_PWR_DAC_STO1_F_BIT, 0, NULL, 0),
1025 SND_SOC_DAPM_SUPPLY("Stero2 DAC Power", RT5651_PWR_DIG2,
1026 RT5651_PWR_DAC_STO2_F_BIT, 0, NULL, 0),
1027 /* DAC Mixer */
1028 SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
1029 rt5651_sto_dac_l_mix,
1030 ARRAY_SIZE(rt5651_sto_dac_l_mix)),
1031 SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
1032 rt5651_sto_dac_r_mix,
1033 ARRAY_SIZE(rt5651_sto_dac_r_mix)),
1034 SND_SOC_DAPM_MIXER("DD MIXL", SND_SOC_NOPM, 0, 0,
1035 rt5651_dd_dac_l_mix,
1036 ARRAY_SIZE(rt5651_dd_dac_l_mix)),
1037 SND_SOC_DAPM_MIXER("DD MIXR", SND_SOC_NOPM, 0, 0,
1038 rt5651_dd_dac_r_mix,
1039 ARRAY_SIZE(rt5651_dd_dac_r_mix)),
1040
1041 /* DACs */
1042 SND_SOC_DAPM_DAC("DAC L1", NULL, SND_SOC_NOPM, 0, 0),
1043 SND_SOC_DAPM_DAC("DAC R1", NULL, SND_SOC_NOPM, 0, 0),
1044 SND_SOC_DAPM_SUPPLY("DAC L1 Power", RT5651_PWR_DIG1,
1045 RT5651_PWR_DAC_L1_BIT, 0, NULL, 0),
1046 SND_SOC_DAPM_SUPPLY("DAC R1 Power", RT5651_PWR_DIG1,
1047 RT5651_PWR_DAC_R1_BIT, 0, NULL, 0),
1048 /* OUT Mixer */
1049 SND_SOC_DAPM_MIXER("OUT MIXL", RT5651_PWR_MIXER, RT5651_PWR_OM_L_BIT,
1050 0, rt5651_out_l_mix, ARRAY_SIZE(rt5651_out_l_mix)),
1051 SND_SOC_DAPM_MIXER("OUT MIXR", RT5651_PWR_MIXER, RT5651_PWR_OM_R_BIT,
1052 0, rt5651_out_r_mix, ARRAY_SIZE(rt5651_out_r_mix)),
1053 /* Ouput Volume */
1054 SND_SOC_DAPM_SWITCH("OUTVOL L", RT5651_PWR_VOL,
1055 RT5651_PWR_OV_L_BIT, 0, &outvol_l_control),
1056 SND_SOC_DAPM_SWITCH("OUTVOL R", RT5651_PWR_VOL,
1057 RT5651_PWR_OV_R_BIT, 0, &outvol_r_control),
1058 SND_SOC_DAPM_SWITCH("HPOVOL L", RT5651_PWR_VOL,
1059 RT5651_PWR_HV_L_BIT, 0, &hpovol_l_control),
1060 SND_SOC_DAPM_SWITCH("HPOVOL R", RT5651_PWR_VOL,
1061 RT5651_PWR_HV_R_BIT, 0, &hpovol_r_control),
1062 SND_SOC_DAPM_PGA("INL1", RT5651_PWR_VOL,
1063 RT5651_PWR_IN1_L_BIT, 0, NULL, 0),
1064 SND_SOC_DAPM_PGA("INR1", RT5651_PWR_VOL,
1065 RT5651_PWR_IN1_R_BIT, 0, NULL, 0),
1066 SND_SOC_DAPM_PGA("INL2", RT5651_PWR_VOL,
1067 RT5651_PWR_IN2_L_BIT, 0, NULL, 0),
1068 SND_SOC_DAPM_PGA("INR2", RT5651_PWR_VOL,
1069 RT5651_PWR_IN2_R_BIT, 0, NULL, 0),
1070 /* HPO/LOUT/Mono Mixer */
1071 SND_SOC_DAPM_MIXER("HPOL MIX", SND_SOC_NOPM, 0, 0,
1072 rt5651_hpo_mix, ARRAY_SIZE(rt5651_hpo_mix)),
1073 SND_SOC_DAPM_MIXER("HPOR MIX", SND_SOC_NOPM, 0, 0,
1074 rt5651_hpo_mix, ARRAY_SIZE(rt5651_hpo_mix)),
1075 SND_SOC_DAPM_SUPPLY("HP L Amp", RT5651_PWR_ANLG1,
1076 RT5651_PWR_HP_L_BIT, 0, NULL, 0),
1077 SND_SOC_DAPM_SUPPLY("HP R Amp", RT5651_PWR_ANLG1,
1078 RT5651_PWR_HP_R_BIT, 0, NULL, 0),
1079 SND_SOC_DAPM_MIXER("LOUT MIX", RT5651_PWR_ANLG1, RT5651_PWR_LM_BIT, 0,
1080 rt5651_lout_mix, ARRAY_SIZE(rt5651_lout_mix)),
1081
1082 SND_SOC_DAPM_SUPPLY("Amp Power", RT5651_PWR_ANLG1,
1083 RT5651_PWR_HA_BIT, 0, rt5651_amp_power_event,
1084 SND_SOC_DAPM_POST_PMU),
1085 SND_SOC_DAPM_PGA_S("HP Amp", 1, SND_SOC_NOPM, 0, 0, rt5651_hp_event,
1086 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
1087 SND_SOC_DAPM_SWITCH("HPO L Playback", SND_SOC_NOPM, 0, 0,
1088 &hpo_l_mute_control),
1089 SND_SOC_DAPM_SWITCH("HPO R Playback", SND_SOC_NOPM, 0, 0,
1090 &hpo_r_mute_control),
1091 SND_SOC_DAPM_SWITCH("LOUT L Playback", SND_SOC_NOPM, 0, 0,
1092 &lout_l_mute_control),
1093 SND_SOC_DAPM_SWITCH("LOUT R Playback", SND_SOC_NOPM, 0, 0,
1094 &lout_r_mute_control),
1095 SND_SOC_DAPM_POST("HP Post", rt5651_hp_post_event),
1096
1097 /* Output Lines */
1098 SND_SOC_DAPM_OUTPUT("HPOL"),
1099 SND_SOC_DAPM_OUTPUT("HPOR"),
1100 SND_SOC_DAPM_OUTPUT("LOUTL"),
1101 SND_SOC_DAPM_OUTPUT("LOUTR"),
1102 SND_SOC_DAPM_OUTPUT("PDML"),
1103 SND_SOC_DAPM_OUTPUT("PDMR"),
1104};
1105
1106static const struct snd_soc_dapm_route rt5651_dapm_routes[] = {
1107 {"Stero1 DAC Power", NULL, "STO1 DAC ASRC"},
1108 {"Stero2 DAC Power", NULL, "STO2 DAC ASRC"},
1109 {"I2S1", NULL, "I2S1 ASRC"},
1110 {"I2S2", NULL, "I2S2 ASRC"},
1111
1112 {"IN1P", NULL, "LDO"},
1113 {"IN2P", NULL, "LDO"},
1114 {"IN3P", NULL, "LDO"},
1115
1116 {"IN1P", NULL, "MIC1"},
1117 {"IN2P", NULL, "MIC2"},
1118 {"IN2N", NULL, "MIC2"},
1119 {"IN3P", NULL, "MIC3"},
1120
1121 {"BST1", NULL, "IN1P"},
1122 {"BST2", NULL, "IN2P"},
1123 {"BST2", NULL, "IN2N"},
1124 {"BST3", NULL, "IN3P"},
1125
1126 {"INL1 VOL", NULL, "IN2P"},
1127 {"INR1 VOL", NULL, "IN2N"},
1128
1129 {"RECMIXL", "INL1 Switch", "INL1 VOL"},
1130 {"RECMIXL", "BST3 Switch", "BST3"},
1131 {"RECMIXL", "BST2 Switch", "BST2"},
1132 {"RECMIXL", "BST1 Switch", "BST1"},
1133
1134 {"RECMIXR", "INR1 Switch", "INR1 VOL"},
1135 {"RECMIXR", "BST3 Switch", "BST3"},
1136 {"RECMIXR", "BST2 Switch", "BST2"},
1137 {"RECMIXR", "BST1 Switch", "BST1"},
1138
1139 {"ADC L", NULL, "RECMIXL"},
1140 {"ADC L", NULL, "ADC L Power"},
1141 {"ADC R", NULL, "RECMIXR"},
1142 {"ADC R", NULL, "ADC R Power"},
1143
1144 {"DMIC L1", NULL, "DMIC CLK"},
1145 {"DMIC R1", NULL, "DMIC CLK"},
1146
1147 {"Stereo1 ADC L2 Mux", "DMIC", "DMIC L1"},
1148 {"Stereo1 ADC L2 Mux", "DD MIX", "DD MIXL"},
1149 {"Stereo1 ADC L1 Mux", "ADC", "ADC L"},
1150 {"Stereo1 ADC L1 Mux", "DD MIX", "DD MIXL"},
1151
1152 {"Stereo1 ADC R1 Mux", "ADC", "ADC R"},
1153 {"Stereo1 ADC R1 Mux", "DD MIX", "DD MIXR"},
1154 {"Stereo1 ADC R2 Mux", "DMIC", "DMIC R1"},
1155 {"Stereo1 ADC R2 Mux", "DD MIX", "DD MIXR"},
1156
1157 {"Stereo2 ADC L2 Mux", "DMIC L", "DMIC L1"},
1158 {"Stereo2 ADC L2 Mux", "DD MIXL", "DD MIXL"},
1159 {"Stereo2 ADC L1 Mux", "DD MIXL", "DD MIXL"},
1160 {"Stereo2 ADC L1 Mux", "ADCL", "ADC L"},
1161
1162 {"Stereo2 ADC R1 Mux", "DD MIXR", "DD MIXR"},
1163 {"Stereo2 ADC R1 Mux", "ADCR", "ADC R"},
1164 {"Stereo2 ADC R2 Mux", "DMIC R", "DMIC R1"},
1165 {"Stereo2 ADC R2 Mux", "DD MIXR", "DD MIXR"},
1166
1167 {"Stereo1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux"},
1168 {"Stereo1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux"},
1169 {"Stereo1 ADC MIXL", NULL, "Stereo1 Filter"},
1170 {"Stereo1 Filter", NULL, "PLL1", is_sysclk_from_pll},
1171 {"Stereo1 Filter", NULL, "ADC ASRC"},
1172
1173 {"Stereo1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux"},
1174 {"Stereo1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux"},
1175 {"Stereo1 ADC MIXR", NULL, "Stereo1 Filter"},
1176
1177 {"Stereo2 ADC MIXL", "ADC1 Switch", "Stereo2 ADC L1 Mux"},
1178 {"Stereo2 ADC MIXL", "ADC2 Switch", "Stereo2 ADC L2 Mux"},
1179 {"Stereo2 ADC MIXL", NULL, "Stereo2 Filter"},
1180 {"Stereo2 Filter", NULL, "PLL1", is_sysclk_from_pll},
1181 {"Stereo2 Filter", NULL, "ADC ASRC"},
1182
1183 {"Stereo2 ADC MIXR", "ADC1 Switch", "Stereo2 ADC R1 Mux"},
1184 {"Stereo2 ADC MIXR", "ADC2 Switch", "Stereo2 ADC R2 Mux"},
1185 {"Stereo2 ADC MIXR", NULL, "Stereo2 Filter"},
1186
1187 {"IF1 ADC2", NULL, "Stereo2 ADC MIXL"},
1188 {"IF1 ADC2", NULL, "Stereo2 ADC MIXR"},
1189 {"IF1 ADC1", NULL, "Stereo1 ADC MIXL"},
1190 {"IF1 ADC1", NULL, "Stereo1 ADC MIXR"},
1191
1192 {"IF1 ADC1", NULL, "I2S1"},
1193
1194 {"IF2 ADC", "IF1 ADC1", "IF1 ADC1"},
1195 {"IF2 ADC", "IF1 ADC2", "IF1 ADC2"},
1196 {"IF2 ADC", NULL, "I2S2"},
1197
1198 {"AIF1TX", NULL, "IF1 ADC1"},
1199 {"AIF1TX", NULL, "IF1 ADC2"},
1200 {"AIF2TX", NULL, "IF2 ADC"},
1201
1202 {"IF1 DAC", NULL, "AIF1RX"},
1203 {"IF1 DAC", NULL, "I2S1"},
1204 {"IF2 DAC", NULL, "AIF2RX"},
1205 {"IF2 DAC", NULL, "I2S2"},
1206
1207 {"IF1 DAC1 L", NULL, "IF1 DAC"},
1208 {"IF1 DAC1 R", NULL, "IF1 DAC"},
1209 {"IF1 DAC2 L", NULL, "IF1 DAC"},
1210 {"IF1 DAC2 R", NULL, "IF1 DAC"},
1211 {"IF2 DAC L", NULL, "IF2 DAC"},
1212 {"IF2 DAC R", NULL, "IF2 DAC"},
1213
1214 {"DAC MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL"},
1215 {"DAC MIXL", "INF1 Switch", "IF1 DAC1 L"},
1216 {"DAC MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR"},
1217 {"DAC MIXR", "INF1 Switch", "IF1 DAC1 R"},
1218
1219 {"Audio DSP", NULL, "DAC MIXL"},
1220 {"Audio DSP", NULL, "DAC MIXR"},
1221
1222 {"DAC L2 Mux", "IF1", "IF1 DAC2 L"},
1223 {"DAC L2 Mux", "IF2", "IF2 DAC L"},
1224 {"DAC L2 Volume", NULL, "DAC L2 Mux"},
1225
1226 {"DAC R2 Mux", "IF1", "IF1 DAC2 R"},
1227 {"DAC R2 Mux", "IF2", "IF2 DAC R"},
1228 {"DAC R2 Volume", NULL, "DAC R2 Mux"},
1229
1230 {"Stereo DAC MIXL", "DAC L1 Switch", "Audio DSP"},
1231 {"Stereo DAC MIXL", "DAC L2 Switch", "DAC L2 Volume"},
1232 {"Stereo DAC MIXL", "DAC R1 Switch", "DAC MIXR"},
1233 {"Stereo DAC MIXL", NULL, "Stero1 DAC Power"},
1234 {"Stereo DAC MIXL", NULL, "Stero2 DAC Power"},
1235 {"Stereo DAC MIXR", "DAC R1 Switch", "Audio DSP"},
1236 {"Stereo DAC MIXR", "DAC R2 Switch", "DAC R2 Volume"},
1237 {"Stereo DAC MIXR", "DAC L1 Switch", "DAC MIXL"},
1238 {"Stereo DAC MIXR", NULL, "Stero1 DAC Power"},
1239 {"Stereo DAC MIXR", NULL, "Stero2 DAC Power"},
1240
1241 {"PDM L Mux", "Stereo DAC MIX", "Stereo DAC MIXL"},
1242 {"PDM L Mux", "DD MIX", "DAC MIXL"},
1243 {"PDM R Mux", "Stereo DAC MIX", "Stereo DAC MIXR"},
1244 {"PDM R Mux", "DD MIX", "DAC MIXR"},
1245
1246 {"DAC L1", NULL, "Stereo DAC MIXL"},
1247 {"DAC L1", NULL, "PLL1", is_sysclk_from_pll},
1248 {"DAC L1", NULL, "DAC L1 Power"},
1249 {"DAC R1", NULL, "Stereo DAC MIXR"},
1250 {"DAC R1", NULL, "PLL1", is_sysclk_from_pll},
1251 {"DAC R1", NULL, "DAC R1 Power"},
1252
1253 {"DD MIXL", "DAC L1 Switch", "DAC MIXL"},
1254 {"DD MIXL", "DAC L2 Switch", "DAC L2 Volume"},
1255 {"DD MIXL", "DAC R2 Switch", "DAC R2 Volume"},
1256 {"DD MIXL", NULL, "Stero2 DAC Power"},
1257
1258 {"DD MIXR", "DAC R1 Switch", "DAC MIXR"},
1259 {"DD MIXR", "DAC R2 Switch", "DAC R2 Volume"},
1260 {"DD MIXR", "DAC L2 Switch", "DAC L2 Volume"},
1261 {"DD MIXR", NULL, "Stero2 DAC Power"},
1262
1263 {"OUT MIXL", "BST1 Switch", "BST1"},
1264 {"OUT MIXL", "BST2 Switch", "BST2"},
1265 {"OUT MIXL", "INL1 Switch", "INL1 VOL"},
1266 {"OUT MIXL", "REC MIXL Switch", "RECMIXL"},
1267 {"OUT MIXL", "DAC L1 Switch", "DAC L1"},
1268
1269 {"OUT MIXR", "BST2 Switch", "BST2"},
1270 {"OUT MIXR", "BST1 Switch", "BST1"},
1271 {"OUT MIXR", "INR1 Switch", "INR1 VOL"},
1272 {"OUT MIXR", "REC MIXR Switch", "RECMIXR"},
1273 {"OUT MIXR", "DAC R1 Switch", "DAC R1"},
1274
1275 {"HPOVOL L", "Switch", "OUT MIXL"},
1276 {"HPOVOL R", "Switch", "OUT MIXR"},
1277 {"OUTVOL L", "Switch", "OUT MIXL"},
1278 {"OUTVOL R", "Switch", "OUT MIXR"},
1279
1280 {"HPOL MIX", "HPO MIX DAC1 Switch", "DAC L1"},
1281 {"HPOL MIX", "HPO MIX HPVOL Switch", "HPOVOL L"},
1282 {"HPOL MIX", NULL, "HP L Amp"},
1283 {"HPOR MIX", "HPO MIX DAC1 Switch", "DAC R1"},
1284 {"HPOR MIX", "HPO MIX HPVOL Switch", "HPOVOL R"},
1285 {"HPOR MIX", NULL, "HP R Amp"},
1286
1287 {"LOUT MIX", "DAC L1 Switch", "DAC L1"},
1288 {"LOUT MIX", "DAC R1 Switch", "DAC R1"},
1289 {"LOUT MIX", "OUTVOL L Switch", "OUTVOL L"},
1290 {"LOUT MIX", "OUTVOL R Switch", "OUTVOL R"},
1291
1292 {"HP Amp", NULL, "HPOL MIX"},
1293 {"HP Amp", NULL, "HPOR MIX"},
1294 {"HP Amp", NULL, "Amp Power"},
1295 {"HPO L Playback", "Switch", "HP Amp"},
1296 {"HPO R Playback", "Switch", "HP Amp"},
1297 {"HPOL", NULL, "HPO L Playback"},
1298 {"HPOR", NULL, "HPO R Playback"},
1299
1300 {"LOUT L Playback", "Switch", "LOUT MIX"},
1301 {"LOUT R Playback", "Switch", "LOUT MIX"},
1302 {"LOUTL", NULL, "LOUT L Playback"},
1303 {"LOUTL", NULL, "Amp Power"},
1304 {"LOUTR", NULL, "LOUT R Playback"},
1305 {"LOUTR", NULL, "Amp Power"},
1306
1307 {"PDML", NULL, "PDM L Mux"},
1308 {"PDMR", NULL, "PDM R Mux"},
1309};
1310
Bard Liao40bc18a2014-04-16 19:20:46 +08001311static int rt5651_hw_params(struct snd_pcm_substream *substream,
1312 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
1313{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001314 struct snd_soc_component *component = dai->component;
1315 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +08001316 unsigned int val_len = 0, val_clk, mask_clk;
1317 int pre_div, bclk_ms, frame_size;
1318
1319 rt5651->lrck[dai->id] = params_rate(params);
Oder Chioud92950e2014-05-20 15:01:55 +08001320 pre_div = rl6231_get_clk_info(rt5651->sysclk, rt5651->lrck[dai->id]);
Bard Liao40bc18a2014-04-16 19:20:46 +08001321
1322 if (pre_div < 0) {
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001323 dev_err(component->dev, "Unsupported clock setting\n");
Bard Liao40bc18a2014-04-16 19:20:46 +08001324 return -EINVAL;
1325 }
1326 frame_size = snd_soc_params_to_frame_size(params);
1327 if (frame_size < 0) {
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001328 dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
Bard Liao40bc18a2014-04-16 19:20:46 +08001329 return -EINVAL;
1330 }
1331 bclk_ms = frame_size > 32 ? 1 : 0;
1332 rt5651->bclk[dai->id] = rt5651->lrck[dai->id] * (32 << bclk_ms);
1333
1334 dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
1335 rt5651->bclk[dai->id], rt5651->lrck[dai->id]);
1336 dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
1337 bclk_ms, pre_div, dai->id);
1338
Mark Brown794f33d2014-07-31 12:33:41 +01001339 switch (params_width(params)) {
1340 case 16:
Bard Liao40bc18a2014-04-16 19:20:46 +08001341 break;
Mark Brown794f33d2014-07-31 12:33:41 +01001342 case 20:
Bard Liao40bc18a2014-04-16 19:20:46 +08001343 val_len |= RT5651_I2S_DL_20;
1344 break;
Mark Brown794f33d2014-07-31 12:33:41 +01001345 case 24:
Bard Liao40bc18a2014-04-16 19:20:46 +08001346 val_len |= RT5651_I2S_DL_24;
1347 break;
Mark Brown794f33d2014-07-31 12:33:41 +01001348 case 8:
Bard Liao40bc18a2014-04-16 19:20:46 +08001349 val_len |= RT5651_I2S_DL_8;
1350 break;
1351 default:
1352 return -EINVAL;
1353 }
1354
1355 switch (dai->id) {
1356 case RT5651_AIF1:
1357 mask_clk = RT5651_I2S_PD1_MASK;
1358 val_clk = pre_div << RT5651_I2S_PD1_SFT;
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001359 snd_soc_component_update_bits(component, RT5651_I2S1_SDP,
Bard Liao40bc18a2014-04-16 19:20:46 +08001360 RT5651_I2S_DL_MASK, val_len);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001361 snd_soc_component_update_bits(component, RT5651_ADDA_CLK1, mask_clk, val_clk);
Bard Liao40bc18a2014-04-16 19:20:46 +08001362 break;
1363 case RT5651_AIF2:
1364 mask_clk = RT5651_I2S_BCLK_MS2_MASK | RT5651_I2S_PD2_MASK;
1365 val_clk = pre_div << RT5651_I2S_PD2_SFT;
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001366 snd_soc_component_update_bits(component, RT5651_I2S2_SDP,
Bard Liao40bc18a2014-04-16 19:20:46 +08001367 RT5651_I2S_DL_MASK, val_len);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001368 snd_soc_component_update_bits(component, RT5651_ADDA_CLK1, mask_clk, val_clk);
Bard Liao40bc18a2014-04-16 19:20:46 +08001369 break;
1370 default:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001371 dev_err(component->dev, "Wrong dai->id: %d\n", dai->id);
Bard Liao40bc18a2014-04-16 19:20:46 +08001372 return -EINVAL;
1373 }
1374
1375 return 0;
1376}
1377
1378static int rt5651_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
1379{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001380 struct snd_soc_component *component = dai->component;
1381 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +08001382 unsigned int reg_val = 0;
1383
1384 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1385 case SND_SOC_DAIFMT_CBM_CFM:
1386 rt5651->master[dai->id] = 1;
1387 break;
1388 case SND_SOC_DAIFMT_CBS_CFS:
1389 reg_val |= RT5651_I2S_MS_S;
1390 rt5651->master[dai->id] = 0;
1391 break;
1392 default:
1393 return -EINVAL;
1394 }
1395
1396 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
1397 case SND_SOC_DAIFMT_NB_NF:
1398 break;
1399 case SND_SOC_DAIFMT_IB_NF:
1400 reg_val |= RT5651_I2S_BP_INV;
1401 break;
1402 default:
1403 return -EINVAL;
1404 }
1405
1406 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1407 case SND_SOC_DAIFMT_I2S:
1408 break;
1409 case SND_SOC_DAIFMT_LEFT_J:
1410 reg_val |= RT5651_I2S_DF_LEFT;
1411 break;
1412 case SND_SOC_DAIFMT_DSP_A:
1413 reg_val |= RT5651_I2S_DF_PCM_A;
1414 break;
1415 case SND_SOC_DAIFMT_DSP_B:
1416 reg_val |= RT5651_I2S_DF_PCM_B;
1417 break;
1418 default:
1419 return -EINVAL;
1420 }
1421
1422 switch (dai->id) {
1423 case RT5651_AIF1:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001424 snd_soc_component_update_bits(component, RT5651_I2S1_SDP,
Bard Liao40bc18a2014-04-16 19:20:46 +08001425 RT5651_I2S_MS_MASK | RT5651_I2S_BP_MASK |
1426 RT5651_I2S_DF_MASK, reg_val);
1427 break;
1428 case RT5651_AIF2:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001429 snd_soc_component_update_bits(component, RT5651_I2S2_SDP,
Bard Liao40bc18a2014-04-16 19:20:46 +08001430 RT5651_I2S_MS_MASK | RT5651_I2S_BP_MASK |
1431 RT5651_I2S_DF_MASK, reg_val);
1432 break;
1433 default:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001434 dev_err(component->dev, "Wrong dai->id: %d\n", dai->id);
Bard Liao40bc18a2014-04-16 19:20:46 +08001435 return -EINVAL;
1436 }
1437 return 0;
1438}
1439
1440static int rt5651_set_dai_sysclk(struct snd_soc_dai *dai,
1441 int clk_id, unsigned int freq, int dir)
1442{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001443 struct snd_soc_component *component = dai->component;
1444 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +08001445 unsigned int reg_val = 0;
1446
1447 if (freq == rt5651->sysclk && clk_id == rt5651->sysclk_src)
1448 return 0;
1449
1450 switch (clk_id) {
1451 case RT5651_SCLK_S_MCLK:
1452 reg_val |= RT5651_SCLK_SRC_MCLK;
1453 break;
1454 case RT5651_SCLK_S_PLL1:
1455 reg_val |= RT5651_SCLK_SRC_PLL1;
1456 break;
1457 case RT5651_SCLK_S_RCCLK:
1458 reg_val |= RT5651_SCLK_SRC_RCCLK;
1459 break;
1460 default:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001461 dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
Bard Liao40bc18a2014-04-16 19:20:46 +08001462 return -EINVAL;
1463 }
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001464 snd_soc_component_update_bits(component, RT5651_GLB_CLK,
Bard Liao40bc18a2014-04-16 19:20:46 +08001465 RT5651_SCLK_SRC_MASK, reg_val);
1466 rt5651->sysclk = freq;
1467 rt5651->sysclk_src = clk_id;
1468
1469 dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
1470
1471 return 0;
1472}
1473
Bard Liao40bc18a2014-04-16 19:20:46 +08001474static int rt5651_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
1475 unsigned int freq_in, unsigned int freq_out)
1476{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001477 struct snd_soc_component *component = dai->component;
1478 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Oder Chiou71c7a2d2014-05-20 15:01:54 +08001479 struct rl6231_pll_code pll_code;
Bard Liao40bc18a2014-04-16 19:20:46 +08001480 int ret;
1481
1482 if (source == rt5651->pll_src && freq_in == rt5651->pll_in &&
1483 freq_out == rt5651->pll_out)
1484 return 0;
1485
1486 if (!freq_in || !freq_out) {
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001487 dev_dbg(component->dev, "PLL disabled\n");
Bard Liao40bc18a2014-04-16 19:20:46 +08001488
1489 rt5651->pll_in = 0;
1490 rt5651->pll_out = 0;
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001491 snd_soc_component_update_bits(component, RT5651_GLB_CLK,
Bard Liao40bc18a2014-04-16 19:20:46 +08001492 RT5651_SCLK_SRC_MASK, RT5651_SCLK_SRC_MCLK);
1493 return 0;
1494 }
1495
1496 switch (source) {
1497 case RT5651_PLL1_S_MCLK:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001498 snd_soc_component_update_bits(component, RT5651_GLB_CLK,
Bard Liao40bc18a2014-04-16 19:20:46 +08001499 RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_MCLK);
1500 break;
1501 case RT5651_PLL1_S_BCLK1:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001502 snd_soc_component_update_bits(component, RT5651_GLB_CLK,
Bard Liao40bc18a2014-04-16 19:20:46 +08001503 RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_BCLK1);
1504 break;
1505 case RT5651_PLL1_S_BCLK2:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001506 snd_soc_component_update_bits(component, RT5651_GLB_CLK,
Bard Liao40bc18a2014-04-16 19:20:46 +08001507 RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_BCLK2);
1508 break;
1509 default:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001510 dev_err(component->dev, "Unknown PLL source %d\n", source);
Bard Liao40bc18a2014-04-16 19:20:46 +08001511 return -EINVAL;
1512 }
1513
Oder Chiou71c7a2d2014-05-20 15:01:54 +08001514 ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
Bard Liao40bc18a2014-04-16 19:20:46 +08001515 if (ret < 0) {
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001516 dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
Bard Liao40bc18a2014-04-16 19:20:46 +08001517 return ret;
1518 }
1519
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001520 dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
Oder Chiou71c7a2d2014-05-20 15:01:54 +08001521 pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
1522 pll_code.n_code, pll_code.k_code);
Bard Liao40bc18a2014-04-16 19:20:46 +08001523
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001524 snd_soc_component_write(component, RT5651_PLL_CTRL1,
Oder Chiou71c7a2d2014-05-20 15:01:54 +08001525 pll_code.n_code << RT5651_PLL_N_SFT | pll_code.k_code);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001526 snd_soc_component_write(component, RT5651_PLL_CTRL2,
Oder Chiou71c7a2d2014-05-20 15:01:54 +08001527 (pll_code.m_bp ? 0 : pll_code.m_code) << RT5651_PLL_M_SFT |
1528 pll_code.m_bp << RT5651_PLL_M_BP_SFT);
Bard Liao40bc18a2014-04-16 19:20:46 +08001529
1530 rt5651->pll_in = freq_in;
1531 rt5651->pll_out = freq_out;
1532 rt5651->pll_src = source;
1533
1534 return 0;
1535}
1536
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001537static int rt5651_set_bias_level(struct snd_soc_component *component,
Bard Liao40bc18a2014-04-16 19:20:46 +08001538 enum snd_soc_bias_level level)
1539{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001540 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001541
Bard Liao40bc18a2014-04-16 19:20:46 +08001542 switch (level) {
1543 case SND_SOC_BIAS_PREPARE:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001544 if (SND_SOC_BIAS_STANDBY == snd_soc_component_get_bias_level(component)) {
1545 snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
Bard Liao40bc18a2014-04-16 19:20:46 +08001546 RT5651_PWR_VREF1 | RT5651_PWR_MB |
1547 RT5651_PWR_BG | RT5651_PWR_VREF2,
1548 RT5651_PWR_VREF1 | RT5651_PWR_MB |
1549 RT5651_PWR_BG | RT5651_PWR_VREF2);
1550 usleep_range(10000, 15000);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001551 snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
Bard Liao40bc18a2014-04-16 19:20:46 +08001552 RT5651_PWR_FV1 | RT5651_PWR_FV2,
1553 RT5651_PWR_FV1 | RT5651_PWR_FV2);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001554 snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
Bard Liao40bc18a2014-04-16 19:20:46 +08001555 RT5651_PWR_LDO_DVO_MASK,
1556 RT5651_PWR_LDO_DVO_1_2V);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001557 snd_soc_component_update_bits(component, RT5651_D_MISC, 0x1, 0x1);
1558 if (snd_soc_component_read32(component, RT5651_PLL_MODE_1) & 0x9200)
1559 snd_soc_component_update_bits(component, RT5651_D_MISC,
Bard Liao40bc18a2014-04-16 19:20:46 +08001560 0xc00, 0xc00);
1561 }
1562 break;
1563
1564 case SND_SOC_BIAS_STANDBY:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001565 snd_soc_component_write(component, RT5651_D_MISC, 0x0010);
1566 snd_soc_component_write(component, RT5651_PWR_DIG1, 0x0000);
1567 snd_soc_component_write(component, RT5651_PWR_DIG2, 0x0000);
1568 snd_soc_component_write(component, RT5651_PWR_VOL, 0x0000);
1569 snd_soc_component_write(component, RT5651_PWR_MIXER, 0x0000);
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001570 if (rt5651->jd_src) {
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001571 snd_soc_component_write(component, RT5651_PWR_ANLG2, 0x0204);
1572 snd_soc_component_write(component, RT5651_PWR_ANLG1, 0x0002);
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001573 } else {
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001574 snd_soc_component_write(component, RT5651_PWR_ANLG1, 0x0000);
1575 snd_soc_component_write(component, RT5651_PWR_ANLG2, 0x0000);
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001576 }
Bard Liao40bc18a2014-04-16 19:20:46 +08001577 break;
1578
1579 default:
1580 break;
1581 }
Bard Liao40bc18a2014-04-16 19:20:46 +08001582
1583 return 0;
1584}
1585
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001586static int rt5651_probe(struct snd_soc_component *component)
Bard Liao40bc18a2014-04-16 19:20:46 +08001587{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001588 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
1589 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Bard Liao40bc18a2014-04-16 19:20:46 +08001590
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001591 rt5651->component = component;
Bard Liao40bc18a2014-04-16 19:20:46 +08001592
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001593 snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
Bard Liao40bc18a2014-04-16 19:20:46 +08001594 RT5651_PWR_VREF1 | RT5651_PWR_MB |
1595 RT5651_PWR_BG | RT5651_PWR_VREF2,
1596 RT5651_PWR_VREF1 | RT5651_PWR_MB |
1597 RT5651_PWR_BG | RT5651_PWR_VREF2);
1598 usleep_range(10000, 15000);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001599 snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
Bard Liao40bc18a2014-04-16 19:20:46 +08001600 RT5651_PWR_FV1 | RT5651_PWR_FV2,
1601 RT5651_PWR_FV1 | RT5651_PWR_FV2);
1602
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001603 snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
Bard Liao40bc18a2014-04-16 19:20:46 +08001604
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001605 if (rt5651->jd_src) {
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001606 snd_soc_dapm_force_enable_pin(dapm, "JD Power");
1607 snd_soc_dapm_force_enable_pin(dapm, "LDO");
1608 snd_soc_dapm_sync(dapm);
1609
1610 regmap_update_bits(rt5651->regmap, RT5651_MICBIAS,
1611 0x38, 0x38);
1612 }
1613
Bard Liao40bc18a2014-04-16 19:20:46 +08001614 return 0;
1615}
1616
1617#ifdef CONFIG_PM
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001618static int rt5651_suspend(struct snd_soc_component *component)
Bard Liao40bc18a2014-04-16 19:20:46 +08001619{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001620 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +08001621
1622 regcache_cache_only(rt5651->regmap, true);
1623 regcache_mark_dirty(rt5651->regmap);
1624 return 0;
1625}
1626
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001627static int rt5651_resume(struct snd_soc_component *component)
Bard Liao40bc18a2014-04-16 19:20:46 +08001628{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001629 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Bard Liao40bc18a2014-04-16 19:20:46 +08001630
1631 regcache_cache_only(rt5651->regmap, false);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001632 snd_soc_component_cache_sync(component);
Bard Liao40bc18a2014-04-16 19:20:46 +08001633
1634 return 0;
1635}
1636#else
1637#define rt5651_suspend NULL
1638#define rt5651_resume NULL
1639#endif
1640
1641#define RT5651_STEREO_RATES SNDRV_PCM_RATE_8000_96000
1642#define RT5651_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
1643 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
1644
Mark Brown871c1312014-04-18 20:02:06 +01001645static const struct snd_soc_dai_ops rt5651_aif_dai_ops = {
Bard Liao40bc18a2014-04-16 19:20:46 +08001646 .hw_params = rt5651_hw_params,
1647 .set_fmt = rt5651_set_dai_fmt,
1648 .set_sysclk = rt5651_set_dai_sysclk,
1649 .set_pll = rt5651_set_dai_pll,
1650};
1651
Mark Brown871c1312014-04-18 20:02:06 +01001652static struct snd_soc_dai_driver rt5651_dai[] = {
Bard Liao40bc18a2014-04-16 19:20:46 +08001653 {
1654 .name = "rt5651-aif1",
1655 .id = RT5651_AIF1,
1656 .playback = {
1657 .stream_name = "AIF1 Playback",
1658 .channels_min = 1,
1659 .channels_max = 2,
1660 .rates = RT5651_STEREO_RATES,
1661 .formats = RT5651_FORMATS,
1662 },
1663 .capture = {
1664 .stream_name = "AIF1 Capture",
1665 .channels_min = 1,
1666 .channels_max = 2,
1667 .rates = RT5651_STEREO_RATES,
1668 .formats = RT5651_FORMATS,
1669 },
1670 .ops = &rt5651_aif_dai_ops,
1671 },
1672 {
1673 .name = "rt5651-aif2",
1674 .id = RT5651_AIF2,
1675 .playback = {
1676 .stream_name = "AIF2 Playback",
1677 .channels_min = 1,
1678 .channels_max = 2,
1679 .rates = RT5651_STEREO_RATES,
1680 .formats = RT5651_FORMATS,
1681 },
1682 .capture = {
1683 .stream_name = "AIF2 Capture",
1684 .channels_min = 1,
1685 .channels_max = 2,
1686 .rates = RT5651_STEREO_RATES,
1687 .formats = RT5651_FORMATS,
1688 },
1689 .ops = &rt5651_aif_dai_ops,
1690 },
1691};
1692
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001693static const struct snd_soc_component_driver soc_component_dev_rt5651 = {
1694 .probe = rt5651_probe,
1695 .suspend = rt5651_suspend,
1696 .resume = rt5651_resume,
1697 .set_bias_level = rt5651_set_bias_level,
1698 .controls = rt5651_snd_controls,
1699 .num_controls = ARRAY_SIZE(rt5651_snd_controls),
1700 .dapm_widgets = rt5651_dapm_widgets,
1701 .num_dapm_widgets = ARRAY_SIZE(rt5651_dapm_widgets),
1702 .dapm_routes = rt5651_dapm_routes,
1703 .num_dapm_routes = ARRAY_SIZE(rt5651_dapm_routes),
1704 .use_pmdown_time = 1,
1705 .endianness = 1,
1706 .non_legacy_dai_naming = 1,
Bard Liao40bc18a2014-04-16 19:20:46 +08001707};
1708
1709static const struct regmap_config rt5651_regmap = {
1710 .reg_bits = 8,
1711 .val_bits = 16,
1712
1713 .max_register = RT5651_DEVICE_ID + 1 + (ARRAY_SIZE(rt5651_ranges) *
1714 RT5651_PR_SPACING),
1715 .volatile_reg = rt5651_volatile_register,
1716 .readable_reg = rt5651_readable_register,
1717
1718 .cache_type = REGCACHE_RBTREE,
1719 .reg_defaults = rt5651_reg,
1720 .num_reg_defaults = ARRAY_SIZE(rt5651_reg),
1721 .ranges = rt5651_ranges,
1722 .num_ranges = ARRAY_SIZE(rt5651_ranges),
1723};
1724
Bard Liao3ae08dc2015-12-23 18:24:09 +08001725#if defined(CONFIG_OF)
1726static const struct of_device_id rt5651_of_match[] = {
1727 { .compatible = "realtek,rt5651", },
1728 {},
1729};
1730MODULE_DEVICE_TABLE(of, rt5651_of_match);
1731#endif
1732
1733#ifdef CONFIG_ACPI
1734static const struct acpi_device_id rt5651_acpi_match[] = {
1735 { "10EC5651", 0 },
1736 { },
1737};
1738MODULE_DEVICE_TABLE(acpi, rt5651_acpi_match);
1739#endif
1740
Bard Liao40bc18a2014-04-16 19:20:46 +08001741static const struct i2c_device_id rt5651_i2c_id[] = {
1742 { "rt5651", 0 },
1743 { }
1744};
1745MODULE_DEVICE_TABLE(i2c, rt5651_i2c_id);
1746
Carlo Caioneb4435132017-10-20 12:18:58 +01001747static int rt5651_quirk_cb(const struct dmi_system_id *id)
1748{
1749 rt5651_quirk = (unsigned long) id->driver_data;
1750 return 1;
1751}
1752
1753static const struct dmi_system_id rt5651_quirk_table[] = {
Carlo Caionef85353fdd2017-10-20 12:18:59 +01001754 {
1755 .callback = rt5651_quirk_cb,
1756 .matches = {
1757 DMI_MATCH(DMI_SYS_VENDOR, "KIANO"),
1758 DMI_MATCH(DMI_PRODUCT_NAME, "KIANO SlimNote 14.2"),
1759 },
1760 .driver_data = (unsigned long *) RT5651_JD1_1,
1761 },
Carlo Caioneb4435132017-10-20 12:18:58 +01001762 {}
1763};
1764
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001765static irqreturn_t rt5651_irq(int irq, void *data)
1766{
1767 struct rt5651_priv *rt5651 = data;
1768
1769 queue_delayed_work(system_power_efficient_wq,
1770 &rt5651->jack_detect_work, msecs_to_jiffies(250));
1771
1772 return IRQ_HANDLED;
1773}
1774
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001775static int rt5651_jack_detect(struct snd_soc_component *component, int jack_insert)
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001776{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001777 struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001778 int jack_type;
1779
1780 if (jack_insert) {
1781 snd_soc_dapm_force_enable_pin(dapm, "LDO");
1782 snd_soc_dapm_sync(dapm);
1783
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001784 snd_soc_component_update_bits(component, RT5651_MICBIAS,
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001785 RT5651_MIC1_OVCD_MASK |
1786 RT5651_MIC1_OVTH_MASK |
1787 RT5651_PWR_CLK12M_MASK |
1788 RT5651_PWR_MB_MASK,
1789 RT5651_MIC1_OVCD_EN |
1790 RT5651_MIC1_OVTH_600UA |
1791 RT5651_PWR_MB_PU |
1792 RT5651_PWR_CLK12M_PU);
1793 msleep(100);
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001794 if (snd_soc_component_read32(component, RT5651_IRQ_CTRL2) & RT5651_MB1_OC_CLR)
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001795 jack_type = SND_JACK_HEADPHONE;
1796 else
1797 jack_type = SND_JACK_HEADSET;
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001798 snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001799 RT5651_MB1_OC_CLR, 0);
1800 } else { /* jack out */
1801 jack_type = 0;
1802
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001803 snd_soc_component_update_bits(component, RT5651_MICBIAS,
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001804 RT5651_MIC1_OVCD_MASK,
1805 RT5651_MIC1_OVCD_DIS);
1806 }
1807
1808 return jack_type;
1809}
1810
1811static void rt5651_jack_detect_work(struct work_struct *work)
1812{
1813 struct rt5651_priv *rt5651 =
1814 container_of(work, struct rt5651_priv, jack_detect_work.work);
1815
1816 int report, val = 0;
1817
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001818 if (!rt5651->component)
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001819 return;
1820
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001821 switch (rt5651->jd_src) {
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001822 case RT5651_JD1_1:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001823 val = snd_soc_component_read32(rt5651->component, RT5651_INT_IRQ_ST) & 0x1000;
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001824 break;
1825 case RT5651_JD1_2:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001826 val = snd_soc_component_read32(rt5651->component, RT5651_INT_IRQ_ST) & 0x2000;
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001827 break;
1828 case RT5651_JD2:
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001829 val = snd_soc_component_read32(rt5651->component, RT5651_INT_IRQ_ST) & 0x4000;
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001830 break;
1831 default:
1832 break;
1833 }
1834
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001835 report = rt5651_jack_detect(rt5651->component, !val);
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001836
1837 snd_soc_jack_report(rt5651->hp_jack, report, SND_JACK_HEADSET);
1838}
1839
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001840int rt5651_set_jack_detect(struct snd_soc_component *component,
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001841 struct snd_soc_jack *hp_jack)
1842{
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001843 struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001844
1845 rt5651->hp_jack = hp_jack;
1846 rt5651_irq(0, rt5651);
1847
1848 return 0;
1849}
1850EXPORT_SYMBOL_GPL(rt5651_set_jack_detect);
1851
Bard Liao40bc18a2014-04-16 19:20:46 +08001852static int rt5651_i2c_probe(struct i2c_client *i2c,
1853 const struct i2c_device_id *id)
1854{
Bard Liao40bc18a2014-04-16 19:20:46 +08001855 struct rt5651_priv *rt5651;
1856 int ret;
1857
1858 rt5651 = devm_kzalloc(&i2c->dev, sizeof(*rt5651),
1859 GFP_KERNEL);
1860 if (NULL == rt5651)
1861 return -ENOMEM;
1862
1863 i2c_set_clientdata(i2c, rt5651);
1864
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001865 dmi_check_system(rt5651_quirk_table);
1866 rt5651->jd_src = RT5651_JD_MAP(rt5651_quirk);
Bard Liao40bc18a2014-04-16 19:20:46 +08001867
1868 rt5651->regmap = devm_regmap_init_i2c(i2c, &rt5651_regmap);
1869 if (IS_ERR(rt5651->regmap)) {
1870 ret = PTR_ERR(rt5651->regmap);
1871 dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
1872 ret);
1873 return ret;
1874 }
1875
1876 regmap_read(rt5651->regmap, RT5651_DEVICE_ID, &ret);
1877 if (ret != RT5651_DEVICE_ID_VALUE) {
1878 dev_err(&i2c->dev,
Jarkko Nikula469444f2015-06-25 13:58:59 +03001879 "Device with ID register %#x is not rt5651\n", ret);
Bard Liao40bc18a2014-04-16 19:20:46 +08001880 return -ENODEV;
1881 }
1882
1883 regmap_write(rt5651->regmap, RT5651_RESET, 0);
1884
1885 ret = regmap_register_patch(rt5651->regmap, init_list,
1886 ARRAY_SIZE(init_list));
1887 if (ret != 0)
1888 dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
1889
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001890 if (device_property_read_bool(&i2c->dev, "realtek,in2-differential"))
Bard Liao40bc18a2014-04-16 19:20:46 +08001891 regmap_update_bits(rt5651->regmap, RT5651_IN1_IN2,
1892 RT5651_IN_DF2, RT5651_IN_DF2);
1893
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001894 if (device_property_read_bool(&i2c->dev, "realtek,dmic-en"))
Bard Liao40bc18a2014-04-16 19:20:46 +08001895 regmap_update_bits(rt5651->regmap, RT5651_GPIO_CTRL1,
1896 RT5651_GP2_PIN_MASK, RT5651_GP2_PIN_DMIC1_SCL);
1897
1898 rt5651->hp_mute = 1;
1899
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001900 if (rt5651->jd_src) {
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001901
1902 /* IRQ output on GPIO1 */
1903 regmap_update_bits(rt5651->regmap, RT5651_GPIO_CTRL1,
1904 RT5651_GP1_PIN_MASK, RT5651_GP1_PIN_IRQ);
1905
Hans de Goede54e3a3a2018-02-25 11:46:42 +01001906 switch (rt5651->jd_src) {
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001907 case RT5651_JD1_1:
1908 regmap_update_bits(rt5651->regmap, RT5651_JD_CTRL2,
1909 RT5651_JD_TRG_SEL_MASK,
1910 RT5651_JD_TRG_SEL_JD1_1);
1911 regmap_update_bits(rt5651->regmap, RT5651_IRQ_CTRL1,
1912 RT5651_JD1_1_IRQ_EN,
1913 RT5651_JD1_1_IRQ_EN);
1914 break;
1915 case RT5651_JD1_2:
1916 regmap_update_bits(rt5651->regmap, RT5651_JD_CTRL2,
1917 RT5651_JD_TRG_SEL_MASK,
1918 RT5651_JD_TRG_SEL_JD1_2);
1919 regmap_update_bits(rt5651->regmap, RT5651_IRQ_CTRL1,
1920 RT5651_JD1_2_IRQ_EN,
1921 RT5651_JD1_2_IRQ_EN);
1922 break;
1923 case RT5651_JD2:
1924 regmap_update_bits(rt5651->regmap, RT5651_JD_CTRL2,
1925 RT5651_JD_TRG_SEL_MASK,
1926 RT5651_JD_TRG_SEL_JD2);
1927 regmap_update_bits(rt5651->regmap, RT5651_IRQ_CTRL1,
1928 RT5651_JD2_IRQ_EN,
1929 RT5651_JD2_IRQ_EN);
1930 break;
1931 case RT5651_JD_NULL:
1932 break;
1933 default:
1934 dev_warn(&i2c->dev, "Currently only JD1_1 / JD1_2 / JD2 are supported\n");
1935 break;
1936 }
1937 }
1938
1939 INIT_DELAYED_WORK(&rt5651->jack_detect_work, rt5651_jack_detect_work);
1940
1941 if (i2c->irq) {
1942 ret = devm_request_threaded_irq(&i2c->dev, i2c->irq, NULL,
1943 rt5651_irq,
1944 IRQF_TRIGGER_RISING |
1945 IRQF_TRIGGER_FALLING |
1946 IRQF_ONESHOT, "rt5651", rt5651);
1947 if (ret) {
1948 dev_err(&i2c->dev, "Failed to reguest IRQ: %d\n", ret);
1949 return ret;
1950 }
1951 }
1952
Kuninori Morimoto17b52012018-01-29 03:44:39 +00001953 ret = devm_snd_soc_register_component(&i2c->dev,
1954 &soc_component_dev_rt5651,
Bard Liao40bc18a2014-04-16 19:20:46 +08001955 rt5651_dai, ARRAY_SIZE(rt5651_dai));
1956
1957 return ret;
1958}
1959
1960static int rt5651_i2c_remove(struct i2c_client *i2c)
1961{
Carlo Caione80bbe4a2017-10-20 12:18:55 +01001962 struct rt5651_priv *rt5651 = i2c_get_clientdata(i2c);
1963
1964 cancel_delayed_work_sync(&rt5651->jack_detect_work);
Bard Liao40bc18a2014-04-16 19:20:46 +08001965
1966 return 0;
1967}
1968
Mark Brown871c1312014-04-18 20:02:06 +01001969static struct i2c_driver rt5651_i2c_driver = {
Bard Liao40bc18a2014-04-16 19:20:46 +08001970 .driver = {
1971 .name = "rt5651",
Bard Liao3ae08dc2015-12-23 18:24:09 +08001972 .acpi_match_table = ACPI_PTR(rt5651_acpi_match),
1973 .of_match_table = of_match_ptr(rt5651_of_match),
Bard Liao40bc18a2014-04-16 19:20:46 +08001974 },
1975 .probe = rt5651_i2c_probe,
1976 .remove = rt5651_i2c_remove,
1977 .id_table = rt5651_i2c_id,
1978};
1979module_i2c_driver(rt5651_i2c_driver);
1980
1981MODULE_DESCRIPTION("ASoC RT5651 driver");
1982MODULE_AUTHOR("Bard Liao <bardliao@realtek.com>");
1983MODULE_LICENSE("GPL v2");