blob: 7d66dfb34af75176707770db0e926a7f02b7e86e [file] [log] [blame]
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +09001/*
2 * Copyright (C) 2016 Socionext Inc.
3 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/stddef.h>
17
18#include "clk-uniphier.h"
19
Masahiro Yamadae66d57a2017-07-26 12:34:35 +090020#define UNIPHIER_LD4_SYS_CLK_SD \
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +090021 UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 8), \
22 UNIPHIER_CLK_FACTOR("sd-133m", -1, "vpll27a", 1, 2)
23
24#define UNIPHIER_PRO5_SYS_CLK_SD \
25 UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 12), \
26 UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 18)
27
28#define UNIPHIER_LD20_SYS_CLK_SD \
29 UNIPHIER_CLK_FACTOR("sd-200m", -1, "spll", 1, 10), \
30 UNIPHIER_CLK_FACTOR("sd-133m", -1, "spll", 1, 15)
31
Masahiro Yamada72d0d862017-06-21 00:06:03 +090032/* Denali driver requires clk_x rate (clk: 50MHz, clk_x & ecc_clk: 200MHz) */
Masahiro Yamadae66d57a2017-07-26 12:34:35 +090033#define UNIPHIER_LD4_SYS_CLK_NAND(idx) \
Masahiro Yamada72d0d862017-06-21 00:06:03 +090034 UNIPHIER_CLK_FACTOR("nand-200m", -1, "spll", 1, 8), \
35 UNIPHIER_CLK_GATE("nand", (idx), "nand-200m", 0x2104, 2)
36
37#define UNIPHIER_PRO5_SYS_CLK_NAND(idx) \
38 UNIPHIER_CLK_FACTOR("nand-200m", -1, "spll", 1, 12), \
39 UNIPHIER_CLK_GATE("nand", (idx), "nand-200m", 0x2104, 2)
Masahiro Yamada19771622017-01-28 22:27:00 +090040
41#define UNIPHIER_LD11_SYS_CLK_NAND(idx) \
Masahiro Yamada72d0d862017-06-21 00:06:03 +090042 UNIPHIER_CLK_FACTOR("nand-200m", -1, "spll", 1, 10), \
43 UNIPHIER_CLK_GATE("nand", (idx), "nand-200m", 0x210c, 0)
Masahiro Yamada19771622017-01-28 22:27:00 +090044
Masahiro Yamada2a353222017-01-28 22:27:01 +090045#define UNIPHIER_LD11_SYS_CLK_EMMC(idx) \
46 UNIPHIER_CLK_GATE("emmc", (idx), NULL, 0x210c, 2)
47
Masahiro Yamadae66d57a2017-07-26 12:34:35 +090048#define UNIPHIER_LD4_SYS_CLK_STDMAC(idx) \
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +090049 UNIPHIER_CLK_GATE("stdmac", (idx), NULL, 0x2104, 10)
50
51#define UNIPHIER_LD11_SYS_CLK_STDMAC(idx) \
52 UNIPHIER_CLK_GATE("stdmac", (idx), NULL, 0x210c, 8)
53
54#define UNIPHIER_PRO4_SYS_CLK_GIO(idx) \
55 UNIPHIER_CLK_GATE("gio", (idx), NULL, 0x2104, 6)
56
57#define UNIPHIER_PRO4_SYS_CLK_USB3(idx, ch) \
58 UNIPHIER_CLK_GATE("usb3" #ch, (idx), NULL, 0x2104, 16 + (ch))
59
Katsuhiro Suzukiafeb0792018-03-08 17:23:32 +090060#define UNIPHIER_PRO4_SYS_CLK_AIO(idx) \
61 UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 8), \
62 UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2104, 13)
63
64#define UNIPHIER_PRO5_SYS_CLK_AIO(idx) \
65 UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 12), \
66 UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2104, 13)
67
Katsuhiro Suzukie3dd2052017-08-10 16:23:45 +090068#define UNIPHIER_LD11_SYS_CLK_AIO(idx) \
69 UNIPHIER_CLK_FACTOR("aio-io200m", -1, "spll", 1, 10), \
70 UNIPHIER_CLK_GATE("aio", (idx), "aio-io200m", 0x2108, 0)
71
72#define UNIPHIER_LD11_SYS_CLK_EVEA(idx) \
73 UNIPHIER_CLK_FACTOR("evea-io100m", -1, "spll", 1, 20), \
74 UNIPHIER_CLK_GATE("evea", (idx), "evea-io100m", 0x2108, 1)
75
Katsuhiro Suzuki6c264412017-08-10 16:23:46 +090076#define UNIPHIER_LD11_SYS_CLK_EXIV(idx) \
77 UNIPHIER_CLK_FACTOR("exiv-io200m", -1, "spll", 1, 10), \
78 UNIPHIER_CLK_GATE("exiv", (idx), "exiv-io200m", 0x2110, 2)
79
Kunihiko Hayashi99599892017-08-28 18:57:23 +090080#define UNIPHIER_PRO4_SYS_CLK_ETHER(idx) \
81 UNIPHIER_CLK_GATE("ether", (idx), NULL, 0x2104, 12)
82
83#define UNIPHIER_LD11_SYS_CLK_ETHER(idx) \
84 UNIPHIER_CLK_GATE("ether", (idx), NULL, 0x210c, 6)
85
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +090086const struct uniphier_clk_data uniphier_ld4_sys_clk_data[] = {
87 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 65, 1), /* 1597.44 MHz */
88 UNIPHIER_CLK_FACTOR("upll", -1, "ref", 6000, 512), /* 288 MHz */
89 UNIPHIER_CLK_FACTOR("a2pll", -1, "ref", 24, 1), /* 589.824 MHz */
90 UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 5625, 512), /* 270 MHz */
91 UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 16),
92 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
Masahiro Yamadae66d57a2017-07-26 12:34:35 +090093 UNIPHIER_LD4_SYS_CLK_NAND(2),
94 UNIPHIER_LD4_SYS_CLK_SD,
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +090095 UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
Masahiro Yamadae66d57a2017-07-26 12:34:35 +090096 UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +090097 { /* sentinel */ }
98};
99
100const struct uniphier_clk_data uniphier_pro4_sys_clk_data[] = {
101 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */
102 UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */
103 UNIPHIER_CLK_FACTOR("a2pll", -1, "upll", 256, 125), /* 589.824 MHz */
104 UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
105 UNIPHIER_CLK_FACTOR("uart", 0, "a2pll", 1, 8),
106 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 32),
Masahiro Yamadae66d57a2017-07-26 12:34:35 +0900107 UNIPHIER_LD4_SYS_CLK_NAND(2),
108 UNIPHIER_LD4_SYS_CLK_SD,
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900109 UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
Kunihiko Hayashi99599892017-08-28 18:57:23 +0900110 UNIPHIER_PRO4_SYS_CLK_ETHER(6),
Masahiro Yamadae66d57a2017-07-26 12:34:35 +0900111 UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, MIO, RLE */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900112 UNIPHIER_PRO4_SYS_CLK_GIO(12), /* Ether, SATA, USB3 */
113 UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
114 UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
Kunihiko Hayashi54e1f7e2018-03-30 18:44:13 +0900115 UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 18),
116 UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x2104, 19),
Katsuhiro Suzukiafeb0792018-03-08 17:23:32 +0900117 UNIPHIER_PRO4_SYS_CLK_AIO(40),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900118 { /* sentinel */ }
119};
120
121const struct uniphier_clk_data uniphier_sld8_sys_clk_data[] = {
122 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 64, 1), /* 1600 MHz */
123 UNIPHIER_CLK_FACTOR("upll", -1, "ref", 288, 25), /* 288 MHz */
124 UNIPHIER_CLK_FACTOR("vpll27a", -1, "ref", 270, 25), /* 270 MHz */
125 UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 20),
126 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 16),
Masahiro Yamadae66d57a2017-07-26 12:34:35 +0900127 UNIPHIER_LD4_SYS_CLK_NAND(2),
128 UNIPHIER_LD4_SYS_CLK_SD,
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900129 UNIPHIER_CLK_FACTOR("usb2", -1, "upll", 1, 12),
Masahiro Yamadae66d57a2017-07-26 12:34:35 +0900130 UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* Ether, HSC, MIO */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900131 { /* sentinel */ }
132};
133
134const struct uniphier_clk_data uniphier_pro5_sys_clk_data[] = {
135 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 120, 1), /* 2400 MHz */
136 UNIPHIER_CLK_FACTOR("dapll1", -1, "ref", 128, 1), /* 2560 MHz */
Masahiro Yamada67affb72017-10-05 11:32:59 +0900137 UNIPHIER_CLK_FACTOR("dapll2", -1, "dapll1", 144, 125), /* 2949.12 MHz */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900138 UNIPHIER_CLK_FACTOR("uart", 0, "dapll2", 1, 40),
139 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48),
Masahiro Yamada72d0d862017-06-21 00:06:03 +0900140 UNIPHIER_PRO5_SYS_CLK_NAND(2),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900141 UNIPHIER_PRO5_SYS_CLK_SD,
Masahiro Yamadae66d57a2017-07-26 12:34:35 +0900142 UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900143 UNIPHIER_PRO4_SYS_CLK_GIO(12), /* PCIe, USB3 */
144 UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
145 UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
Kunihiko Hayashi2e277ef2018-03-30 18:44:12 +0900146 UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x2108, 2),
Katsuhiro Suzukiafeb0792018-03-08 17:23:32 +0900147 UNIPHIER_PRO5_SYS_CLK_AIO(40),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900148 { /* sentinel */ }
149};
150
151const struct uniphier_clk_data uniphier_pxs2_sys_clk_data[] = {
152 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 96, 1), /* 2400 MHz */
153 UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 27),
154 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 48),
Masahiro Yamada72d0d862017-06-21 00:06:03 +0900155 UNIPHIER_PRO5_SYS_CLK_NAND(2),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900156 UNIPHIER_PRO5_SYS_CLK_SD,
Kunihiko Hayashi99599892017-08-28 18:57:23 +0900157 UNIPHIER_PRO4_SYS_CLK_ETHER(6),
Masahiro Yamadae66d57a2017-07-26 12:34:35 +0900158 UNIPHIER_LD4_SYS_CLK_STDMAC(8), /* HSC, RLE */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900159 /* GIO is always clock-enabled: no function for 0x2104 bit6 */
160 UNIPHIER_PRO4_SYS_CLK_USB3(14, 0),
161 UNIPHIER_PRO4_SYS_CLK_USB3(15, 1),
162 /* The document mentions 0x2104 bit 18, but not functional */
163 UNIPHIER_CLK_GATE("usb30-phy", 16, NULL, 0x2104, 19),
164 UNIPHIER_CLK_GATE("usb31-phy", 20, NULL, 0x2104, 20),
Kunihiko Hayashi54e1f7e2018-03-30 18:44:13 +0900165 UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x2104, 22),
Katsuhiro Suzukiafeb0792018-03-08 17:23:32 +0900166 UNIPHIER_PRO5_SYS_CLK_AIO(40),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900167 { /* sentinel */ }
168};
169
170const struct uniphier_clk_data uniphier_ld11_sys_clk_data[] = {
Masahiro Yamada1221ae22016-12-07 10:32:33 +0900171 UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 392, 5), /* 1960 MHz */
172 UNIPHIER_CLK_FACTOR("mpll", -1, "ref", 64, 1), /* 1600 MHz */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900173 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */
Masahiro Yamada1221ae22016-12-07 10:32:33 +0900174 UNIPHIER_CLK_FACTOR("vspll", -1, "ref", 80, 1), /* 2000 MHz */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900175 UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34),
176 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40),
Masahiro Yamada19771622017-01-28 22:27:00 +0900177 UNIPHIER_LD11_SYS_CLK_NAND(2),
Masahiro Yamada2a353222017-01-28 22:27:01 +0900178 UNIPHIER_LD11_SYS_CLK_EMMC(4),
179 /* Index 5 reserved for eMMC PHY */
Kunihiko Hayashi99599892017-08-28 18:57:23 +0900180 UNIPHIER_LD11_SYS_CLK_ETHER(6),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900181 UNIPHIER_LD11_SYS_CLK_STDMAC(8), /* HSC, MIO */
182 UNIPHIER_CLK_FACTOR("usb2", -1, "ref", 24, 25),
Katsuhiro Suzukie3dd2052017-08-10 16:23:45 +0900183 UNIPHIER_LD11_SYS_CLK_AIO(40),
184 UNIPHIER_LD11_SYS_CLK_EVEA(41),
Katsuhiro Suzuki6c264412017-08-10 16:23:46 +0900185 UNIPHIER_LD11_SYS_CLK_EXIV(42),
Masahiro Yamada1221ae22016-12-07 10:32:33 +0900186 /* CPU gears */
187 UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8),
188 UNIPHIER_CLK_DIV4("mpll", 2, 3, 4, 8),
189 UNIPHIER_CLK_DIV3("spll", 3, 4, 8),
190 /* Note: both gear1 and gear4 are spll/4. This is not a bug. */
191 UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8,
192 "cpll/2", "spll/4", "cpll/3", "spll/3",
193 "spll/4", "spll/8", "cpll/4", "cpll/8"),
194 UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8,
195 "mpll/2", "spll/4", "mpll/3", "spll/3",
196 "spll/4", "spll/8", "mpll/4", "mpll/8"),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900197 { /* sentinel */ }
198};
199
200const struct uniphier_clk_data uniphier_ld20_sys_clk_data[] = {
Masahiro Yamada1221ae22016-12-07 10:32:33 +0900201 UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 88, 1), /* ARM: 2200 MHz */
202 UNIPHIER_CLK_FACTOR("gppll", -1, "ref", 52, 1), /* Mali: 1300 MHz */
203 UNIPHIER_CLK_FACTOR("mpll", -1, "ref", 64, 1), /* Codec: 1600 MHz */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900204 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */
Masahiro Yamada1221ae22016-12-07 10:32:33 +0900205 UNIPHIER_CLK_FACTOR("s2pll", -1, "ref", 88, 1), /* IPP: 2200 MHz */
206 UNIPHIER_CLK_FACTOR("vppll", -1, "ref", 504, 5), /* 2520 MHz */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900207 UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34),
208 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40),
Masahiro Yamada19771622017-01-28 22:27:00 +0900209 UNIPHIER_LD11_SYS_CLK_NAND(2),
Masahiro Yamada2a353222017-01-28 22:27:01 +0900210 UNIPHIER_LD11_SYS_CLK_EMMC(4),
211 /* Index 5 reserved for eMMC PHY */
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900212 UNIPHIER_LD20_SYS_CLK_SD,
Kunihiko Hayashi99599892017-08-28 18:57:23 +0900213 UNIPHIER_LD11_SYS_CLK_ETHER(6),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900214 UNIPHIER_LD11_SYS_CLK_STDMAC(8), /* HSC */
215 /* GIO is always clock-enabled: no function for 0x210c bit5 */
216 /*
217 * clock for USB Link is enabled by the logic "OR" of bit 14 and bit 15.
218 * We do not use bit 15 here.
219 */
220 UNIPHIER_CLK_GATE("usb30", 14, NULL, 0x210c, 14),
221 UNIPHIER_CLK_GATE("usb30-phy0", 16, NULL, 0x210c, 12),
222 UNIPHIER_CLK_GATE("usb30-phy1", 17, NULL, 0x210c, 13),
Kunihiko Hayashi2e277ef2018-03-30 18:44:12 +0900223 UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 4),
Katsuhiro Suzukie3dd2052017-08-10 16:23:45 +0900224 UNIPHIER_LD11_SYS_CLK_AIO(40),
225 UNIPHIER_LD11_SYS_CLK_EVEA(41),
Katsuhiro Suzuki6c264412017-08-10 16:23:46 +0900226 UNIPHIER_LD11_SYS_CLK_EXIV(42),
Masahiro Yamada1221ae22016-12-07 10:32:33 +0900227 /* CPU gears */
228 UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8),
229 UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8),
230 UNIPHIER_CLK_DIV4("s2pll", 2, 3, 4, 8),
231 UNIPHIER_CLK_CPUGEAR("cpu-ca72", 32, 0x8000, 0xf, 8,
232 "cpll/2", "spll/2", "cpll/3", "spll/3",
233 "spll/4", "spll/8", "cpll/4", "cpll/8"),
234 UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8,
235 "cpll/2", "spll/2", "cpll/3", "spll/3",
236 "spll/4", "spll/8", "cpll/4", "cpll/8"),
237 UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8,
238 "s2pll/2", "spll/2", "s2pll/3", "spll/3",
239 "spll/4", "spll/8", "s2pll/4", "s2pll/8"),
Masahiro Yamada7f4d3b52016-09-16 16:40:04 +0900240 { /* sentinel */ }
241};
Masahiro Yamada736de652017-08-31 21:03:36 +0900242
243const struct uniphier_clk_data uniphier_pxs3_sys_clk_data[] = {
244 UNIPHIER_CLK_FACTOR("cpll", -1, "ref", 104, 1), /* ARM: 2600 MHz */
245 UNIPHIER_CLK_FACTOR("spll", -1, "ref", 80, 1), /* 2000 MHz */
246 UNIPHIER_CLK_FACTOR("s2pll", -1, "ref", 88, 1), /* IPP: 2400 MHz */
247 UNIPHIER_CLK_FACTOR("uart", 0, "spll", 1, 34),
248 UNIPHIER_CLK_FACTOR("i2c", 1, "spll", 1, 40),
249 UNIPHIER_LD20_SYS_CLK_SD,
250 UNIPHIER_LD11_SYS_CLK_NAND(2),
251 UNIPHIER_LD11_SYS_CLK_EMMC(4),
Kunihiko Hayashic2fd8752018-03-23 14:11:41 +0900252 UNIPHIER_CLK_GATE("ether0", 6, NULL, 0x210c, 9),
253 UNIPHIER_CLK_GATE("ether1", 7, NULL, 0x210c, 10),
Masahiro Yamadadb9d79f2017-10-13 21:54:46 +0900254 UNIPHIER_CLK_GATE("usb30", 12, NULL, 0x210c, 4), /* =GIO0 */
255 UNIPHIER_CLK_GATE("usb31-0", 13, NULL, 0x210c, 5), /* =GIO1 */
256 UNIPHIER_CLK_GATE("usb31-1", 14, NULL, 0x210c, 6), /* =GIO1-1 */
Masahiro Yamada736de652017-08-31 21:03:36 +0900257 UNIPHIER_CLK_GATE("usb30-phy0", 16, NULL, 0x210c, 16),
258 UNIPHIER_CLK_GATE("usb30-phy1", 17, NULL, 0x210c, 18),
259 UNIPHIER_CLK_GATE("usb30-phy2", 18, NULL, 0x210c, 20),
260 UNIPHIER_CLK_GATE("usb31-phy0", 20, NULL, 0x210c, 17),
261 UNIPHIER_CLK_GATE("usb31-phy1", 21, NULL, 0x210c, 19),
Kunihiko Hayashi2e277ef2018-03-30 18:44:12 +0900262 UNIPHIER_CLK_GATE("pcie", 24, NULL, 0x210c, 3),
Kunihiko Hayashi54e1f7e2018-03-30 18:44:13 +0900263 UNIPHIER_CLK_GATE("sata0", 28, NULL, 0x210c, 7),
264 UNIPHIER_CLK_GATE("sata1", 29, NULL, 0x210c, 8),
265 UNIPHIER_CLK_GATE("sata-phy", 30, NULL, 0x210c, 21),
Masahiro Yamada736de652017-08-31 21:03:36 +0900266 /* CPU gears */
267 UNIPHIER_CLK_DIV4("cpll", 2, 3, 4, 8),
268 UNIPHIER_CLK_DIV4("spll", 2, 3, 4, 8),
269 UNIPHIER_CLK_DIV4("s2pll", 2, 3, 4, 8),
270 UNIPHIER_CLK_CPUGEAR("cpu-ca53", 33, 0x8080, 0xf, 8,
271 "cpll/2", "spll/2", "cpll/3", "spll/3",
272 "spll/4", "spll/8", "cpll/4", "cpll/8"),
273 UNIPHIER_CLK_CPUGEAR("cpu-ipp", 34, 0x8100, 0xf, 8,
274 "s2pll/2", "spll/2", "s2pll/3", "spll/3",
275 "spll/4", "spll/8", "s2pll/4", "s2pll/8"),
276 { /* sentinel */ }
277};