blob: b00002f1c590854f8c5d918f839ab6d54bfbc00d [file] [log] [blame]
Thierry Reding5f60ed02013-02-28 08:08:01 +01001/*
2 * Copyright (C) 2013 Avionic Design GmbH
3 * Copyright (C) 2013 NVIDIA Corporation
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
11#include <linux/host1x.h>
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030012#include <linux/iommu.h>
Thierry Reding5f60ed02013-02-28 08:08:01 +010013#include <linux/module.h>
14#include <linux/platform_device.h>
Stephen Warrenca480802013-11-06 16:20:54 -070015#include <linux/reset.h>
Thierry Reding306a7f92014-07-17 13:17:24 +020016
Thierry Reding72323982014-07-11 13:19:06 +020017#include <soc/tegra/pmc.h>
Thierry Reding5f60ed02013-02-28 08:08:01 +010018
19#include "drm.h"
20#include "gem.h"
21#include "gr3d.h"
22
23struct gr3d {
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030024 struct iommu_group *group;
Thierry Reding5f60ed02013-02-28 08:08:01 +010025 struct tegra_drm_client client;
26 struct host1x_channel *channel;
27 struct clk *clk_secondary;
28 struct clk *clk;
Stephen Warrenca480802013-11-06 16:20:54 -070029 struct reset_control *rst_secondary;
30 struct reset_control *rst;
Thierry Reding5f60ed02013-02-28 08:08:01 +010031
32 DECLARE_BITMAP(addr_regs, GR3D_NUM_REGS);
33};
34
35static inline struct gr3d *to_gr3d(struct tegra_drm_client *client)
36{
37 return container_of(client, struct gr3d, client);
38}
39
40static int gr3d_init(struct host1x_client *client)
41{
42 struct tegra_drm_client *drm = host1x_to_drm_client(client);
Thierry Reding9910f5c2014-05-22 09:57:15 +020043 struct drm_device *dev = dev_get_drvdata(client->parent);
Thierry Reding977386a2013-10-28 10:23:11 +010044 unsigned long flags = HOST1X_SYNCPT_HAS_BASE;
Thierry Reding5f60ed02013-02-28 08:08:01 +010045 struct gr3d *gr3d = to_gr3d(drm);
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030046 int err;
Thierry Reding5f60ed02013-02-28 08:08:01 +010047
48 gr3d->channel = host1x_channel_request(client->dev);
49 if (!gr3d->channel)
50 return -ENOMEM;
51
Thierry Reding617dd7c2017-08-30 12:48:31 +020052 client->syncpts[0] = host1x_syncpt_request(client, flags);
Thierry Reding5f60ed02013-02-28 08:08:01 +010053 if (!client->syncpts[0]) {
Thierry Reding230630b2018-05-04 15:08:49 +020054 err = -ENOMEM;
55 dev_err(client->dev, "failed to request syncpoint: %d\n", err);
56 goto put;
Thierry Reding5f60ed02013-02-28 08:08:01 +010057 }
58
Thierry Reding0c407de2018-05-04 15:02:24 +020059 gr3d->group = host1x_client_iommu_attach(client, false);
60 if (IS_ERR(gr3d->group)) {
61 err = PTR_ERR(gr3d->group);
62 dev_err(client->dev, "failed to attach to domain: %d\n", err);
63 goto free;
Dmitry Osipenkoc9ac5212018-05-04 02:47:21 +030064 }
65
Thierry Reding230630b2018-05-04 15:08:49 +020066 err = tegra_drm_register_client(dev->dev_private, drm);
67 if (err < 0) {
68 dev_err(client->dev, "failed to register client: %d\n", err);
69 goto detach;
70 }
71
72 return 0;
73
74detach:
Thierry Reding0c407de2018-05-04 15:02:24 +020075 host1x_client_iommu_detach(client, gr3d->group);
Thierry Reding230630b2018-05-04 15:08:49 +020076free:
77 host1x_syncpt_free(client->syncpts[0]);
78put:
79 host1x_channel_put(gr3d->channel);
80 return err;
Thierry Reding5f60ed02013-02-28 08:08:01 +010081}
82
83static int gr3d_exit(struct host1x_client *client)
84{
85 struct tegra_drm_client *drm = host1x_to_drm_client(client);
Thierry Reding9910f5c2014-05-22 09:57:15 +020086 struct drm_device *dev = dev_get_drvdata(client->parent);
Thierry Reding5f60ed02013-02-28 08:08:01 +010087 struct gr3d *gr3d = to_gr3d(drm);
88 int err;
89
Thierry Reding9910f5c2014-05-22 09:57:15 +020090 err = tegra_drm_unregister_client(dev->dev_private, drm);
Thierry Reding5f60ed02013-02-28 08:08:01 +010091 if (err < 0)
92 return err;
93
Thierry Reding0c407de2018-05-04 15:02:24 +020094 host1x_client_iommu_detach(client, gr3d->group);
Thierry Reding5f60ed02013-02-28 08:08:01 +010095 host1x_syncpt_free(client->syncpts[0]);
Mikko Perttunen8474b022017-06-15 02:18:42 +030096 host1x_channel_put(gr3d->channel);
Thierry Reding5f60ed02013-02-28 08:08:01 +010097
98 return 0;
99}
100
101static const struct host1x_client_ops gr3d_client_ops = {
102 .init = gr3d_init,
103 .exit = gr3d_exit,
104};
105
106static int gr3d_open_channel(struct tegra_drm_client *client,
107 struct tegra_drm_context *context)
108{
109 struct gr3d *gr3d = to_gr3d(client);
110
111 context->channel = host1x_channel_get(gr3d->channel);
112 if (!context->channel)
113 return -ENOMEM;
114
115 return 0;
116}
117
118static void gr3d_close_channel(struct tegra_drm_context *context)
119{
120 host1x_channel_put(context->channel);
121}
122
123static int gr3d_is_addr_reg(struct device *dev, u32 class, u32 offset)
124{
125 struct gr3d *gr3d = dev_get_drvdata(dev);
126
127 switch (class) {
128 case HOST1X_CLASS_HOST1X:
129 if (offset == 0x2b)
130 return 1;
131
132 break;
133
134 case HOST1X_CLASS_GR3D:
135 if (offset >= GR3D_NUM_REGS)
136 break;
137
138 if (test_bit(offset, gr3d->addr_regs))
139 return 1;
140
141 break;
142 }
143
144 return 0;
145}
146
147static const struct tegra_drm_client_ops gr3d_ops = {
148 .open_channel = gr3d_open_channel,
149 .close_channel = gr3d_close_channel,
150 .is_addr_reg = gr3d_is_addr_reg,
151 .submit = tegra_drm_submit,
152};
153
154static const struct of_device_id tegra_gr3d_match[] = {
155 { .compatible = "nvidia,tegra114-gr3d" },
156 { .compatible = "nvidia,tegra30-gr3d" },
157 { .compatible = "nvidia,tegra20-gr3d" },
158 { }
159};
Stephen Warrenef707282014-06-18 16:21:55 -0600160MODULE_DEVICE_TABLE(of, tegra_gr3d_match);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100161
162static const u32 gr3d_addr_regs[] = {
163 GR3D_IDX_ATTRIBUTE( 0),
164 GR3D_IDX_ATTRIBUTE( 1),
165 GR3D_IDX_ATTRIBUTE( 2),
166 GR3D_IDX_ATTRIBUTE( 3),
167 GR3D_IDX_ATTRIBUTE( 4),
168 GR3D_IDX_ATTRIBUTE( 5),
169 GR3D_IDX_ATTRIBUTE( 6),
170 GR3D_IDX_ATTRIBUTE( 7),
171 GR3D_IDX_ATTRIBUTE( 8),
172 GR3D_IDX_ATTRIBUTE( 9),
173 GR3D_IDX_ATTRIBUTE(10),
174 GR3D_IDX_ATTRIBUTE(11),
175 GR3D_IDX_ATTRIBUTE(12),
176 GR3D_IDX_ATTRIBUTE(13),
177 GR3D_IDX_ATTRIBUTE(14),
178 GR3D_IDX_ATTRIBUTE(15),
179 GR3D_IDX_INDEX_BASE,
180 GR3D_QR_ZTAG_ADDR,
181 GR3D_QR_CTAG_ADDR,
182 GR3D_QR_CZ_ADDR,
183 GR3D_TEX_TEX_ADDR( 0),
184 GR3D_TEX_TEX_ADDR( 1),
185 GR3D_TEX_TEX_ADDR( 2),
186 GR3D_TEX_TEX_ADDR( 3),
187 GR3D_TEX_TEX_ADDR( 4),
188 GR3D_TEX_TEX_ADDR( 5),
189 GR3D_TEX_TEX_ADDR( 6),
190 GR3D_TEX_TEX_ADDR( 7),
191 GR3D_TEX_TEX_ADDR( 8),
192 GR3D_TEX_TEX_ADDR( 9),
193 GR3D_TEX_TEX_ADDR(10),
194 GR3D_TEX_TEX_ADDR(11),
195 GR3D_TEX_TEX_ADDR(12),
196 GR3D_TEX_TEX_ADDR(13),
197 GR3D_TEX_TEX_ADDR(14),
198 GR3D_TEX_TEX_ADDR(15),
199 GR3D_DW_MEMORY_OUTPUT_ADDRESS,
200 GR3D_GLOBAL_SURFADDR( 0),
201 GR3D_GLOBAL_SURFADDR( 1),
202 GR3D_GLOBAL_SURFADDR( 2),
203 GR3D_GLOBAL_SURFADDR( 3),
204 GR3D_GLOBAL_SURFADDR( 4),
205 GR3D_GLOBAL_SURFADDR( 5),
206 GR3D_GLOBAL_SURFADDR( 6),
207 GR3D_GLOBAL_SURFADDR( 7),
208 GR3D_GLOBAL_SURFADDR( 8),
209 GR3D_GLOBAL_SURFADDR( 9),
210 GR3D_GLOBAL_SURFADDR(10),
211 GR3D_GLOBAL_SURFADDR(11),
212 GR3D_GLOBAL_SURFADDR(12),
213 GR3D_GLOBAL_SURFADDR(13),
214 GR3D_GLOBAL_SURFADDR(14),
215 GR3D_GLOBAL_SURFADDR(15),
216 GR3D_GLOBAL_SPILLSURFADDR,
217 GR3D_GLOBAL_SURFOVERADDR( 0),
218 GR3D_GLOBAL_SURFOVERADDR( 1),
219 GR3D_GLOBAL_SURFOVERADDR( 2),
220 GR3D_GLOBAL_SURFOVERADDR( 3),
221 GR3D_GLOBAL_SURFOVERADDR( 4),
222 GR3D_GLOBAL_SURFOVERADDR( 5),
223 GR3D_GLOBAL_SURFOVERADDR( 6),
224 GR3D_GLOBAL_SURFOVERADDR( 7),
225 GR3D_GLOBAL_SURFOVERADDR( 8),
226 GR3D_GLOBAL_SURFOVERADDR( 9),
227 GR3D_GLOBAL_SURFOVERADDR(10),
228 GR3D_GLOBAL_SURFOVERADDR(11),
229 GR3D_GLOBAL_SURFOVERADDR(12),
230 GR3D_GLOBAL_SURFOVERADDR(13),
231 GR3D_GLOBAL_SURFOVERADDR(14),
232 GR3D_GLOBAL_SURFOVERADDR(15),
233 GR3D_GLOBAL_SAMP01SURFADDR( 0),
234 GR3D_GLOBAL_SAMP01SURFADDR( 1),
235 GR3D_GLOBAL_SAMP01SURFADDR( 2),
236 GR3D_GLOBAL_SAMP01SURFADDR( 3),
237 GR3D_GLOBAL_SAMP01SURFADDR( 4),
238 GR3D_GLOBAL_SAMP01SURFADDR( 5),
239 GR3D_GLOBAL_SAMP01SURFADDR( 6),
240 GR3D_GLOBAL_SAMP01SURFADDR( 7),
241 GR3D_GLOBAL_SAMP01SURFADDR( 8),
242 GR3D_GLOBAL_SAMP01SURFADDR( 9),
243 GR3D_GLOBAL_SAMP01SURFADDR(10),
244 GR3D_GLOBAL_SAMP01SURFADDR(11),
245 GR3D_GLOBAL_SAMP01SURFADDR(12),
246 GR3D_GLOBAL_SAMP01SURFADDR(13),
247 GR3D_GLOBAL_SAMP01SURFADDR(14),
248 GR3D_GLOBAL_SAMP01SURFADDR(15),
249 GR3D_GLOBAL_SAMP23SURFADDR( 0),
250 GR3D_GLOBAL_SAMP23SURFADDR( 1),
251 GR3D_GLOBAL_SAMP23SURFADDR( 2),
252 GR3D_GLOBAL_SAMP23SURFADDR( 3),
253 GR3D_GLOBAL_SAMP23SURFADDR( 4),
254 GR3D_GLOBAL_SAMP23SURFADDR( 5),
255 GR3D_GLOBAL_SAMP23SURFADDR( 6),
256 GR3D_GLOBAL_SAMP23SURFADDR( 7),
257 GR3D_GLOBAL_SAMP23SURFADDR( 8),
258 GR3D_GLOBAL_SAMP23SURFADDR( 9),
259 GR3D_GLOBAL_SAMP23SURFADDR(10),
260 GR3D_GLOBAL_SAMP23SURFADDR(11),
261 GR3D_GLOBAL_SAMP23SURFADDR(12),
262 GR3D_GLOBAL_SAMP23SURFADDR(13),
263 GR3D_GLOBAL_SAMP23SURFADDR(14),
264 GR3D_GLOBAL_SAMP23SURFADDR(15),
265};
266
267static int gr3d_probe(struct platform_device *pdev)
268{
269 struct device_node *np = pdev->dev.of_node;
270 struct host1x_syncpt **syncpts;
271 struct gr3d *gr3d;
272 unsigned int i;
273 int err;
274
275 gr3d = devm_kzalloc(&pdev->dev, sizeof(*gr3d), GFP_KERNEL);
276 if (!gr3d)
277 return -ENOMEM;
278
279 syncpts = devm_kzalloc(&pdev->dev, sizeof(*syncpts), GFP_KERNEL);
280 if (!syncpts)
281 return -ENOMEM;
282
283 gr3d->clk = devm_clk_get(&pdev->dev, NULL);
284 if (IS_ERR(gr3d->clk)) {
285 dev_err(&pdev->dev, "cannot get clock\n");
286 return PTR_ERR(gr3d->clk);
287 }
288
Stephen Warrenca480802013-11-06 16:20:54 -0700289 gr3d->rst = devm_reset_control_get(&pdev->dev, "3d");
290 if (IS_ERR(gr3d->rst)) {
291 dev_err(&pdev->dev, "cannot get reset\n");
292 return PTR_ERR(gr3d->rst);
293 }
294
Thierry Reding5f60ed02013-02-28 08:08:01 +0100295 if (of_device_is_compatible(np, "nvidia,tegra30-gr3d")) {
296 gr3d->clk_secondary = devm_clk_get(&pdev->dev, "3d2");
Christophe Jaillet87ba3e12016-07-03 08:18:57 +0200297 if (IS_ERR(gr3d->clk_secondary)) {
Thierry Reding5f60ed02013-02-28 08:08:01 +0100298 dev_err(&pdev->dev, "cannot get secondary clock\n");
Christophe Jaillet87ba3e12016-07-03 08:18:57 +0200299 return PTR_ERR(gr3d->clk_secondary);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100300 }
Stephen Warrenca480802013-11-06 16:20:54 -0700301
302 gr3d->rst_secondary = devm_reset_control_get(&pdev->dev,
303 "3d2");
304 if (IS_ERR(gr3d->rst_secondary)) {
305 dev_err(&pdev->dev, "cannot get secondary reset\n");
306 return PTR_ERR(gr3d->rst_secondary);
307 }
Thierry Reding5f60ed02013-02-28 08:08:01 +0100308 }
309
Stephen Warren80b28792013-11-06 15:45:46 -0700310 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D, gr3d->clk,
311 gr3d->rst);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100312 if (err < 0) {
313 dev_err(&pdev->dev, "failed to power up 3D unit\n");
314 return err;
315 }
316
317 if (gr3d->clk_secondary) {
318 err = tegra_powergate_sequence_power_up(TEGRA_POWERGATE_3D1,
Stephen Warren80b28792013-11-06 15:45:46 -0700319 gr3d->clk_secondary,
320 gr3d->rst_secondary);
Thierry Reding5f60ed02013-02-28 08:08:01 +0100321 if (err < 0) {
322 dev_err(&pdev->dev,
323 "failed to power up secondary 3D unit\n");
324 return err;
325 }
326 }
327
328 INIT_LIST_HEAD(&gr3d->client.base.list);
329 gr3d->client.base.ops = &gr3d_client_ops;
330 gr3d->client.base.dev = &pdev->dev;
331 gr3d->client.base.class = HOST1X_CLASS_GR3D;
332 gr3d->client.base.syncpts = syncpts;
333 gr3d->client.base.num_syncpts = 1;
334
335 INIT_LIST_HEAD(&gr3d->client.list);
336 gr3d->client.ops = &gr3d_ops;
337
338 err = host1x_client_register(&gr3d->client.base);
339 if (err < 0) {
340 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
341 err);
342 return err;
343 }
344
345 /* initialize address register map */
346 for (i = 0; i < ARRAY_SIZE(gr3d_addr_regs); i++)
347 set_bit(gr3d_addr_regs[i], gr3d->addr_regs);
348
349 platform_set_drvdata(pdev, gr3d);
350
351 return 0;
352}
353
354static int gr3d_remove(struct platform_device *pdev)
355{
356 struct gr3d *gr3d = platform_get_drvdata(pdev);
357 int err;
358
359 err = host1x_client_unregister(&gr3d->client.base);
360 if (err < 0) {
361 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
362 err);
363 return err;
364 }
365
366 if (gr3d->clk_secondary) {
367 tegra_powergate_power_off(TEGRA_POWERGATE_3D1);
368 clk_disable_unprepare(gr3d->clk_secondary);
369 }
370
371 tegra_powergate_power_off(TEGRA_POWERGATE_3D);
372 clk_disable_unprepare(gr3d->clk);
373
374 return 0;
375}
376
377struct platform_driver tegra_gr3d_driver = {
378 .driver = {
379 .name = "tegra-gr3d",
380 .of_match_table = tegra_gr3d_match,
381 },
382 .probe = gr3d_probe,
383 .remove = gr3d_remove,
384};