blob: abfb304e10255cdf6be2a18662c0b7d1bda84883 [file] [log] [blame]
Catalin Marinas60ffc302012-03-05 11:49:27 +00001/*
2 * Based on arch/arm/kernel/traps.c
3 *
4 * Copyright (C) 1995-2009 Russell King
5 * Copyright (C) 2012 ARM Ltd.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
Dave P Martin9fb74102015-07-24 16:37:48 +010020#include <linux/bug.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000021#include <linux/signal.h>
22#include <linux/personality.h>
23#include <linux/kallsyms.h>
24#include <linux/spinlock.h>
25#include <linux/uaccess.h>
26#include <linux/hardirq.h>
27#include <linux/kdebug.h>
28#include <linux/module.h>
29#include <linux/kexec.h>
30#include <linux/delay.h>
31#include <linux/init.h>
Ingo Molnar3f07c012017-02-08 18:51:30 +010032#include <linux/sched/signal.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010033#include <linux/sched/debug.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010034#include <linux/sched/task_stack.h>
Mark Rutland872d8322017-07-14 20:30:35 +010035#include <linux/sizes.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000036#include <linux/syscalls.h>
Ingo Molnar589ee622017-02-04 00:16:44 +010037#include <linux/mm_types.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000038
39#include <asm/atomic.h>
Dave P Martin9fb74102015-07-24 16:37:48 +010040#include <asm/bug.h>
Dave Martinc0cda3b2018-03-26 15:12:28 +010041#include <asm/cpufeature.h>
James Morse0fbeb312017-11-02 12:12:34 +000042#include <asm/daifflags.h>
Will Deacon1442b6e2013-03-16 08:48:13 +000043#include <asm/debug-monitors.h>
Mark Rutland60a1f022014-11-18 12:16:30 +000044#include <asm/esr.h>
Dave P Martin9fb74102015-07-24 16:37:48 +010045#include <asm/insn.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000046#include <asm/traps.h>
Mark Rutland872d8322017-07-14 20:30:35 +010047#include <asm/smp.h>
Mark Rutlanda9ea0012016-11-03 20:23:05 +000048#include <asm/stack_pointer.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000049#include <asm/stacktrace.h>
50#include <asm/exception.h>
51#include <asm/system_misc.h>
Andre Przywara7dd01ae2016-06-28 18:07:32 +010052#include <asm/sysreg.h>
Catalin Marinas60ffc302012-03-05 11:49:27 +000053
54static const char *handler[]= {
55 "Synchronous Abort",
56 "IRQ",
57 "FIQ",
58 "Error"
59};
60
Michael Weiser5ee39a72018-02-01 23:13:38 +010061int show_unhandled_signals = 0;
Catalin Marinas60ffc302012-03-05 11:49:27 +000062
Jungseok Lee9f93f3e2015-10-17 14:28:11 +000063static void dump_backtrace_entry(unsigned long where)
Catalin Marinas60ffc302012-03-05 11:49:27 +000064{
Will Deacona25ffd32017-10-19 13:19:20 +010065 printk(" %pS\n", (void *)where);
Catalin Marinas60ffc302012-03-05 11:49:27 +000066}
67
Mark Rutlandc5cea062016-06-13 11:15:14 +010068static void __dump_instr(const char *lvl, struct pt_regs *regs)
Catalin Marinas60ffc302012-03-05 11:49:27 +000069{
70 unsigned long addr = instruction_pointer(regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +000071 char str[sizeof("00000000 ") * 5 + 2 + 1], *p = str;
72 int i;
73
Catalin Marinas60ffc302012-03-05 11:49:27 +000074 for (i = -4; i < 1; i++) {
75 unsigned int val, bad;
76
Mark Rutland7a7003b2017-11-02 16:12:03 +000077 bad = get_user(val, &((u32 *)addr)[i]);
Catalin Marinas60ffc302012-03-05 11:49:27 +000078
79 if (!bad)
80 p += sprintf(p, i == 0 ? "(%08x) " : "%08x ", val);
81 else {
82 p += sprintf(p, "bad PC value");
83 break;
84 }
85 }
86 printk("%sCode: %s\n", lvl, str);
Mark Rutlandc5cea062016-06-13 11:15:14 +010087}
Catalin Marinas60ffc302012-03-05 11:49:27 +000088
Mark Rutlandc5cea062016-06-13 11:15:14 +010089static void dump_instr(const char *lvl, struct pt_regs *regs)
90{
91 if (!user_mode(regs)) {
92 mm_segment_t fs = get_fs();
93 set_fs(KERNEL_DS);
94 __dump_instr(lvl, regs);
95 set_fs(fs);
96 } else {
97 __dump_instr(lvl, regs);
98 }
Catalin Marinas60ffc302012-03-05 11:49:27 +000099}
100
Kefeng Wang1149aad2017-05-09 09:53:37 +0800101void dump_backtrace(struct pt_regs *regs, struct task_struct *tsk)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000102{
103 struct stackframe frame;
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900104 int skip;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000105
Mark Rutlandb5e73072016-09-23 17:55:05 +0100106 pr_debug("%s(regs = %p tsk = %p)\n", __func__, regs, tsk);
107
108 if (!tsk)
109 tsk = current;
110
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000111 if (!try_get_task_stack(tsk))
112 return;
113
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900114 if (tsk == current) {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000115 frame.fp = (unsigned long)__builtin_frame_address(0);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000116 frame.pc = (unsigned long)dump_backtrace;
117 } else {
118 /*
119 * task blocked in __switch_to
120 */
121 frame.fp = thread_saved_fp(tsk);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000122 frame.pc = thread_saved_pc(tsk);
123 }
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900124#ifdef CONFIG_FUNCTION_GRAPH_TRACER
125 frame.graph = tsk->curr_ret_stack;
126#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000127
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900128 skip = !!regs;
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000129 printk("Call trace:\n");
Will Deacona25ffd32017-10-19 13:19:20 +0100130 do {
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900131 /* skip until specified stack frame */
132 if (!skip) {
Ard Biesheuvel73267492017-07-22 18:45:33 +0100133 dump_backtrace_entry(frame.pc);
AKASHI Takahiro20380bb2015-12-15 17:33:41 +0900134 } else if (frame.fp == regs->regs[29]) {
135 skip = 0;
136 /*
137 * Mostly, this is the case where this function is
138 * called in panic/abort. As exception handler's
139 * stack frame does not contain the corresponding pc
140 * at which an exception has taken place, use regs->pc
141 * instead.
142 */
143 dump_backtrace_entry(regs->pc);
144 }
Will Deacona25ffd32017-10-19 13:19:20 +0100145 } while (!unwind_frame(tsk, &frame));
Mark Rutland9bbd4c52016-11-03 20:23:08 +0000146
147 put_task_stack(tsk);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000148}
149
Catalin Marinas60ffc302012-03-05 11:49:27 +0000150void show_stack(struct task_struct *tsk, unsigned long *sp)
151{
152 dump_backtrace(NULL, tsk);
153 barrier();
154}
155
156#ifdef CONFIG_PREEMPT
157#define S_PREEMPT " PREEMPT"
158#else
159#define S_PREEMPT ""
160#endif
Catalin Marinas60ffc302012-03-05 11:49:27 +0000161#define S_SMP " SMP"
Catalin Marinas60ffc302012-03-05 11:49:27 +0000162
Mark Rutland876e7a32016-11-03 20:23:06 +0000163static int __die(const char *str, int err, struct pt_regs *regs)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000164{
Mark Rutland876e7a32016-11-03 20:23:06 +0000165 struct task_struct *tsk = current;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000166 static int die_counter;
167 int ret;
168
169 pr_emerg("Internal error: %s: %x [#%d]" S_PREEMPT S_SMP "\n",
170 str, err, ++die_counter);
171
172 /* trap and error numbers are mostly meaningless on ARM */
173 ret = notify_die(DIE_OOPS, str, regs, err, 0, SIGSEGV);
174 if (ret == NOTIFY_STOP)
175 return ret;
176
177 print_modules();
178 __show_regs(regs);
179 pr_emerg("Process %.*s (pid: %d, stack limit = 0x%p)\n",
Mark Rutland876e7a32016-11-03 20:23:06 +0000180 TASK_COMM_LEN, tsk->comm, task_pid_nr(tsk),
181 end_of_stack(tsk));
Catalin Marinas60ffc302012-03-05 11:49:27 +0000182
Mark Rutland7ceb3a12016-06-13 11:15:15 +0100183 if (!user_mode(regs)) {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000184 dump_backtrace(regs, tsk);
185 dump_instr(KERN_EMERG, regs);
186 }
187
188 return ret;
189}
190
191static DEFINE_RAW_SPINLOCK(die_lock);
192
193/*
194 * This function is protected against re-entrancy.
195 */
196void die(const char *str, struct pt_regs *regs, int err)
197{
Catalin Marinas60ffc302012-03-05 11:49:27 +0000198 int ret;
Qiao Zhou6f44a0b2017-07-07 17:29:34 +0800199 unsigned long flags;
200
201 raw_spin_lock_irqsave(&die_lock, flags);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000202
203 oops_enter();
204
Catalin Marinas60ffc302012-03-05 11:49:27 +0000205 console_verbose();
206 bust_spinlocks(1);
Mark Rutland876e7a32016-11-03 20:23:06 +0000207 ret = __die(str, err, regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000208
Mark Rutland876e7a32016-11-03 20:23:06 +0000209 if (regs && kexec_should_crash(current))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000210 crash_kexec(regs);
211
212 bust_spinlocks(0);
Rusty Russell373d4d02013-01-21 17:17:39 +1030213 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000214 oops_exit();
215
216 if (in_interrupt())
217 panic("Fatal exception in interrupt");
218 if (panic_on_oops)
219 panic("Fatal exception");
Qiao Zhou6f44a0b2017-07-07 17:29:34 +0800220
221 raw_spin_unlock_irqrestore(&die_lock, flags);
222
Catalin Marinas60ffc302012-03-05 11:49:27 +0000223 if (ret != NOTIFY_STOP)
224 do_exit(SIGSEGV);
225}
226
Will Deacona26731d2018-02-20 15:08:51 +0000227static bool show_unhandled_signals_ratelimited(void)
228{
229 static DEFINE_RATELIMIT_STATE(rs, DEFAULT_RATELIMIT_INTERVAL,
230 DEFAULT_RATELIMIT_BURST);
231 return show_unhandled_signals && __ratelimit(&rs);
232}
233
Will Deacona1ece822018-02-20 13:46:05 +0000234void arm64_force_sig_info(struct siginfo *info, const char *str,
235 struct task_struct *tsk)
236{
237 unsigned int esr = tsk->thread.fault_code;
238 struct pt_regs *regs = task_pt_regs(tsk);
239
240 if (!unhandled_signal(tsk, info->si_signo))
241 goto send_sig;
242
243 if (!show_unhandled_signals_ratelimited())
244 goto send_sig;
245
246 pr_info("%s[%d]: unhandled exception: ", tsk->comm, task_pid_nr(tsk));
247 if (esr)
248 pr_cont("%s, ESR 0x%08x, ", esr_get_class_string(esr), esr);
249
250 pr_cont("%s", str);
251 print_vma_addr(KERN_CONT " in ", regs->pc);
252 pr_cont("\n");
253 __show_regs(regs);
254
255send_sig:
256 force_sig_info(info->si_signo, info, tsk);
257}
258
Catalin Marinas60ffc302012-03-05 11:49:27 +0000259void arm64_notify_die(const char *str, struct pt_regs *regs,
260 struct siginfo *info, int err)
261{
Catalin Marinas91413002014-04-06 23:04:12 +0100262 if (user_mode(regs)) {
Will Deacona1ece822018-02-20 13:46:05 +0000263 WARN_ON(regs != current_pt_regs());
Catalin Marinas91413002014-04-06 23:04:12 +0100264 current->thread.fault_address = 0;
265 current->thread.fault_code = err;
Will Deacona1ece822018-02-20 13:46:05 +0000266 arm64_force_sig_info(info, str, current);
Catalin Marinas91413002014-04-06 23:04:12 +0100267 } else {
Catalin Marinas60ffc302012-03-05 11:49:27 +0000268 die(str, regs, err);
Catalin Marinas91413002014-04-06 23:04:12 +0100269 }
Catalin Marinas60ffc302012-03-05 11:49:27 +0000270}
271
Julien Thierry6436bee2017-10-25 10:04:33 +0100272void arm64_skip_faulting_instruction(struct pt_regs *regs, unsigned long size)
273{
274 regs->pc += size;
275
276 /*
277 * If we were single stepping, we want to get the step exception after
278 * we return from the trap.
279 */
Mark Rutland9478f192018-04-03 11:22:51 +0100280 if (user_mode(regs))
281 user_fastforward_single_step(current);
Julien Thierry6436bee2017-10-25 10:04:33 +0100282}
283
Punit Agrawal9b79f522014-11-18 11:41:22 +0000284static LIST_HEAD(undef_hook);
285static DEFINE_RAW_SPINLOCK(undef_lock);
286
287void register_undef_hook(struct undef_hook *hook)
288{
289 unsigned long flags;
290
291 raw_spin_lock_irqsave(&undef_lock, flags);
292 list_add(&hook->node, &undef_hook);
293 raw_spin_unlock_irqrestore(&undef_lock, flags);
294}
295
296void unregister_undef_hook(struct undef_hook *hook)
297{
298 unsigned long flags;
299
300 raw_spin_lock_irqsave(&undef_lock, flags);
301 list_del(&hook->node);
302 raw_spin_unlock_irqrestore(&undef_lock, flags);
303}
304
305static int call_undef_hook(struct pt_regs *regs)
306{
307 struct undef_hook *hook;
308 unsigned long flags;
309 u32 instr;
310 int (*fn)(struct pt_regs *regs, u32 instr) = NULL;
311 void __user *pc = (void __user *)instruction_pointer(regs);
312
Will Deacon0bf0f442018-08-07 13:43:06 +0100313 if (!user_mode(regs)) {
314 __le32 instr_le;
315 if (probe_kernel_address((__force __le32 *)pc, instr_le))
316 goto exit;
317 instr = le32_to_cpu(instr_le);
318 } else if (compat_thumb_mode(regs)) {
Punit Agrawal9b79f522014-11-18 11:41:22 +0000319 /* 16-bit Thumb instruction */
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200320 __le16 instr_le;
321 if (get_user(instr_le, (__le16 __user *)pc))
Punit Agrawal9b79f522014-11-18 11:41:22 +0000322 goto exit;
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200323 instr = le16_to_cpu(instr_le);
Punit Agrawal9b79f522014-11-18 11:41:22 +0000324 if (aarch32_insn_is_wide(instr)) {
325 u32 instr2;
326
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200327 if (get_user(instr_le, (__le16 __user *)(pc + 2)))
Punit Agrawal9b79f522014-11-18 11:41:22 +0000328 goto exit;
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200329 instr2 = le16_to_cpu(instr_le);
Punit Agrawal9b79f522014-11-18 11:41:22 +0000330 instr = (instr << 16) | instr2;
331 }
332 } else {
333 /* 32-bit ARM instruction */
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200334 __le32 instr_le;
335 if (get_user(instr_le, (__le32 __user *)pc))
Punit Agrawal9b79f522014-11-18 11:41:22 +0000336 goto exit;
Luc Van Oostenryck6cf5d4a2017-06-28 16:55:55 +0200337 instr = le32_to_cpu(instr_le);
Punit Agrawal9b79f522014-11-18 11:41:22 +0000338 }
339
340 raw_spin_lock_irqsave(&undef_lock, flags);
341 list_for_each_entry(hook, &undef_hook, node)
342 if ((instr & hook->instr_mask) == hook->instr_val &&
343 (regs->pstate & hook->pstate_mask) == hook->pstate_val)
344 fn = hook->fn;
345
346 raw_spin_unlock_irqrestore(&undef_lock, flags);
347exit:
348 return fn ? fn(regs, instr) : 1;
349}
350
Will Deacon2c9120f32018-02-20 14:16:29 +0000351void force_signal_inject(int signal, int code, unsigned long address)
Catalin Marinas60ffc302012-03-05 11:49:27 +0000352{
353 siginfo_t info;
Andre Przywara390bf172016-06-28 18:07:31 +0100354 const char *desc;
Will Deacon2c9120f32018-02-20 14:16:29 +0000355 struct pt_regs *regs = current_pt_regs();
356
Will Deacon8a604192018-08-14 16:24:54 +0100357 if (WARN_ON(!user_mode(regs)))
358 return;
359
Will Deacon2c9120f32018-02-20 14:16:29 +0000360 clear_siginfo(&info);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000361
Andre Przywara390bf172016-06-28 18:07:31 +0100362 switch (signal) {
363 case SIGILL:
364 desc = "undefined instruction";
365 break;
366 case SIGSEGV:
367 desc = "illegal memory access";
368 break;
369 default:
Dave Martinbc0ee472017-10-31 15:51:05 +0000370 desc = "unknown or unrecoverable error";
Andre Przywara390bf172016-06-28 18:07:31 +0100371 break;
372 }
373
Will Deacona7e6f1c2018-02-20 18:08:40 +0000374 /* Force signals we don't understand to SIGKILL */
Mark Rutlandb2d71b32018-04-16 16:45:01 +0100375 if (WARN_ON(signal != SIGKILL &&
Will Deacona7e6f1c2018-02-20 18:08:40 +0000376 siginfo_layout(signal, code) != SIL_FAULT)) {
377 signal = SIGKILL;
378 }
379
Andre Przywara390bf172016-06-28 18:07:31 +0100380 info.si_signo = signal;
381 info.si_errno = 0;
382 info.si_code = code;
Will Deacon2c9120f32018-02-20 14:16:29 +0000383 info.si_addr = (void __user *)address;
Andre Przywara390bf172016-06-28 18:07:31 +0100384
385 arm64_notify_die(desc, regs, &info, 0);
386}
387
388/*
389 * Set up process info to signal segmentation fault - called on access error.
390 */
Will Deacon2c9120f32018-02-20 14:16:29 +0000391void arm64_notify_segfault(unsigned long addr)
Andre Przywara390bf172016-06-28 18:07:31 +0100392{
393 int code;
394
395 down_read(&current->mm->mmap_sem);
396 if (find_vma(current->mm, addr) == NULL)
397 code = SEGV_MAPERR;
398 else
399 code = SEGV_ACCERR;
400 up_read(&current->mm->mmap_sem);
401
Will Deacon2c9120f32018-02-20 14:16:29 +0000402 force_signal_inject(SIGSEGV, code, addr);
Andre Przywara390bf172016-06-28 18:07:31 +0100403}
404
405asmlinkage void __exception do_undefinstr(struct pt_regs *regs)
406{
Catalin Marinas60ffc302012-03-05 11:49:27 +0000407 /* check for AArch32 breakpoint instructions */
Will Deacon1442b6e2013-03-16 08:48:13 +0000408 if (!aarch32_break_handler(regs))
Catalin Marinas60ffc302012-03-05 11:49:27 +0000409 return;
Catalin Marinas60ffc302012-03-05 11:49:27 +0000410
Punit Agrawal9b79f522014-11-18 11:41:22 +0000411 if (call_undef_hook(regs) == 0)
412 return;
413
Will Deacon0bf0f442018-08-07 13:43:06 +0100414 BUG_ON(!user_mode(regs));
Will Deacon8a604192018-08-14 16:24:54 +0100415 force_signal_inject(SIGILL, ILL_ILLOPC, regs->pc);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000416}
417
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100418#define __user_cache_maint(insn, address, res) \
Kristina Martsenko81cddd62017-05-03 16:37:45 +0100419 if (address >= user_addr_max()) { \
Andre Przywara87261d12016-10-19 14:40:54 +0100420 res = -EFAULT; \
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100421 } else { \
422 uaccess_ttbr0_enable(); \
Andre Przywara87261d12016-10-19 14:40:54 +0100423 asm volatile ( \
424 "1: " insn ", %1\n" \
425 " mov %w0, #0\n" \
426 "2:\n" \
427 " .pushsection .fixup,\"ax\"\n" \
428 " .align 2\n" \
429 "3: mov %w0, %w2\n" \
430 " b 2b\n" \
431 " .popsection\n" \
432 _ASM_EXTABLE(1b, 3b) \
433 : "=r" (res) \
Catalin Marinas39bc88e2016-09-02 14:54:03 +0100434 : "r" (address), "i" (-EFAULT)); \
435 uaccess_ttbr0_disable(); \
436 }
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100437
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100438static void user_cache_maint_handler(unsigned int esr, struct pt_regs *regs)
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100439{
440 unsigned long address;
Anshuman Khandual1c839142018-09-20 09:36:19 +0530441 int rt = ESR_ELx_SYS64_ISS_RT(esr);
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100442 int crm = (esr & ESR_ELx_SYS64_ISS_CRM_MASK) >> ESR_ELx_SYS64_ISS_CRM_SHIFT;
443 int ret = 0;
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100444
Kristina Martsenko81cddd62017-05-03 16:37:45 +0100445 address = untagged_addr(pt_regs_read_reg(regs, rt));
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100446
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100447 switch (crm) {
448 case ESR_ELx_SYS64_ISS_CRM_DC_CVAU: /* DC CVAU, gets promoted */
449 __user_cache_maint("dc civac", address, ret);
450 break;
451 case ESR_ELx_SYS64_ISS_CRM_DC_CVAC: /* DC CVAC, gets promoted */
452 __user_cache_maint("dc civac", address, ret);
453 break;
Robin Murphye1bc5d12017-07-25 11:55:41 +0100454 case ESR_ELx_SYS64_ISS_CRM_DC_CVAP: /* DC CVAP */
455 __user_cache_maint("sys 3, c7, c12, 1", address, ret);
456 break;
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100457 case ESR_ELx_SYS64_ISS_CRM_DC_CIVAC: /* DC CIVAC */
458 __user_cache_maint("dc civac", address, ret);
459 break;
460 case ESR_ELx_SYS64_ISS_CRM_IC_IVAU: /* IC IVAU */
461 __user_cache_maint("ic ivau", address, ret);
462 break;
463 default:
Will Deacon2c9120f32018-02-20 14:16:29 +0000464 force_signal_inject(SIGILL, ILL_ILLOPC, regs->pc);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100465 return;
466 }
467
468 if (ret)
Will Deacon2c9120f32018-02-20 14:16:29 +0000469 arm64_notify_segfault(address);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100470 else
Julien Thierry6436bee2017-10-25 10:04:33 +0100471 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Andre Przywara7dd01ae2016-06-28 18:07:32 +0100472}
473
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100474static void ctr_read_handler(unsigned int esr, struct pt_regs *regs)
475{
Anshuman Khandual1c839142018-09-20 09:36:19 +0530476 int rt = ESR_ELx_SYS64_ISS_RT(esr);
Mark Rutland8b6e70f2017-02-09 15:19:19 +0000477 unsigned long val = arm64_ftr_reg_user_value(&arm64_ftr_reg_ctrel0);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100478
Mark Rutland8b6e70f2017-02-09 15:19:19 +0000479 pt_regs_write_reg(regs, rt, val);
480
Julien Thierry6436bee2017-10-25 10:04:33 +0100481 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100482}
483
Marc Zyngier6126ce02017-02-01 11:48:58 +0000484static void cntvct_read_handler(unsigned int esr, struct pt_regs *regs)
485{
Anshuman Khandual1c839142018-09-20 09:36:19 +0530486 int rt = ESR_ELx_SYS64_ISS_RT(esr);
Marc Zyngier6126ce02017-02-01 11:48:58 +0000487
488 pt_regs_write_reg(regs, rt, arch_counter_get_cntvct());
Julien Thierry6436bee2017-10-25 10:04:33 +0100489 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Marc Zyngier6126ce02017-02-01 11:48:58 +0000490}
491
Marc Zyngier98421192017-04-24 09:04:03 +0100492static void cntfrq_read_handler(unsigned int esr, struct pt_regs *regs)
493{
Anshuman Khandual1c839142018-09-20 09:36:19 +0530494 int rt = ESR_ELx_SYS64_ISS_RT(esr);
Marc Zyngier98421192017-04-24 09:04:03 +0100495
Marc Zyngierc6f97ad2017-07-21 18:15:27 +0100496 pt_regs_write_reg(regs, rt, arch_timer_get_rate());
Julien Thierry6436bee2017-10-25 10:04:33 +0100497 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Marc Zyngier98421192017-04-24 09:04:03 +0100498}
499
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100500struct sys64_hook {
501 unsigned int esr_mask;
502 unsigned int esr_val;
503 void (*handler)(unsigned int esr, struct pt_regs *regs);
504};
505
506static struct sys64_hook sys64_hooks[] = {
507 {
508 .esr_mask = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_MASK,
509 .esr_val = ESR_ELx_SYS64_ISS_EL0_CACHE_OP_VAL,
510 .handler = user_cache_maint_handler,
511 },
Suzuki K Poulose116c81f2016-09-09 14:07:16 +0100512 {
513 /* Trap read access to CTR_EL0 */
514 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
515 .esr_val = ESR_ELx_SYS64_ISS_SYS_CTR_READ,
516 .handler = ctr_read_handler,
517 },
Marc Zyngier6126ce02017-02-01 11:48:58 +0000518 {
519 /* Trap read access to CNTVCT_EL0 */
520 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
521 .esr_val = ESR_ELx_SYS64_ISS_SYS_CNTVCT,
522 .handler = cntvct_read_handler,
523 },
Marc Zyngier98421192017-04-24 09:04:03 +0100524 {
525 /* Trap read access to CNTFRQ_EL0 */
526 .esr_mask = ESR_ELx_SYS64_ISS_SYS_OP_MASK,
527 .esr_val = ESR_ELx_SYS64_ISS_SYS_CNTFRQ,
528 .handler = cntfrq_read_handler,
529 },
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100530 {},
531};
532
533asmlinkage void __exception do_sysinstr(unsigned int esr, struct pt_regs *regs)
534{
535 struct sys64_hook *hook;
536
537 for (hook = sys64_hooks; hook->handler; hook++)
538 if ((hook->esr_mask & esr) == hook->esr_val) {
539 hook->handler(esr, regs);
540 return;
541 }
542
Mark Rutland49f6cba2017-01-27 16:15:38 +0000543 /*
544 * New SYS instructions may previously have been undefined at EL0. Fall
545 * back to our usual undefined instruction handler so that we handle
546 * these consistently.
547 */
548 do_undefinstr(regs);
Suzuki K Poulose9dbd5bb2016-09-09 14:07:15 +0100549}
550
Mark Rutland60a1f022014-11-18 12:16:30 +0000551static const char *esr_class_str[] = {
552 [0 ... ESR_ELx_EC_MAX] = "UNRECOGNIZED EC",
553 [ESR_ELx_EC_UNKNOWN] = "Unknown/Uncategorized",
554 [ESR_ELx_EC_WFx] = "WFI/WFE",
555 [ESR_ELx_EC_CP15_32] = "CP15 MCR/MRC",
556 [ESR_ELx_EC_CP15_64] = "CP15 MCRR/MRRC",
557 [ESR_ELx_EC_CP14_MR] = "CP14 MCR/MRC",
558 [ESR_ELx_EC_CP14_LS] = "CP14 LDC/STC",
559 [ESR_ELx_EC_FP_ASIMD] = "ASIMD",
560 [ESR_ELx_EC_CP10_ID] = "CP10 MRC/VMRS",
561 [ESR_ELx_EC_CP14_64] = "CP14 MCRR/MRRC",
562 [ESR_ELx_EC_ILL] = "PSTATE.IL",
563 [ESR_ELx_EC_SVC32] = "SVC (AArch32)",
564 [ESR_ELx_EC_HVC32] = "HVC (AArch32)",
565 [ESR_ELx_EC_SMC32] = "SMC (AArch32)",
566 [ESR_ELx_EC_SVC64] = "SVC (AArch64)",
567 [ESR_ELx_EC_HVC64] = "HVC (AArch64)",
568 [ESR_ELx_EC_SMC64] = "SMC (AArch64)",
569 [ESR_ELx_EC_SYS64] = "MSR/MRS (AArch64)",
Dave Martin67236562017-10-31 15:51:00 +0000570 [ESR_ELx_EC_SVE] = "SVE",
Mark Rutland60a1f022014-11-18 12:16:30 +0000571 [ESR_ELx_EC_IMP_DEF] = "EL3 IMP DEF",
572 [ESR_ELx_EC_IABT_LOW] = "IABT (lower EL)",
573 [ESR_ELx_EC_IABT_CUR] = "IABT (current EL)",
574 [ESR_ELx_EC_PC_ALIGN] = "PC Alignment",
575 [ESR_ELx_EC_DABT_LOW] = "DABT (lower EL)",
576 [ESR_ELx_EC_DABT_CUR] = "DABT (current EL)",
577 [ESR_ELx_EC_SP_ALIGN] = "SP Alignment",
578 [ESR_ELx_EC_FP_EXC32] = "FP (AArch32)",
579 [ESR_ELx_EC_FP_EXC64] = "FP (AArch64)",
580 [ESR_ELx_EC_SERROR] = "SError",
581 [ESR_ELx_EC_BREAKPT_LOW] = "Breakpoint (lower EL)",
582 [ESR_ELx_EC_BREAKPT_CUR] = "Breakpoint (current EL)",
583 [ESR_ELx_EC_SOFTSTP_LOW] = "Software Step (lower EL)",
584 [ESR_ELx_EC_SOFTSTP_CUR] = "Software Step (current EL)",
585 [ESR_ELx_EC_WATCHPT_LOW] = "Watchpoint (lower EL)",
586 [ESR_ELx_EC_WATCHPT_CUR] = "Watchpoint (current EL)",
587 [ESR_ELx_EC_BKPT32] = "BKPT (AArch32)",
588 [ESR_ELx_EC_VECTOR32] = "Vector catch (AArch32)",
589 [ESR_ELx_EC_BRK64] = "BRK (AArch64)",
590};
591
592const char *esr_get_class_string(u32 esr)
593{
Mark Rutland275f3442016-05-31 12:33:01 +0100594 return esr_class_str[ESR_ELx_EC(esr)];
Mark Rutland60a1f022014-11-18 12:16:30 +0000595}
596
Catalin Marinas60ffc302012-03-05 11:49:27 +0000597/*
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000598 * bad_mode handles the impossible case in the exception vector. This is always
599 * fatal.
Catalin Marinas60ffc302012-03-05 11:49:27 +0000600 */
601asmlinkage void bad_mode(struct pt_regs *regs, int reason, unsigned int esr)
602{
603 console_verbose();
604
Mark Rutland8051f4d2016-05-31 12:07:47 +0100605 pr_crit("Bad mode in %s handler detected on CPU%d, code 0x%08x -- %s\n",
606 handler[reason], smp_processor_id(), esr,
607 esr_get_class_string(esr));
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000608
James Morse0fbeb312017-11-02 12:12:34 +0000609 local_daif_mask();
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000610 panic("bad mode");
611}
612
613/*
614 * bad_el0_sync handles unexpected, but potentially recoverable synchronous
615 * exceptions taken from EL0. Unlike bad_mode, this returns.
616 */
617asmlinkage void bad_el0_sync(struct pt_regs *regs, int reason, unsigned int esr)
618{
619 siginfo_t info;
620 void __user *pc = (void __user *)instruction_pointer(regs);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000621
Eric W. Biederman3eb0f512018-04-17 15:26:37 -0500622 clear_siginfo(&info);
Mark Rutland9955ac42013-05-28 15:54:15 +0100623 info.si_signo = SIGILL;
624 info.si_errno = 0;
625 info.si_code = ILL_ILLOPC;
626 info.si_addr = pc;
627
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000628 current->thread.fault_address = 0;
Will Deacon4e829b62018-02-20 15:18:13 +0000629 current->thread.fault_code = esr;
Mark Rutland7d9e8f72017-01-18 17:23:41 +0000630
Will Deacon4e829b62018-02-20 15:18:13 +0000631 arm64_force_sig_info(&info, "Bad EL0 synchronous exception", current);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000632}
633
Mark Rutland872d8322017-07-14 20:30:35 +0100634#ifdef CONFIG_VMAP_STACK
635
636DEFINE_PER_CPU(unsigned long [OVERFLOW_STACK_SIZE/sizeof(long)], overflow_stack)
637 __aligned(16);
638
639asmlinkage void handle_bad_stack(struct pt_regs *regs)
640{
641 unsigned long tsk_stk = (unsigned long)current->stack;
642 unsigned long irq_stk = (unsigned long)this_cpu_read(irq_stack_ptr);
643 unsigned long ovf_stk = (unsigned long)this_cpu_ptr(overflow_stack);
644 unsigned int esr = read_sysreg(esr_el1);
645 unsigned long far = read_sysreg(far_el1);
646
647 console_verbose();
648 pr_emerg("Insufficient stack space to handle exception!");
649
650 pr_emerg("ESR: 0x%08x -- %s\n", esr, esr_get_class_string(esr));
651 pr_emerg("FAR: 0x%016lx\n", far);
652
653 pr_emerg("Task stack: [0x%016lx..0x%016lx]\n",
654 tsk_stk, tsk_stk + THREAD_SIZE);
655 pr_emerg("IRQ stack: [0x%016lx..0x%016lx]\n",
656 irq_stk, irq_stk + THREAD_SIZE);
657 pr_emerg("Overflow stack: [0x%016lx..0x%016lx]\n",
658 ovf_stk, ovf_stk + OVERFLOW_STACK_SIZE);
659
660 __show_regs(regs);
661
662 /*
663 * We use nmi_panic to limit the potential for recusive overflows, and
664 * to get a better stack trace.
665 */
666 nmi_panic(NULL, "kernel stack overflow");
667 cpu_park_loop();
668}
669#endif
670
James Morse6bf0dcf2018-01-15 19:38:57 +0000671void __noreturn arm64_serror_panic(struct pt_regs *regs, u32 esr)
Xie XiuQia92d4d12017-11-02 12:12:42 +0000672{
Xie XiuQia92d4d12017-11-02 12:12:42 +0000673 console_verbose();
674
675 pr_crit("SError Interrupt on CPU%d, code 0x%08x -- %s\n",
676 smp_processor_id(), esr, esr_get_class_string(esr));
James Morse6bf0dcf2018-01-15 19:38:57 +0000677 if (regs)
678 __show_regs(regs);
Xie XiuQia92d4d12017-11-02 12:12:42 +0000679
James Morse6bf0dcf2018-01-15 19:38:57 +0000680 nmi_panic(regs, "Asynchronous SError Interrupt");
681
682 cpu_park_loop();
683 unreachable();
684}
685
686bool arm64_is_fatal_ras_serror(struct pt_regs *regs, unsigned int esr)
687{
688 u32 aet = arm64_ras_serror_get_severity(esr);
689
690 switch (aet) {
691 case ESR_ELx_AET_CE: /* corrected error */
692 case ESR_ELx_AET_UEO: /* restartable, not yet consumed */
693 /*
694 * The CPU can make progress. We may take UEO again as
695 * a more severe error.
696 */
697 return false;
698
699 case ESR_ELx_AET_UEU: /* Uncorrected Unrecoverable */
700 case ESR_ELx_AET_UER: /* Uncorrected Recoverable */
701 /*
702 * The CPU can't make progress. The exception may have
703 * been imprecise.
704 */
705 return true;
706
707 case ESR_ELx_AET_UC: /* Uncontainable or Uncategorized error */
708 default:
709 /* Error has been silently propagated */
710 arm64_serror_panic(regs, esr);
711 }
712}
713
714asmlinkage void do_serror(struct pt_regs *regs, unsigned int esr)
715{
716 nmi_enter();
717
718 /* non-RAS errors are not containable */
719 if (!arm64_is_ras_serror(esr) || arm64_is_fatal_ras_serror(regs, esr))
720 arm64_serror_panic(regs, esr);
721
722 nmi_exit();
Xie XiuQia92d4d12017-11-02 12:12:42 +0000723}
724
Catalin Marinas60ffc302012-03-05 11:49:27 +0000725void __pte_error(const char *file, int line, unsigned long val)
726{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000727 pr_err("%s:%d: bad pte %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000728}
729
730void __pmd_error(const char *file, int line, unsigned long val)
731{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000732 pr_err("%s:%d: bad pmd %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000733}
734
Jungseok Leec79b954b2014-05-12 18:40:51 +0900735void __pud_error(const char *file, int line, unsigned long val)
736{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000737 pr_err("%s:%d: bad pud %016lx.\n", file, line, val);
Jungseok Leec79b954b2014-05-12 18:40:51 +0900738}
739
Catalin Marinas60ffc302012-03-05 11:49:27 +0000740void __pgd_error(const char *file, int line, unsigned long val)
741{
Will Deaconc9cd0ed2015-12-21 16:44:27 +0000742 pr_err("%s:%d: bad pgd %016lx.\n", file, line, val);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000743}
744
Dave P Martin9fb74102015-07-24 16:37:48 +0100745/* GENERIC_BUG traps */
746
747int is_valid_bugaddr(unsigned long addr)
748{
749 /*
750 * bug_handler() only called for BRK #BUG_BRK_IMM.
751 * So the answer is trivial -- any spurious instances with no
752 * bug table entry will be rejected by report_bug() and passed
753 * back to the debug-monitors code and handled as a fatal
754 * unexpected debug exception.
755 */
756 return 1;
757}
758
759static int bug_handler(struct pt_regs *regs, unsigned int esr)
760{
761 if (user_mode(regs))
762 return DBG_HOOK_ERROR;
763
764 switch (report_bug(regs->pc, regs)) {
765 case BUG_TRAP_TYPE_BUG:
766 die("Oops - BUG", regs, 0);
767 break;
768
769 case BUG_TRAP_TYPE_WARN:
770 break;
771
772 default:
773 /* unknown/unrecognised bug trap type */
774 return DBG_HOOK_ERROR;
775 }
776
777 /* If thread survives, skip over the BUG instruction and continue: */
Julien Thierry6436bee2017-10-25 10:04:33 +0100778 arm64_skip_faulting_instruction(regs, AARCH64_INSN_SIZE);
Dave P Martin9fb74102015-07-24 16:37:48 +0100779 return DBG_HOOK_HANDLED;
780}
781
782static struct break_hook bug_break_hook = {
783 .esr_val = 0xf2000000 | BUG_BRK_IMM,
784 .esr_mask = 0xffffffff,
785 .fn = bug_handler,
786};
787
788/*
789 * Initial handler for AArch64 BRK exceptions
790 * This handler only used until debug_traps_init().
791 */
792int __init early_brk64(unsigned long addr, unsigned int esr,
793 struct pt_regs *regs)
794{
795 return bug_handler(regs, esr) != DBG_HOOK_HANDLED;
796}
797
798/* This registration must happen early, before debug_traps_init(). */
Catalin Marinas60ffc302012-03-05 11:49:27 +0000799void __init trap_init(void)
800{
Dave P Martin9fb74102015-07-24 16:37:48 +0100801 register_break_hook(&bug_break_hook);
Catalin Marinas60ffc302012-03-05 11:49:27 +0000802}