blob: 624d2023dd6b1523bf26c67772f909ad453a4932 [file] [log] [blame]
Andy Gross71e88312011-12-05 19:19:21 -06001/*
2 * DMM IOMMU driver support functions for TI OMAP processors.
3 *
Andrew F. Davisbb5cdf82017-12-05 14:29:31 -06004 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
Andy Gross71e88312011-12-05 19:19:21 -06005 * Author: Rob Clark <rob@ti.com>
6 * Andy Gross <andy.gross@ti.com>
7 *
Andy Gross71e88312011-12-05 19:19:21 -06008 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation version 2.
11 *
12 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 */
Laurent Pinchart2d278f52015-03-05 21:31:37 +020017
18#include <linux/completion.h>
19#include <linux/delay.h>
20#include <linux/dma-mapping.h>
21#include <linux/errno.h>
Andy Gross71e88312011-12-05 19:19:21 -060022#include <linux/init.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020023#include <linux/interrupt.h>
24#include <linux/list.h>
25#include <linux/mm.h>
Andy Gross71e88312011-12-05 19:19:21 -060026#include <linux/module.h>
27#include <linux/platform_device.h> /* platform_device() */
Andy Gross71e88312011-12-05 19:19:21 -060028#include <linux/sched.h>
Arnd Bergmann2d802452016-05-11 18:01:45 +020029#include <linux/seq_file.h>
Andy Gross71e88312011-12-05 19:19:21 -060030#include <linux/slab.h>
Andy Gross71e88312011-12-05 19:19:21 -060031#include <linux/time.h>
Laurent Pinchart2d278f52015-03-05 21:31:37 +020032#include <linux/vmalloc.h>
33#include <linux/wait.h>
Andy Gross71e88312011-12-05 19:19:21 -060034
35#include "omap_dmm_tiler.h"
36#include "omap_dmm_priv.h"
37
Andy Gross5c137792012-03-05 10:48:39 -060038#define DMM_DRIVER_NAME "dmm"
39
Andy Gross71e88312011-12-05 19:19:21 -060040/* mappings for associating views to luts */
41static struct tcm *containers[TILFMT_NFORMATS];
42static struct dmm *omap_dmm;
43
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +000044#if defined(CONFIG_OF)
45static const struct of_device_id dmm_of_match[];
46#endif
47
Andy Grossef445932012-05-24 11:43:32 -050048/* global spinlock for protecting lists */
49static DEFINE_SPINLOCK(list_lock);
50
Andy Gross71e88312011-12-05 19:19:21 -060051/* Geometry table */
52#define GEOM(xshift, yshift, bytes_per_pixel) { \
53 .x_shft = (xshift), \
54 .y_shft = (yshift), \
55 .cpp = (bytes_per_pixel), \
56 .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \
57 .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \
58 }
59
60static const struct {
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +020061 u32 x_shft; /* unused X-bits (as part of bpp) */
62 u32 y_shft; /* unused Y-bits (as part of bpp) */
63 u32 cpp; /* bytes/chars per pixel */
64 u32 slot_w; /* width of each slot (in pixels) */
65 u32 slot_h; /* height of each slot (in pixels) */
Andy Gross71e88312011-12-05 19:19:21 -060066} geom[TILFMT_NFORMATS] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020067 [TILFMT_8BIT] = GEOM(0, 0, 1),
68 [TILFMT_16BIT] = GEOM(0, 1, 2),
69 [TILFMT_32BIT] = GEOM(1, 1, 4),
70 [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1),
Andy Gross71e88312011-12-05 19:19:21 -060071};
72
73
74/* lookup table for registers w/ per-engine instances */
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +020075static const u32 reg[][4] = {
Laurent Pinchart222025e2015-01-11 00:02:07 +020076 [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1,
77 DMM_PAT_STATUS__2, DMM_PAT_STATUS__3},
78 [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1,
79 DMM_PAT_DESCR__2, DMM_PAT_DESCR__3},
Andy Gross71e88312011-12-05 19:19:21 -060080};
81
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +030082static u32 dmm_read(struct dmm *dmm, u32 reg)
83{
84 return readl(dmm->base + reg);
85}
86
87static void dmm_write(struct dmm *dmm, u32 val, u32 reg)
88{
89 writel(val, dmm->base + reg);
90}
91
Andy Gross71e88312011-12-05 19:19:21 -060092/* simple allocator to grab next 16 byte aligned memory from txn */
93static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa)
94{
95 void *ptr;
96 struct refill_engine *engine = txn->engine_handle;
97
98 /* dmm programming requires 16 byte aligned addresses */
99 txn->current_pa = round_up(txn->current_pa, 16);
100 txn->current_va = (void *)round_up((long)txn->current_va, 16);
101
102 ptr = txn->current_va;
103 *pa = txn->current_pa;
104
105 txn->current_pa += sz;
106 txn->current_va += sz;
107
108 BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE);
109
110 return ptr;
111}
112
113/* check status and spin until wait_mask comes true */
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200114static int wait_status(struct refill_engine *engine, u32 wait_mask)
Andy Gross71e88312011-12-05 19:19:21 -0600115{
116 struct dmm *dmm = engine->dmm;
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200117 u32 r = 0, err, i;
Andy Gross71e88312011-12-05 19:19:21 -0600118
119 i = DMM_FIXED_RETRY_COUNT;
120 while (true) {
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300121 r = dmm_read(dmm, reg[PAT_STATUS][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600122 err = r & DMM_PATSTATUS_ERR;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300123 if (err) {
124 dev_err(dmm->dev,
125 "%s: error (engine%d). PAT_STATUS: 0x%08x\n",
126 __func__, engine->id, r);
Andy Gross71e88312011-12-05 19:19:21 -0600127 return -EFAULT;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300128 }
Andy Gross71e88312011-12-05 19:19:21 -0600129
130 if ((r & wait_mask) == wait_mask)
131 break;
132
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300133 if (--i == 0) {
134 dev_err(dmm->dev,
135 "%s: timeout (engine%d). PAT_STATUS: 0x%08x\n",
136 __func__, engine->id, r);
Andy Gross71e88312011-12-05 19:19:21 -0600137 return -ETIMEDOUT;
Peter Ujfalusid312fe22017-09-29 14:49:47 +0300138 }
Andy Gross71e88312011-12-05 19:19:21 -0600139
140 udelay(1);
141 }
142
143 return 0;
144}
145
Andy Grossfaaa0542012-10-12 11:18:11 -0500146static void release_engine(struct refill_engine *engine)
147{
148 unsigned long flags;
149
150 spin_lock_irqsave(&list_lock, flags);
151 list_add(&engine->idle_node, &omap_dmm->idle_head);
152 spin_unlock_irqrestore(&list_lock, flags);
153
154 atomic_inc(&omap_dmm->engine_counter);
155 wake_up_interruptible(&omap_dmm->engine_queue);
156}
157
Andy Grossd7de9932012-08-09 00:14:56 -0500158static irqreturn_t omap_dmm_irq_handler(int irq, void *arg)
Andy Gross71e88312011-12-05 19:19:21 -0600159{
160 struct dmm *dmm = arg;
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200161 u32 status = dmm_read(dmm, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600162 int i;
163
164 /* ack IRQ */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300165 dmm_write(dmm, status, DMM_PAT_IRQSTATUS);
Andy Gross71e88312011-12-05 19:19:21 -0600166
167 for (i = 0; i < dmm->num_engines; i++) {
Peter Ujfalusib8c456d2017-09-29 14:49:48 +0300168 if (status & DMM_IRQSTAT_ERR_MASK)
169 dev_err(dmm->dev,
170 "irq error(engine%d): IRQSTAT 0x%02x\n",
171 i, status & 0xff);
172
Andy Grossfaaa0542012-10-12 11:18:11 -0500173 if (status & DMM_IRQSTAT_LST) {
Andy Grossfaaa0542012-10-12 11:18:11 -0500174 if (dmm->engines[i].async)
175 release_engine(&dmm->engines[i]);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200176
177 complete(&dmm->engines[i].compl);
Andy Grossfaaa0542012-10-12 11:18:11 -0500178 }
179
Andy Gross71e88312011-12-05 19:19:21 -0600180 status >>= 8;
181 }
182
183 return IRQ_HANDLED;
184}
185
186/**
187 * Get a handle for a DMM transaction
188 */
189static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm)
190{
191 struct dmm_txn *txn = NULL;
192 struct refill_engine *engine = NULL;
Andy Grossfaaa0542012-10-12 11:18:11 -0500193 int ret;
194 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600195
Andy Grossfaaa0542012-10-12 11:18:11 -0500196
197 /* wait until an engine is available */
198 ret = wait_event_interruptible(omap_dmm->engine_queue,
199 atomic_add_unless(&omap_dmm->engine_counter, -1, 0));
200 if (ret)
201 return ERR_PTR(ret);
Andy Gross71e88312011-12-05 19:19:21 -0600202
203 /* grab an idle engine */
Andy Grossfaaa0542012-10-12 11:18:11 -0500204 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600205 if (!list_empty(&dmm->idle_head)) {
206 engine = list_entry(dmm->idle_head.next, struct refill_engine,
207 idle_node);
208 list_del(&engine->idle_node);
209 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500210 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600211
212 BUG_ON(!engine);
213
214 txn = &engine->txn;
215 engine->tcm = tcm;
216 txn->engine_handle = engine;
217 txn->last_pat = NULL;
218 txn->current_va = engine->refill_va;
219 txn->current_pa = engine->refill_pa;
220
221 return txn;
222}
223
224/**
225 * Add region to DMM transaction. If pages or pages[i] is NULL, then the
226 * corresponding slot is cleared (ie. dummy_pa is programmed)
227 */
Andy Grossfaaa0542012-10-12 11:18:11 -0500228static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200229 struct page **pages, u32 npages, u32 roll)
Andy Gross71e88312011-12-05 19:19:21 -0600230{
Russell King2d31ca32014-07-12 10:53:41 +0100231 dma_addr_t pat_pa = 0, data_pa = 0;
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200232 u32 *data;
Andy Gross71e88312011-12-05 19:19:21 -0600233 struct pat *pat;
234 struct refill_engine *engine = txn->engine_handle;
235 int columns = (1 + area->x1 - area->x0);
236 int rows = (1 + area->y1 - area->y0);
237 int i = columns*rows;
Andy Gross71e88312011-12-05 19:19:21 -0600238
Laurent Pinchartd501b122016-12-12 11:57:24 +0200239 pat = alloc_dma(txn, sizeof(*pat), &pat_pa);
Andy Gross71e88312011-12-05 19:19:21 -0600240
241 if (txn->last_pat)
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200242 txn->last_pat->next_pa = (u32)pat_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600243
244 pat->area = *area;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600245
246 /* adjust Y coordinates based off of container parameters */
247 pat->area.y0 += engine->tcm->y_offset;
248 pat->area.y1 += engine->tcm->y_offset;
249
Andy Gross71e88312011-12-05 19:19:21 -0600250 pat->ctrl = (struct pat_ctrl){
251 .start = 1,
252 .lut_id = engine->tcm->lut_id,
253 };
254
Russell King2d31ca32014-07-12 10:53:41 +0100255 data = alloc_dma(txn, 4*i, &data_pa);
256 /* FIXME: what if data_pa is more than 32-bit ? */
257 pat->data_pa = data_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600258
259 while (i--) {
Rob Clarka6a91822011-12-09 23:26:08 -0600260 int n = i + roll;
261 if (n >= npages)
262 n -= npages;
263 data[i] = (pages && pages[n]) ?
264 page_to_phys(pages[n]) : engine->dmm->dummy_pa;
Andy Gross71e88312011-12-05 19:19:21 -0600265 }
266
Andy Gross71e88312011-12-05 19:19:21 -0600267 txn->last_pat = pat;
268
Andy Grossfaaa0542012-10-12 11:18:11 -0500269 return;
Andy Gross71e88312011-12-05 19:19:21 -0600270}
271
272/**
273 * Commit the DMM transaction.
274 */
275static int dmm_txn_commit(struct dmm_txn *txn, bool wait)
276{
277 int ret = 0;
278 struct refill_engine *engine = txn->engine_handle;
279 struct dmm *dmm = engine->dmm;
280
281 if (!txn->last_pat) {
282 dev_err(engine->dmm->dev, "need at least one txn\n");
283 ret = -EINVAL;
284 goto cleanup;
285 }
286
287 txn->last_pat->next_pa = 0;
Tomi Valkeinen538f66b2018-09-26 12:11:27 +0300288 /* ensure that the written descriptors are visible to DMM */
289 wmb();
290
291 /*
292 * NOTE: the wmb() above should be enough, but there seems to be a bug
293 * in OMAP's memory barrier implementation, which in some rare cases may
294 * cause the writes not to be observable after wmb().
295 */
296
297 /* read back to ensure the data is in RAM */
298 readl(&txn->last_pat->next_pa);
Andy Gross71e88312011-12-05 19:19:21 -0600299
300 /* write to PAT_DESCR to clear out any pending transaction */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300301 dmm_write(dmm, 0x0, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600302
303 /* wait for engine ready: */
304 ret = wait_status(engine, DMM_PATSTATUS_READY);
305 if (ret) {
306 ret = -EFAULT;
307 goto cleanup;
308 }
309
Andy Grossfaaa0542012-10-12 11:18:11 -0500310 /* mark whether it is async to denote list management in IRQ handler */
311 engine->async = wait ? false : true;
Tomi Valkeinen74395072014-12-17 14:34:23 +0200312 reinit_completion(&engine->compl);
313 /* verify that the irq handler sees the 'async' and completion value */
Tomi Valkeinene7e24df2014-11-10 12:23:01 +0200314 smp_mb();
Andy Grossfaaa0542012-10-12 11:18:11 -0500315
Andy Gross71e88312011-12-05 19:19:21 -0600316 /* kick reload */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300317 dmm_write(dmm, engine->refill_pa, reg[PAT_DESCR][engine->id]);
Andy Gross71e88312011-12-05 19:19:21 -0600318
319 if (wait) {
Tomi Valkeinen74395072014-12-17 14:34:23 +0200320 if (!wait_for_completion_timeout(&engine->compl,
Tomi Valkeinen96cbd142015-04-28 14:01:32 +0300321 msecs_to_jiffies(100))) {
Andy Gross71e88312011-12-05 19:19:21 -0600322 dev_err(dmm->dev, "timed out waiting for done\n");
323 ret = -ETIMEDOUT;
Peter Ujfalusib7ea6b22017-09-29 14:49:49 +0300324 goto cleanup;
Andy Gross71e88312011-12-05 19:19:21 -0600325 }
Peter Ujfalusib7ea6b22017-09-29 14:49:49 +0300326
327 /* Check the engine status before continue */
328 ret = wait_status(engine, DMM_PATSTATUS_READY |
329 DMM_PATSTATUS_VALID | DMM_PATSTATUS_DONE);
Andy Gross71e88312011-12-05 19:19:21 -0600330 }
331
332cleanup:
Andy Grossfaaa0542012-10-12 11:18:11 -0500333 /* only place engine back on list if we are done with it */
334 if (ret || wait)
335 release_engine(engine);
Andy Gross71e88312011-12-05 19:19:21 -0600336
Andy Gross71e88312011-12-05 19:19:21 -0600337 return ret;
338}
339
340/*
341 * DMM programming
342 */
Rob Clarka6a91822011-12-09 23:26:08 -0600343static int fill(struct tcm_area *area, struct page **pages,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200344 u32 npages, u32 roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600345{
346 int ret = 0;
347 struct tcm_area slice, area_s;
348 struct dmm_txn *txn;
349
Tomi Valkeinen2bb2daf2015-04-28 14:01:34 +0300350 /*
351 * FIXME
352 *
353 * Asynchronous fill does not work reliably, as the driver does not
354 * handle errors in the async code paths. The fill operation may
355 * silently fail, leading to leaking DMM engines, which may eventually
356 * lead to deadlock if we run out of DMM engines.
357 *
358 * For now, always set 'wait' so that we only use sync fills. Async
359 * fills should be fixed, or alternatively we could decide to only
360 * support sync fills and so the whole async code path could be removed.
361 */
362
363 wait = true;
364
Andy Gross71e88312011-12-05 19:19:21 -0600365 txn = dmm_txn_init(omap_dmm, area->tcm);
366 if (IS_ERR_OR_NULL(txn))
Andy Gross295c7992012-11-16 13:10:57 -0600367 return -ENOMEM;
Andy Gross71e88312011-12-05 19:19:21 -0600368
369 tcm_for_each_slice(slice, *area, area_s) {
370 struct pat_area p_area = {
371 .x0 = slice.p0.x, .y0 = slice.p0.y,
372 .x1 = slice.p1.x, .y1 = slice.p1.y,
373 };
374
Andy Grossfaaa0542012-10-12 11:18:11 -0500375 dmm_txn_append(txn, &p_area, pages, npages, roll);
Andy Gross71e88312011-12-05 19:19:21 -0600376
Rob Clarka6a91822011-12-09 23:26:08 -0600377 roll += tcm_sizeof(slice);
Andy Gross71e88312011-12-05 19:19:21 -0600378 }
379
380 ret = dmm_txn_commit(txn, wait);
381
Andy Gross71e88312011-12-05 19:19:21 -0600382 return ret;
383}
384
385/*
386 * Pin/unpin
387 */
388
389/* note: slots for which pages[i] == NULL are filled w/ dummy page
390 */
Rob Clarka6a91822011-12-09 23:26:08 -0600391int tiler_pin(struct tiler_block *block, struct page **pages,
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200392 u32 npages, u32 roll, bool wait)
Andy Gross71e88312011-12-05 19:19:21 -0600393{
394 int ret;
395
Rob Clarka6a91822011-12-09 23:26:08 -0600396 ret = fill(&block->area, pages, npages, roll, wait);
Andy Gross71e88312011-12-05 19:19:21 -0600397
398 if (ret)
399 tiler_unpin(block);
400
401 return ret;
402}
403
404int tiler_unpin(struct tiler_block *block)
405{
Rob Clarka6a91822011-12-09 23:26:08 -0600406 return fill(&block->area, NULL, 0, 0, false);
Andy Gross71e88312011-12-05 19:19:21 -0600407}
408
409/*
410 * Reserve/release
411 */
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200412struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, u16 w,
413 u16 h, u16 align)
Andy Gross71e88312011-12-05 19:19:21 -0600414{
Tomi Valkeinen6a0f0c52018-03-29 13:40:37 +0300415 struct tiler_block *block;
Andy Gross71e88312011-12-05 19:19:21 -0600416 u32 min_align = 128;
417 int ret;
Andy Grossfaaa0542012-10-12 11:18:11 -0500418 unsigned long flags;
Tomi Valkeinen2150c192017-02-21 09:57:12 +0200419 u32 slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600420
Tomi Valkeinen6a0f0c52018-03-29 13:40:37 +0300421 block = kzalloc(sizeof(*block), GFP_KERNEL);
422 if (!block)
423 return ERR_PTR(-ENOMEM);
424
Andy Gross71e88312011-12-05 19:19:21 -0600425 BUG_ON(!validfmt(fmt));
426
427 /* convert width/height to slots */
428 w = DIV_ROUND_UP(w, geom[fmt].slot_w);
429 h = DIV_ROUND_UP(h, geom[fmt].slot_h);
430
431 /* convert alignment to slots */
Andy Gross0d6fa532015-08-12 11:24:38 +0300432 slot_bytes = geom[fmt].slot_w * geom[fmt].cpp;
433 min_align = max(min_align, slot_bytes);
434 align = (align > min_align) ? ALIGN(align, min_align) : min_align;
435 align /= slot_bytes;
Andy Gross71e88312011-12-05 19:19:21 -0600436
437 block->fmt = fmt;
438
Andy Gross0d6fa532015-08-12 11:24:38 +0300439 ret = tcm_reserve_2d(containers[fmt], w, h, align, -1, slot_bytes,
440 &block->area);
Andy Gross71e88312011-12-05 19:19:21 -0600441 if (ret) {
442 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500443 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600444 }
445
446 /* add to allocation list */
Andy Grossfaaa0542012-10-12 11:18:11 -0500447 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600448 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500449 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600450
451 return block;
452}
453
454struct tiler_block *tiler_reserve_1d(size_t size)
455{
456 struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL);
457 int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT;
Andy Grossfaaa0542012-10-12 11:18:11 -0500458 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600459
460 if (!block)
Andy Grossd7de9932012-08-09 00:14:56 -0500461 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600462
463 block->fmt = TILFMT_PAGE;
464
465 if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages,
466 &block->area)) {
467 kfree(block);
Rob Clark1c3a4dc2012-03-21 16:40:23 -0500468 return ERR_PTR(-ENOMEM);
Andy Gross71e88312011-12-05 19:19:21 -0600469 }
470
Andy Grossfaaa0542012-10-12 11:18:11 -0500471 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600472 list_add(&block->alloc_node, &omap_dmm->alloc_head);
Andy Grossfaaa0542012-10-12 11:18:11 -0500473 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600474
475 return block;
476}
477
478/* note: if you have pin'd pages, you should have already unpin'd first! */
479int tiler_release(struct tiler_block *block)
480{
481 int ret = tcm_free(&block->area);
Andy Grossfaaa0542012-10-12 11:18:11 -0500482 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600483
484 if (block->area.tcm)
485 dev_err(omap_dmm->dev, "failed to release block\n");
486
Andy Grossfaaa0542012-10-12 11:18:11 -0500487 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600488 list_del(&block->alloc_node);
Andy Grossfaaa0542012-10-12 11:18:11 -0500489 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600490
491 kfree(block);
492 return ret;
493}
494
495/*
496 * Utils
497 */
498
Rob Clark3c810c62012-08-15 15:18:01 -0500499/* calculate the tiler space address of a pixel in a view orientation...
500 * below description copied from the display subsystem section of TRM:
501 *
502 * When the TILER is addressed, the bits:
503 * [28:27] = 0x0 for 8-bit tiled
504 * 0x1 for 16-bit tiled
505 * 0x2 for 32-bit tiled
506 * 0x3 for page mode
507 * [31:29] = 0x0 for 0-degree view
508 * 0x1 for 180-degree view + mirroring
509 * 0x2 for 0-degree view + mirroring
510 * 0x3 for 180-degree view
511 * 0x4 for 270-degree view + mirroring
512 * 0x5 for 270-degree view
513 * 0x6 for 90-degree view
514 * 0x7 for 90-degree view + mirroring
515 * Otherwise the bits indicated the corresponding bit address to access
516 * the SDRAM.
517 */
518static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y)
Andy Gross71e88312011-12-05 19:19:21 -0600519{
520 u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment;
521
522 x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft;
523 y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft;
524 alignment = geom[fmt].x_shft + geom[fmt].y_shft;
525
526 /* validate coordinate */
527 x_mask = MASK(x_bits);
528 y_mask = MASK(y_bits);
529
Rob Clark3c810c62012-08-15 15:18:01 -0500530 if (x < 0 || x > x_mask || y < 0 || y > y_mask) {
531 DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u",
532 x, x, x_mask, y, y, y_mask);
Andy Gross71e88312011-12-05 19:19:21 -0600533 return 0;
Rob Clark3c810c62012-08-15 15:18:01 -0500534 }
Andy Gross71e88312011-12-05 19:19:21 -0600535
536 /* account for mirroring */
537 if (orient & MASK_X_INVERT)
538 x ^= x_mask;
539 if (orient & MASK_Y_INVERT)
540 y ^= y_mask;
541
542 /* get coordinate address */
543 if (orient & MASK_XY_FLIP)
544 tmp = ((x << y_bits) + y);
545 else
546 tmp = ((y << x_bits) + x);
547
548 return TIL_ADDR((tmp << alignment), orient, fmt);
549}
550
551dma_addr_t tiler_ssptr(struct tiler_block *block)
552{
553 BUG_ON(!validfmt(block->fmt));
554
Rob Clark3c810c62012-08-15 15:18:01 -0500555 return TILVIEW_8BIT + tiler_get_address(block->fmt, 0,
Andy Gross71e88312011-12-05 19:19:21 -0600556 block->area.p0.x * geom[block->fmt].slot_w,
557 block->area.p0.y * geom[block->fmt].slot_h);
558}
559
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200560dma_addr_t tiler_tsptr(struct tiler_block *block, u32 orient,
561 u32 x, u32 y)
Rob Clark3c810c62012-08-15 15:18:01 -0500562{
563 struct tcm_pt *p = &block->area.p0;
564 BUG_ON(!validfmt(block->fmt));
565
566 return tiler_get_address(block->fmt, orient,
567 (p->x * geom[block->fmt].slot_w) + x,
568 (p->y * geom[block->fmt].slot_h) + y);
569}
570
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200571void tiler_align(enum tiler_fmt fmt, u16 *w, u16 *h)
Andy Gross71e88312011-12-05 19:19:21 -0600572{
573 BUG_ON(!validfmt(fmt));
574 *w = round_up(*w, geom[fmt].slot_w);
575 *h = round_up(*h, geom[fmt].slot_h);
576}
577
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200578u32 tiler_stride(enum tiler_fmt fmt, u32 orient)
Andy Gross71e88312011-12-05 19:19:21 -0600579{
580 BUG_ON(!validfmt(fmt));
581
Rob Clark3c810c62012-08-15 15:18:01 -0500582 if (orient & MASK_XY_FLIP)
583 return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft);
584 else
585 return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft);
Andy Gross71e88312011-12-05 19:19:21 -0600586}
587
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200588size_t tiler_size(enum tiler_fmt fmt, u16 w, u16 h)
Andy Gross71e88312011-12-05 19:19:21 -0600589{
590 tiler_align(fmt, &w, &h);
591 return geom[fmt].cpp * w * h;
592}
593
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200594size_t tiler_vsize(enum tiler_fmt fmt, u16 w, u16 h)
Andy Gross71e88312011-12-05 19:19:21 -0600595{
596 BUG_ON(!validfmt(fmt));
597 return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h;
598}
599
Laurent Pinchartdfe9cfc2018-02-11 15:07:33 +0200600u32 tiler_get_cpu_cache_flags(void)
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000601{
602 return omap_dmm->plat_data->cpu_cache_flags;
603}
604
Andy Grosse5e4e9b2012-10-17 00:30:03 -0500605bool dmm_is_available(void)
Andy Gross5c137792012-03-05 10:48:39 -0600606{
607 return omap_dmm ? true : false;
608}
609
610static int omap_dmm_remove(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600611{
612 struct tiler_block *block, *_block;
613 int i;
Andy Grossfaaa0542012-10-12 11:18:11 -0500614 unsigned long flags;
Andy Gross71e88312011-12-05 19:19:21 -0600615
616 if (omap_dmm) {
Peter Ujfalusi176c8662018-09-26 12:11:29 +0300617 /* Disable all enabled interrupts */
618 dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_CLR);
619 free_irq(omap_dmm->irq, omap_dmm);
620
Andy Gross71e88312011-12-05 19:19:21 -0600621 /* free all area regions */
Andy Grossfaaa0542012-10-12 11:18:11 -0500622 spin_lock_irqsave(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600623 list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head,
624 alloc_node) {
625 list_del(&block->alloc_node);
626 kfree(block);
627 }
Andy Grossfaaa0542012-10-12 11:18:11 -0500628 spin_unlock_irqrestore(&list_lock, flags);
Andy Gross71e88312011-12-05 19:19:21 -0600629
630 for (i = 0; i < omap_dmm->num_lut; i++)
631 if (omap_dmm->tcm && omap_dmm->tcm[i])
632 omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]);
633 kfree(omap_dmm->tcm);
634
635 kfree(omap_dmm->engines);
636 if (omap_dmm->refill_va)
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800637 dma_free_wc(omap_dmm->dev,
638 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
639 omap_dmm->refill_va, omap_dmm->refill_pa);
Andy Gross71e88312011-12-05 19:19:21 -0600640 if (omap_dmm->dummy_page)
641 __free_page(omap_dmm->dummy_page);
642
Andy Gross5c137792012-03-05 10:48:39 -0600643 iounmap(omap_dmm->base);
Andy Gross71e88312011-12-05 19:19:21 -0600644 kfree(omap_dmm);
Andy Gross5c137792012-03-05 10:48:39 -0600645 omap_dmm = NULL;
Andy Gross71e88312011-12-05 19:19:21 -0600646 }
647
648 return 0;
649}
650
Andy Gross5c137792012-03-05 10:48:39 -0600651static int omap_dmm_probe(struct platform_device *dev)
Andy Gross71e88312011-12-05 19:19:21 -0600652{
653 int ret = -EFAULT, i;
654 struct tcm_area area = {0};
Andy Gross0f562d12012-10-11 23:06:43 -0500655 u32 hwinfo, pat_geom;
Andy Gross5c137792012-03-05 10:48:39 -0600656 struct resource *mem;
Andy Gross71e88312011-12-05 19:19:21 -0600657
658 omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL);
Joe Perches78110bb2013-02-11 09:41:29 -0800659 if (!omap_dmm)
Andy Gross71e88312011-12-05 19:19:21 -0600660 goto fail;
Andy Gross71e88312011-12-05 19:19:21 -0600661
Andy Grossef445932012-05-24 11:43:32 -0500662 /* initialize lists */
663 INIT_LIST_HEAD(&omap_dmm->alloc_head);
664 INIT_LIST_HEAD(&omap_dmm->idle_head);
665
Andy Grossfaaa0542012-10-12 11:18:11 -0500666 init_waitqueue_head(&omap_dmm->engine_queue);
667
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000668 if (dev->dev.of_node) {
669 const struct of_device_id *match;
670
671 match = of_match_node(dmm_of_match, dev->dev.of_node);
672 if (!match) {
673 dev_err(&dev->dev, "failed to find matching device node\n");
Christophe JAILLET8677b1a2017-09-24 08:01:03 +0200674 ret = -ENODEV;
675 goto fail;
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +0000676 }
677
678 omap_dmm->plat_data = match->data;
679 }
680
Andy Gross71e88312011-12-05 19:19:21 -0600681 /* lookup hwmod data - base address and irq */
Andy Gross5c137792012-03-05 10:48:39 -0600682 mem = platform_get_resource(dev, IORESOURCE_MEM, 0);
683 if (!mem) {
684 dev_err(&dev->dev, "failed to get base address resource\n");
Andy Gross71e88312011-12-05 19:19:21 -0600685 goto fail;
686 }
687
Andy Gross5c137792012-03-05 10:48:39 -0600688 omap_dmm->base = ioremap(mem->start, SZ_2K);
689
690 if (!omap_dmm->base) {
691 dev_err(&dev->dev, "failed to get dmm base address\n");
692 goto fail;
693 }
694
695 omap_dmm->irq = platform_get_irq(dev, 0);
696 if (omap_dmm->irq < 0) {
697 dev_err(&dev->dev, "failed to get IRQ resource\n");
698 goto fail;
699 }
700
701 omap_dmm->dev = &dev->dev;
702
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300703 hwinfo = dmm_read(omap_dmm, DMM_PAT_HWINFO);
Andy Gross71e88312011-12-05 19:19:21 -0600704 omap_dmm->num_engines = (hwinfo >> 24) & 0x1F;
705 omap_dmm->num_lut = (hwinfo >> 16) & 0x1F;
706 omap_dmm->container_width = 256;
707 omap_dmm->container_height = 128;
708
Andy Grossfaaa0542012-10-12 11:18:11 -0500709 atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines);
710
Andy Gross71e88312011-12-05 19:19:21 -0600711 /* read out actual LUT width and height */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300712 pat_geom = dmm_read(omap_dmm, DMM_PAT_GEOMETRY);
Andy Gross71e88312011-12-05 19:19:21 -0600713 omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5;
714 omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5;
715
Andy Grossc6b7ae552012-12-19 14:53:38 -0600716 /* increment LUT by one if on OMAP5 */
717 /* LUT has twice the height, and is split into a separate container */
718 if (omap_dmm->lut_height != omap_dmm->container_height)
719 omap_dmm->num_lut++;
720
Andy Gross71e88312011-12-05 19:19:21 -0600721 /* initialize DMM registers */
Tomi Valkeinen8e54adf2015-08-07 14:31:28 +0300722 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__0);
723 dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__1);
724 dmm_write(omap_dmm, 0x80808080, DMM_PAT_VIEW_MAP__0);
725 dmm_write(omap_dmm, 0x80000000, DMM_PAT_VIEW_MAP_BASE);
726 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__0);
727 dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__1);
Andy Gross71e88312011-12-05 19:19:21 -0600728
Andy Gross71e88312011-12-05 19:19:21 -0600729 omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32);
730 if (!omap_dmm->dummy_page) {
Andy Gross5c137792012-03-05 10:48:39 -0600731 dev_err(&dev->dev, "could not allocate dummy page\n");
Andy Gross71e88312011-12-05 19:19:21 -0600732 ret = -ENOMEM;
733 goto fail;
734 }
Andy Gross5c137792012-03-05 10:48:39 -0600735
736 /* set dma mask for device */
Russell Kingd6cfaab2013-06-10 18:41:59 +0100737 ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32));
738 if (ret)
739 goto fail;
Andy Gross5c137792012-03-05 10:48:39 -0600740
Andy Gross71e88312011-12-05 19:19:21 -0600741 omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page);
742
743 /* alloc refill memory */
Luis R. Rodriguezf6e45662016-01-22 18:34:22 -0800744 omap_dmm->refill_va = dma_alloc_wc(&dev->dev,
745 REFILL_BUFFER_SIZE * omap_dmm->num_engines,
746 &omap_dmm->refill_pa, GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600747 if (!omap_dmm->refill_va) {
Andy Gross5c137792012-03-05 10:48:39 -0600748 dev_err(&dev->dev, "could not allocate refill memory\n");
Andy Gross71e88312011-12-05 19:19:21 -0600749 goto fail;
750 }
751
752 /* alloc engines */
Joe Perches78110bb2013-02-11 09:41:29 -0800753 omap_dmm->engines = kcalloc(omap_dmm->num_engines,
Laurent Pinchartd501b122016-12-12 11:57:24 +0200754 sizeof(*omap_dmm->engines), GFP_KERNEL);
Andy Gross71e88312011-12-05 19:19:21 -0600755 if (!omap_dmm->engines) {
Andy Gross71e88312011-12-05 19:19:21 -0600756 ret = -ENOMEM;
757 goto fail;
758 }
759
Andy Gross71e88312011-12-05 19:19:21 -0600760 for (i = 0; i < omap_dmm->num_engines; i++) {
761 omap_dmm->engines[i].id = i;
762 omap_dmm->engines[i].dmm = omap_dmm;
763 omap_dmm->engines[i].refill_va = omap_dmm->refill_va +
764 (REFILL_BUFFER_SIZE * i);
765 omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa +
766 (REFILL_BUFFER_SIZE * i);
Tomi Valkeinen74395072014-12-17 14:34:23 +0200767 init_completion(&omap_dmm->engines[i].compl);
Andy Gross71e88312011-12-05 19:19:21 -0600768
769 list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head);
770 }
771
Joe Perches78110bb2013-02-11 09:41:29 -0800772 omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm),
Andy Gross71e88312011-12-05 19:19:21 -0600773 GFP_KERNEL);
774 if (!omap_dmm->tcm) {
Andy Gross71e88312011-12-05 19:19:21 -0600775 ret = -ENOMEM;
776 goto fail;
777 }
778
779 /* init containers */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600780 /* Each LUT is associated with a TCM (container manager). We use the
781 lut_id to denote the lut_id used to identify the correct LUT for
782 programming during reill operations */
Andy Gross71e88312011-12-05 19:19:21 -0600783 for (i = 0; i < omap_dmm->num_lut; i++) {
784 omap_dmm->tcm[i] = sita_init(omap_dmm->container_width,
Andy Gross0d6fa532015-08-12 11:24:38 +0300785 omap_dmm->container_height);
Andy Gross71e88312011-12-05 19:19:21 -0600786
787 if (!omap_dmm->tcm[i]) {
Andy Gross5c137792012-03-05 10:48:39 -0600788 dev_err(&dev->dev, "failed to allocate container\n");
Andy Gross71e88312011-12-05 19:19:21 -0600789 ret = -ENOMEM;
790 goto fail;
791 }
792
793 omap_dmm->tcm[i]->lut_id = i;
794 }
795
796 /* assign access mode containers to applicable tcm container */
797 /* OMAP 4 has 1 container for all 4 views */
Andy Grossc6b7ae552012-12-19 14:53:38 -0600798 /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */
Andy Gross71e88312011-12-05 19:19:21 -0600799 containers[TILFMT_8BIT] = omap_dmm->tcm[0];
800 containers[TILFMT_16BIT] = omap_dmm->tcm[0];
801 containers[TILFMT_32BIT] = omap_dmm->tcm[0];
Andy Grossc6b7ae552012-12-19 14:53:38 -0600802
803 if (omap_dmm->container_height != omap_dmm->lut_height) {
804 /* second LUT is used for PAGE mode. Programming must use
805 y offset that is added to all y coordinates. LUT id is still
806 0, because it is the same LUT, just the upper 128 lines */
807 containers[TILFMT_PAGE] = omap_dmm->tcm[1];
808 omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET;
809 omap_dmm->tcm[1]->lut_id = 0;
810 } else {
811 containers[TILFMT_PAGE] = omap_dmm->tcm[0];
812 }
Andy Gross71e88312011-12-05 19:19:21 -0600813
Andy Gross71e88312011-12-05 19:19:21 -0600814 area = (struct tcm_area) {
Andy Gross71e88312011-12-05 19:19:21 -0600815 .tcm = NULL,
816 .p1.x = omap_dmm->container_width - 1,
817 .p1.y = omap_dmm->container_height - 1,
818 };
819
Peter Ujfalusi176c8662018-09-26 12:11:29 +0300820 ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED,
821 "omap_dmm_irq_handler", omap_dmm);
822
823 if (ret) {
824 dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n",
825 omap_dmm->irq, ret);
826 omap_dmm->irq = -1;
827 goto fail;
828 }
829
830 /* Enable all interrupts for each refill engine except
831 * ERR_LUT_MISS<n> (which is just advisory, and we don't care
832 * about because we want to be able to refill live scanout
833 * buffers for accelerated pan/scroll) and FILL_DSC<n> which
834 * we just generally don't care about.
835 */
836 dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_SET);
837
Andy Gross71e88312011-12-05 19:19:21 -0600838 /* initialize all LUTs to dummy page entries */
839 for (i = 0; i < omap_dmm->num_lut; i++) {
840 area.tcm = omap_dmm->tcm[i];
Rob Clarka6a91822011-12-09 23:26:08 -0600841 if (fill(&area, NULL, 0, 0, true))
Andy Gross71e88312011-12-05 19:19:21 -0600842 dev_err(omap_dmm->dev, "refill failed");
843 }
844
845 dev_info(omap_dmm->dev, "initialized all PAT entries\n");
846
847 return 0;
848
849fail:
Andy Grossef445932012-05-24 11:43:32 -0500850 if (omap_dmm_remove(dev))
851 dev_err(&dev->dev, "cleanup failed\n");
Andy Gross71e88312011-12-05 19:19:21 -0600852 return ret;
853}
Andy Gross6169a1482011-12-15 21:05:17 -0600854
855/*
856 * debugfs support
857 */
858
859#ifdef CONFIG_DEBUG_FS
860
861static const char *alphabet = "abcdefghijklmnopqrstuvwxyz"
862 "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789";
863static const char *special = ".,:;'\"`~!^-+";
864
865static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a,
866 char c, bool ovw)
867{
868 int x, y;
869 for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++)
870 for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++)
871 if (map[y][x] == ' ' || ovw)
872 map[y][x] = c;
873}
874
875static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p,
876 char c)
877{
878 map[p->y / ydiv][p->x / xdiv] = c;
879}
880
881static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p)
882{
883 return map[p->y / ydiv][p->x / xdiv];
884}
885
886static int map_width(int xdiv, int x0, int x1)
887{
888 return (x1 / xdiv) - (x0 / xdiv) + 1;
889}
890
891static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1)
892{
893 char *p = map[yd] + (x0 / xdiv);
894 int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2;
895 if (w >= 0) {
896 p += w;
897 while (*nice)
898 *p++ = *nice++;
899 }
900}
901
902static void map_1d_info(char **map, int xdiv, int ydiv, char *nice,
903 struct tcm_area *a)
904{
905 sprintf(nice, "%dK", tcm_sizeof(*a) * 4);
906 if (a->p0.y + 1 < a->p1.y) {
907 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0,
908 256 - 1);
909 } else if (a->p0.y < a->p1.y) {
910 if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1))
911 text_map(map, xdiv, nice, a->p0.y / ydiv,
912 a->p0.x + xdiv, 256 - 1);
913 else if (strlen(nice) < map_width(xdiv, 0, a->p1.x))
914 text_map(map, xdiv, nice, a->p1.y / ydiv,
915 0, a->p1.y - xdiv);
916 } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) {
917 text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x);
918 }
919}
920
921static void map_2d_info(char **map, int xdiv, int ydiv, char *nice,
922 struct tcm_area *a)
923{
924 sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a));
925 if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x))
926 text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv,
927 a->p0.x, a->p1.x);
928}
929
930int tiler_map_show(struct seq_file *s, void *arg)
931{
932 int xdiv = 2, ydiv = 1;
933 char **map = NULL, *global_map;
934 struct tiler_block *block;
935 struct tcm_area a, p;
936 int i;
937 const char *m2d = alphabet;
938 const char *a2d = special;
939 const char *m2dp = m2d, *a2dp = a2d;
940 char nice[128];
Andy Gross02646fb2012-03-05 10:48:38 -0600941 int h_adj;
942 int w_adj;
Andy Gross6169a1482011-12-15 21:05:17 -0600943 unsigned long flags;
Andy Grossc6b7ae552012-12-19 14:53:38 -0600944 int lut_idx;
945
Andy Gross6169a1482011-12-15 21:05:17 -0600946
Andy Gross02646fb2012-03-05 10:48:38 -0600947 if (!omap_dmm) {
948 /* early return if dmm/tiler device is not initialized */
949 return 0;
950 }
951
Andy Grossc6b7ae552012-12-19 14:53:38 -0600952 h_adj = omap_dmm->container_height / ydiv;
953 w_adj = omap_dmm->container_width / xdiv;
Andy Gross02646fb2012-03-05 10:48:38 -0600954
Kees Cook6da2ec52018-06-12 13:55:00 -0700955 map = kmalloc_array(h_adj, sizeof(*map), GFP_KERNEL);
956 global_map = kmalloc_array(w_adj + 1, h_adj, GFP_KERNEL);
Andy Gross6169a1482011-12-15 21:05:17 -0600957
958 if (!map || !global_map)
959 goto error;
960
Andy Grossc6b7ae552012-12-19 14:53:38 -0600961 for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) {
Dan Carpentere1e9c902013-08-22 15:42:50 +0300962 memset(map, 0, h_adj * sizeof(*map));
Andy Grossc6b7ae552012-12-19 14:53:38 -0600963 memset(global_map, ' ', (w_adj + 1) * h_adj);
Andy Gross6169a1482011-12-15 21:05:17 -0600964
Andy Grossc6b7ae552012-12-19 14:53:38 -0600965 for (i = 0; i < omap_dmm->container_height; i++) {
966 map[i] = global_map + i * (w_adj + 1);
967 map[i][w_adj] = 0;
Andy Gross6169a1482011-12-15 21:05:17 -0600968 }
Andy Gross6169a1482011-12-15 21:05:17 -0600969
Andy Grossc6b7ae552012-12-19 14:53:38 -0600970 spin_lock_irqsave(&list_lock, flags);
Andy Gross6169a1482011-12-15 21:05:17 -0600971
Andy Grossc6b7ae552012-12-19 14:53:38 -0600972 list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) {
973 if (block->area.tcm == omap_dmm->tcm[lut_idx]) {
974 if (block->fmt != TILFMT_PAGE) {
975 fill_map(map, xdiv, ydiv, &block->area,
976 *m2dp, true);
977 if (!*++a2dp)
978 a2dp = a2d;
979 if (!*++m2dp)
980 m2dp = m2d;
981 map_2d_info(map, xdiv, ydiv, nice,
982 &block->area);
983 } else {
984 bool start = read_map_pt(map, xdiv,
985 ydiv, &block->area.p0) == ' ';
986 bool end = read_map_pt(map, xdiv, ydiv,
987 &block->area.p1) == ' ';
988
989 tcm_for_each_slice(a, block->area, p)
990 fill_map(map, xdiv, ydiv, &a,
991 '=', true);
992 fill_map_pt(map, xdiv, ydiv,
993 &block->area.p0,
994 start ? '<' : 'X');
995 fill_map_pt(map, xdiv, ydiv,
996 &block->area.p1,
997 end ? '>' : 'X');
998 map_1d_info(map, xdiv, ydiv, nice,
999 &block->area);
1000 }
1001 }
1002 }
1003
1004 spin_unlock_irqrestore(&list_lock, flags);
1005
1006 if (s) {
1007 seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx);
1008 for (i = 0; i < 128; i++)
1009 seq_printf(s, "%03d:%s\n", i, map[i]);
1010 seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx);
1011 } else {
1012 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n",
1013 lut_idx);
1014 for (i = 0; i < 128; i++)
1015 dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]);
1016 dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n",
1017 lut_idx);
1018 }
Andy Gross6169a1482011-12-15 21:05:17 -06001019 }
1020
1021error:
1022 kfree(map);
1023 kfree(global_map);
1024
1025 return 0;
1026}
1027#endif
Andy Gross5c137792012-03-05 10:48:39 -06001028
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001029#ifdef CONFIG_PM_SLEEP
Andy Grosse78edba2012-12-19 14:53:37 -06001030static int omap_dmm_resume(struct device *dev)
1031{
1032 struct tcm_area area;
1033 int i;
1034
1035 if (!omap_dmm)
1036 return -ENODEV;
1037
1038 area = (struct tcm_area) {
Andy Grosse78edba2012-12-19 14:53:37 -06001039 .tcm = NULL,
1040 .p1.x = omap_dmm->container_width - 1,
1041 .p1.y = omap_dmm->container_height - 1,
1042 };
1043
1044 /* initialize all LUTs to dummy page entries */
1045 for (i = 0; i < omap_dmm->num_lut; i++) {
1046 area.tcm = omap_dmm->tcm[i];
1047 if (fill(&area, NULL, 0, 0, true))
1048 dev_err(dev, "refill failed");
1049 }
1050
1051 return 0;
1052}
Andy Grosse78edba2012-12-19 14:53:37 -06001053#endif
1054
Grygorii Strashko1d601da2015-02-25 20:08:20 +02001055static SIMPLE_DEV_PM_OPS(omap_dmm_pm_ops, NULL, omap_dmm_resume);
1056
Archit Taneja3d232342013-10-15 12:34:20 +05301057#if defined(CONFIG_OF)
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001058static const struct dmm_platform_data dmm_omap4_platform_data = {
1059 .cpu_cache_flags = OMAP_BO_WC,
1060};
1061
1062static const struct dmm_platform_data dmm_omap5_platform_data = {
1063 .cpu_cache_flags = OMAP_BO_UNCACHED,
1064};
1065
Archit Taneja3d232342013-10-15 12:34:20 +05301066static const struct of_device_id dmm_of_match[] = {
Tomi Valkeinen7cb0d6c2014-09-25 19:24:29 +00001067 {
1068 .compatible = "ti,omap4-dmm",
1069 .data = &dmm_omap4_platform_data,
1070 },
1071 {
1072 .compatible = "ti,omap5-dmm",
1073 .data = &dmm_omap5_platform_data,
1074 },
Archit Taneja3d232342013-10-15 12:34:20 +05301075 {},
1076};
1077#endif
1078
Andy Gross5c137792012-03-05 10:48:39 -06001079struct platform_driver omap_dmm_driver = {
1080 .probe = omap_dmm_probe,
1081 .remove = omap_dmm_remove,
1082 .driver = {
1083 .owner = THIS_MODULE,
1084 .name = DMM_DRIVER_NAME,
Archit Taneja3d232342013-10-15 12:34:20 +05301085 .of_match_table = of_match_ptr(dmm_of_match),
Andy Grosse78edba2012-12-19 14:53:37 -06001086 .pm = &omap_dmm_pm_ops,
Andy Gross5c137792012-03-05 10:48:39 -06001087 },
1088};
1089
1090MODULE_LICENSE("GPL v2");
1091MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>");
1092MODULE_DESCRIPTION("OMAP DMM/Tiler Driver");