Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 1 | /* |
| 2 | * DMM IOMMU driver support functions for TI OMAP processors. |
| 3 | * |
Andrew F. Davis | bb5cdf8 | 2017-12-05 14:29:31 -0600 | [diff] [blame] | 4 | * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/ |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 5 | * Author: Rob Clark <rob@ti.com> |
| 6 | * Andy Gross <andy.gross@ti.com> |
| 7 | * |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation version 2. |
| 11 | * |
| 12 | * This program is distributed "as is" WITHOUT ANY WARRANTY of any |
| 13 | * kind, whether express or implied; without even the implied warranty |
| 14 | * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | */ |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 17 | |
| 18 | #include <linux/completion.h> |
| 19 | #include <linux/delay.h> |
| 20 | #include <linux/dma-mapping.h> |
| 21 | #include <linux/errno.h> |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 22 | #include <linux/init.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 23 | #include <linux/interrupt.h> |
| 24 | #include <linux/list.h> |
| 25 | #include <linux/mm.h> |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 26 | #include <linux/module.h> |
| 27 | #include <linux/platform_device.h> /* platform_device() */ |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 28 | #include <linux/sched.h> |
Arnd Bergmann | 2d80245 | 2016-05-11 18:01:45 +0200 | [diff] [blame] | 29 | #include <linux/seq_file.h> |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 30 | #include <linux/slab.h> |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 31 | #include <linux/time.h> |
Laurent Pinchart | 2d278f5 | 2015-03-05 21:31:37 +0200 | [diff] [blame] | 32 | #include <linux/vmalloc.h> |
| 33 | #include <linux/wait.h> |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 34 | |
| 35 | #include "omap_dmm_tiler.h" |
| 36 | #include "omap_dmm_priv.h" |
| 37 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 38 | #define DMM_DRIVER_NAME "dmm" |
| 39 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 40 | /* mappings for associating views to luts */ |
| 41 | static struct tcm *containers[TILFMT_NFORMATS]; |
| 42 | static struct dmm *omap_dmm; |
| 43 | |
Tomi Valkeinen | 7cb0d6c | 2014-09-25 19:24:29 +0000 | [diff] [blame] | 44 | #if defined(CONFIG_OF) |
| 45 | static const struct of_device_id dmm_of_match[]; |
| 46 | #endif |
| 47 | |
Andy Gross | ef44593 | 2012-05-24 11:43:32 -0500 | [diff] [blame] | 48 | /* global spinlock for protecting lists */ |
| 49 | static DEFINE_SPINLOCK(list_lock); |
| 50 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 51 | /* Geometry table */ |
| 52 | #define GEOM(xshift, yshift, bytes_per_pixel) { \ |
| 53 | .x_shft = (xshift), \ |
| 54 | .y_shft = (yshift), \ |
| 55 | .cpp = (bytes_per_pixel), \ |
| 56 | .slot_w = 1 << (SLOT_WIDTH_BITS - (xshift)), \ |
| 57 | .slot_h = 1 << (SLOT_HEIGHT_BITS - (yshift)), \ |
| 58 | } |
| 59 | |
| 60 | static const struct { |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 61 | u32 x_shft; /* unused X-bits (as part of bpp) */ |
| 62 | u32 y_shft; /* unused Y-bits (as part of bpp) */ |
| 63 | u32 cpp; /* bytes/chars per pixel */ |
| 64 | u32 slot_w; /* width of each slot (in pixels) */ |
| 65 | u32 slot_h; /* height of each slot (in pixels) */ |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 66 | } geom[TILFMT_NFORMATS] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 67 | [TILFMT_8BIT] = GEOM(0, 0, 1), |
| 68 | [TILFMT_16BIT] = GEOM(0, 1, 2), |
| 69 | [TILFMT_32BIT] = GEOM(1, 1, 4), |
| 70 | [TILFMT_PAGE] = GEOM(SLOT_WIDTH_BITS, SLOT_HEIGHT_BITS, 1), |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 71 | }; |
| 72 | |
| 73 | |
| 74 | /* lookup table for registers w/ per-engine instances */ |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 75 | static const u32 reg[][4] = { |
Laurent Pinchart | 222025e | 2015-01-11 00:02:07 +0200 | [diff] [blame] | 76 | [PAT_STATUS] = {DMM_PAT_STATUS__0, DMM_PAT_STATUS__1, |
| 77 | DMM_PAT_STATUS__2, DMM_PAT_STATUS__3}, |
| 78 | [PAT_DESCR] = {DMM_PAT_DESCR__0, DMM_PAT_DESCR__1, |
| 79 | DMM_PAT_DESCR__2, DMM_PAT_DESCR__3}, |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 80 | }; |
| 81 | |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 82 | static u32 dmm_read(struct dmm *dmm, u32 reg) |
| 83 | { |
| 84 | return readl(dmm->base + reg); |
| 85 | } |
| 86 | |
| 87 | static void dmm_write(struct dmm *dmm, u32 val, u32 reg) |
| 88 | { |
| 89 | writel(val, dmm->base + reg); |
| 90 | } |
| 91 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 92 | /* simple allocator to grab next 16 byte aligned memory from txn */ |
| 93 | static void *alloc_dma(struct dmm_txn *txn, size_t sz, dma_addr_t *pa) |
| 94 | { |
| 95 | void *ptr; |
| 96 | struct refill_engine *engine = txn->engine_handle; |
| 97 | |
| 98 | /* dmm programming requires 16 byte aligned addresses */ |
| 99 | txn->current_pa = round_up(txn->current_pa, 16); |
| 100 | txn->current_va = (void *)round_up((long)txn->current_va, 16); |
| 101 | |
| 102 | ptr = txn->current_va; |
| 103 | *pa = txn->current_pa; |
| 104 | |
| 105 | txn->current_pa += sz; |
| 106 | txn->current_va += sz; |
| 107 | |
| 108 | BUG_ON((txn->current_va - engine->refill_va) > REFILL_BUFFER_SIZE); |
| 109 | |
| 110 | return ptr; |
| 111 | } |
| 112 | |
| 113 | /* check status and spin until wait_mask comes true */ |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 114 | static int wait_status(struct refill_engine *engine, u32 wait_mask) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 115 | { |
| 116 | struct dmm *dmm = engine->dmm; |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 117 | u32 r = 0, err, i; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 118 | |
| 119 | i = DMM_FIXED_RETRY_COUNT; |
| 120 | while (true) { |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 121 | r = dmm_read(dmm, reg[PAT_STATUS][engine->id]); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 122 | err = r & DMM_PATSTATUS_ERR; |
Peter Ujfalusi | d312fe2 | 2017-09-29 14:49:47 +0300 | [diff] [blame] | 123 | if (err) { |
| 124 | dev_err(dmm->dev, |
| 125 | "%s: error (engine%d). PAT_STATUS: 0x%08x\n", |
| 126 | __func__, engine->id, r); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 127 | return -EFAULT; |
Peter Ujfalusi | d312fe2 | 2017-09-29 14:49:47 +0300 | [diff] [blame] | 128 | } |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 129 | |
| 130 | if ((r & wait_mask) == wait_mask) |
| 131 | break; |
| 132 | |
Peter Ujfalusi | d312fe2 | 2017-09-29 14:49:47 +0300 | [diff] [blame] | 133 | if (--i == 0) { |
| 134 | dev_err(dmm->dev, |
| 135 | "%s: timeout (engine%d). PAT_STATUS: 0x%08x\n", |
| 136 | __func__, engine->id, r); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 137 | return -ETIMEDOUT; |
Peter Ujfalusi | d312fe2 | 2017-09-29 14:49:47 +0300 | [diff] [blame] | 138 | } |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 139 | |
| 140 | udelay(1); |
| 141 | } |
| 142 | |
| 143 | return 0; |
| 144 | } |
| 145 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 146 | static void release_engine(struct refill_engine *engine) |
| 147 | { |
| 148 | unsigned long flags; |
| 149 | |
| 150 | spin_lock_irqsave(&list_lock, flags); |
| 151 | list_add(&engine->idle_node, &omap_dmm->idle_head); |
| 152 | spin_unlock_irqrestore(&list_lock, flags); |
| 153 | |
| 154 | atomic_inc(&omap_dmm->engine_counter); |
| 155 | wake_up_interruptible(&omap_dmm->engine_queue); |
| 156 | } |
| 157 | |
Andy Gross | d7de993 | 2012-08-09 00:14:56 -0500 | [diff] [blame] | 158 | static irqreturn_t omap_dmm_irq_handler(int irq, void *arg) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 159 | { |
| 160 | struct dmm *dmm = arg; |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 161 | u32 status = dmm_read(dmm, DMM_PAT_IRQSTATUS); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 162 | int i; |
| 163 | |
| 164 | /* ack IRQ */ |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 165 | dmm_write(dmm, status, DMM_PAT_IRQSTATUS); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 166 | |
| 167 | for (i = 0; i < dmm->num_engines; i++) { |
Peter Ujfalusi | b8c456d | 2017-09-29 14:49:48 +0300 | [diff] [blame] | 168 | if (status & DMM_IRQSTAT_ERR_MASK) |
| 169 | dev_err(dmm->dev, |
| 170 | "irq error(engine%d): IRQSTAT 0x%02x\n", |
| 171 | i, status & 0xff); |
| 172 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 173 | if (status & DMM_IRQSTAT_LST) { |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 174 | if (dmm->engines[i].async) |
| 175 | release_engine(&dmm->engines[i]); |
Tomi Valkeinen | 7439507 | 2014-12-17 14:34:23 +0200 | [diff] [blame] | 176 | |
| 177 | complete(&dmm->engines[i].compl); |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 178 | } |
| 179 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 180 | status >>= 8; |
| 181 | } |
| 182 | |
| 183 | return IRQ_HANDLED; |
| 184 | } |
| 185 | |
| 186 | /** |
| 187 | * Get a handle for a DMM transaction |
| 188 | */ |
| 189 | static struct dmm_txn *dmm_txn_init(struct dmm *dmm, struct tcm *tcm) |
| 190 | { |
| 191 | struct dmm_txn *txn = NULL; |
| 192 | struct refill_engine *engine = NULL; |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 193 | int ret; |
| 194 | unsigned long flags; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 195 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 196 | |
| 197 | /* wait until an engine is available */ |
| 198 | ret = wait_event_interruptible(omap_dmm->engine_queue, |
| 199 | atomic_add_unless(&omap_dmm->engine_counter, -1, 0)); |
| 200 | if (ret) |
| 201 | return ERR_PTR(ret); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 202 | |
| 203 | /* grab an idle engine */ |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 204 | spin_lock_irqsave(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 205 | if (!list_empty(&dmm->idle_head)) { |
| 206 | engine = list_entry(dmm->idle_head.next, struct refill_engine, |
| 207 | idle_node); |
| 208 | list_del(&engine->idle_node); |
| 209 | } |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 210 | spin_unlock_irqrestore(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 211 | |
| 212 | BUG_ON(!engine); |
| 213 | |
| 214 | txn = &engine->txn; |
| 215 | engine->tcm = tcm; |
| 216 | txn->engine_handle = engine; |
| 217 | txn->last_pat = NULL; |
| 218 | txn->current_va = engine->refill_va; |
| 219 | txn->current_pa = engine->refill_pa; |
| 220 | |
| 221 | return txn; |
| 222 | } |
| 223 | |
| 224 | /** |
| 225 | * Add region to DMM transaction. If pages or pages[i] is NULL, then the |
| 226 | * corresponding slot is cleared (ie. dummy_pa is programmed) |
| 227 | */ |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 228 | static void dmm_txn_append(struct dmm_txn *txn, struct pat_area *area, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 229 | struct page **pages, u32 npages, u32 roll) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 230 | { |
Russell King | 2d31ca3 | 2014-07-12 10:53:41 +0100 | [diff] [blame] | 231 | dma_addr_t pat_pa = 0, data_pa = 0; |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 232 | u32 *data; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 233 | struct pat *pat; |
| 234 | struct refill_engine *engine = txn->engine_handle; |
| 235 | int columns = (1 + area->x1 - area->x0); |
| 236 | int rows = (1 + area->y1 - area->y0); |
| 237 | int i = columns*rows; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 238 | |
Laurent Pinchart | d501b12 | 2016-12-12 11:57:24 +0200 | [diff] [blame] | 239 | pat = alloc_dma(txn, sizeof(*pat), &pat_pa); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 240 | |
| 241 | if (txn->last_pat) |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 242 | txn->last_pat->next_pa = (u32)pat_pa; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 243 | |
| 244 | pat->area = *area; |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 245 | |
| 246 | /* adjust Y coordinates based off of container parameters */ |
| 247 | pat->area.y0 += engine->tcm->y_offset; |
| 248 | pat->area.y1 += engine->tcm->y_offset; |
| 249 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 250 | pat->ctrl = (struct pat_ctrl){ |
| 251 | .start = 1, |
| 252 | .lut_id = engine->tcm->lut_id, |
| 253 | }; |
| 254 | |
Russell King | 2d31ca3 | 2014-07-12 10:53:41 +0100 | [diff] [blame] | 255 | data = alloc_dma(txn, 4*i, &data_pa); |
| 256 | /* FIXME: what if data_pa is more than 32-bit ? */ |
| 257 | pat->data_pa = data_pa; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 258 | |
| 259 | while (i--) { |
Rob Clark | a6a9182 | 2011-12-09 23:26:08 -0600 | [diff] [blame] | 260 | int n = i + roll; |
| 261 | if (n >= npages) |
| 262 | n -= npages; |
| 263 | data[i] = (pages && pages[n]) ? |
| 264 | page_to_phys(pages[n]) : engine->dmm->dummy_pa; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 265 | } |
| 266 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 267 | txn->last_pat = pat; |
| 268 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 269 | return; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | /** |
| 273 | * Commit the DMM transaction. |
| 274 | */ |
| 275 | static int dmm_txn_commit(struct dmm_txn *txn, bool wait) |
| 276 | { |
| 277 | int ret = 0; |
| 278 | struct refill_engine *engine = txn->engine_handle; |
| 279 | struct dmm *dmm = engine->dmm; |
| 280 | |
| 281 | if (!txn->last_pat) { |
| 282 | dev_err(engine->dmm->dev, "need at least one txn\n"); |
| 283 | ret = -EINVAL; |
| 284 | goto cleanup; |
| 285 | } |
| 286 | |
| 287 | txn->last_pat->next_pa = 0; |
Tomi Valkeinen | 538f66b | 2018-09-26 12:11:27 +0300 | [diff] [blame] | 288 | /* ensure that the written descriptors are visible to DMM */ |
| 289 | wmb(); |
| 290 | |
| 291 | /* |
| 292 | * NOTE: the wmb() above should be enough, but there seems to be a bug |
| 293 | * in OMAP's memory barrier implementation, which in some rare cases may |
| 294 | * cause the writes not to be observable after wmb(). |
| 295 | */ |
| 296 | |
| 297 | /* read back to ensure the data is in RAM */ |
| 298 | readl(&txn->last_pat->next_pa); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 299 | |
| 300 | /* write to PAT_DESCR to clear out any pending transaction */ |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 301 | dmm_write(dmm, 0x0, reg[PAT_DESCR][engine->id]); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 302 | |
| 303 | /* wait for engine ready: */ |
| 304 | ret = wait_status(engine, DMM_PATSTATUS_READY); |
| 305 | if (ret) { |
| 306 | ret = -EFAULT; |
| 307 | goto cleanup; |
| 308 | } |
| 309 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 310 | /* mark whether it is async to denote list management in IRQ handler */ |
| 311 | engine->async = wait ? false : true; |
Tomi Valkeinen | 7439507 | 2014-12-17 14:34:23 +0200 | [diff] [blame] | 312 | reinit_completion(&engine->compl); |
| 313 | /* verify that the irq handler sees the 'async' and completion value */ |
Tomi Valkeinen | e7e24df | 2014-11-10 12:23:01 +0200 | [diff] [blame] | 314 | smp_mb(); |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 315 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 316 | /* kick reload */ |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 317 | dmm_write(dmm, engine->refill_pa, reg[PAT_DESCR][engine->id]); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 318 | |
| 319 | if (wait) { |
Tomi Valkeinen | 7439507 | 2014-12-17 14:34:23 +0200 | [diff] [blame] | 320 | if (!wait_for_completion_timeout(&engine->compl, |
Tomi Valkeinen | 96cbd14 | 2015-04-28 14:01:32 +0300 | [diff] [blame] | 321 | msecs_to_jiffies(100))) { |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 322 | dev_err(dmm->dev, "timed out waiting for done\n"); |
| 323 | ret = -ETIMEDOUT; |
Peter Ujfalusi | b7ea6b2 | 2017-09-29 14:49:49 +0300 | [diff] [blame] | 324 | goto cleanup; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 325 | } |
Peter Ujfalusi | b7ea6b2 | 2017-09-29 14:49:49 +0300 | [diff] [blame] | 326 | |
| 327 | /* Check the engine status before continue */ |
| 328 | ret = wait_status(engine, DMM_PATSTATUS_READY | |
| 329 | DMM_PATSTATUS_VALID | DMM_PATSTATUS_DONE); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 330 | } |
| 331 | |
| 332 | cleanup: |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 333 | /* only place engine back on list if we are done with it */ |
| 334 | if (ret || wait) |
| 335 | release_engine(engine); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 336 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 337 | return ret; |
| 338 | } |
| 339 | |
| 340 | /* |
| 341 | * DMM programming |
| 342 | */ |
Rob Clark | a6a9182 | 2011-12-09 23:26:08 -0600 | [diff] [blame] | 343 | static int fill(struct tcm_area *area, struct page **pages, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 344 | u32 npages, u32 roll, bool wait) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 345 | { |
| 346 | int ret = 0; |
| 347 | struct tcm_area slice, area_s; |
| 348 | struct dmm_txn *txn; |
| 349 | |
Tomi Valkeinen | 2bb2daf | 2015-04-28 14:01:34 +0300 | [diff] [blame] | 350 | /* |
| 351 | * FIXME |
| 352 | * |
| 353 | * Asynchronous fill does not work reliably, as the driver does not |
| 354 | * handle errors in the async code paths. The fill operation may |
| 355 | * silently fail, leading to leaking DMM engines, which may eventually |
| 356 | * lead to deadlock if we run out of DMM engines. |
| 357 | * |
| 358 | * For now, always set 'wait' so that we only use sync fills. Async |
| 359 | * fills should be fixed, or alternatively we could decide to only |
| 360 | * support sync fills and so the whole async code path could be removed. |
| 361 | */ |
| 362 | |
| 363 | wait = true; |
| 364 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 365 | txn = dmm_txn_init(omap_dmm, area->tcm); |
| 366 | if (IS_ERR_OR_NULL(txn)) |
Andy Gross | 295c799 | 2012-11-16 13:10:57 -0600 | [diff] [blame] | 367 | return -ENOMEM; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 368 | |
| 369 | tcm_for_each_slice(slice, *area, area_s) { |
| 370 | struct pat_area p_area = { |
| 371 | .x0 = slice.p0.x, .y0 = slice.p0.y, |
| 372 | .x1 = slice.p1.x, .y1 = slice.p1.y, |
| 373 | }; |
| 374 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 375 | dmm_txn_append(txn, &p_area, pages, npages, roll); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 376 | |
Rob Clark | a6a9182 | 2011-12-09 23:26:08 -0600 | [diff] [blame] | 377 | roll += tcm_sizeof(slice); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 378 | } |
| 379 | |
| 380 | ret = dmm_txn_commit(txn, wait); |
| 381 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 382 | return ret; |
| 383 | } |
| 384 | |
| 385 | /* |
| 386 | * Pin/unpin |
| 387 | */ |
| 388 | |
| 389 | /* note: slots for which pages[i] == NULL are filled w/ dummy page |
| 390 | */ |
Rob Clark | a6a9182 | 2011-12-09 23:26:08 -0600 | [diff] [blame] | 391 | int tiler_pin(struct tiler_block *block, struct page **pages, |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 392 | u32 npages, u32 roll, bool wait) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 393 | { |
| 394 | int ret; |
| 395 | |
Rob Clark | a6a9182 | 2011-12-09 23:26:08 -0600 | [diff] [blame] | 396 | ret = fill(&block->area, pages, npages, roll, wait); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 397 | |
| 398 | if (ret) |
| 399 | tiler_unpin(block); |
| 400 | |
| 401 | return ret; |
| 402 | } |
| 403 | |
| 404 | int tiler_unpin(struct tiler_block *block) |
| 405 | { |
Rob Clark | a6a9182 | 2011-12-09 23:26:08 -0600 | [diff] [blame] | 406 | return fill(&block->area, NULL, 0, 0, false); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 407 | } |
| 408 | |
| 409 | /* |
| 410 | * Reserve/release |
| 411 | */ |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 412 | struct tiler_block *tiler_reserve_2d(enum tiler_fmt fmt, u16 w, |
| 413 | u16 h, u16 align) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 414 | { |
Tomi Valkeinen | 6a0f0c5 | 2018-03-29 13:40:37 +0300 | [diff] [blame] | 415 | struct tiler_block *block; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 416 | u32 min_align = 128; |
| 417 | int ret; |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 418 | unsigned long flags; |
Tomi Valkeinen | 2150c19 | 2017-02-21 09:57:12 +0200 | [diff] [blame] | 419 | u32 slot_bytes; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 420 | |
Tomi Valkeinen | 6a0f0c5 | 2018-03-29 13:40:37 +0300 | [diff] [blame] | 421 | block = kzalloc(sizeof(*block), GFP_KERNEL); |
| 422 | if (!block) |
| 423 | return ERR_PTR(-ENOMEM); |
| 424 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 425 | BUG_ON(!validfmt(fmt)); |
| 426 | |
| 427 | /* convert width/height to slots */ |
| 428 | w = DIV_ROUND_UP(w, geom[fmt].slot_w); |
| 429 | h = DIV_ROUND_UP(h, geom[fmt].slot_h); |
| 430 | |
| 431 | /* convert alignment to slots */ |
Andy Gross | 0d6fa53 | 2015-08-12 11:24:38 +0300 | [diff] [blame] | 432 | slot_bytes = geom[fmt].slot_w * geom[fmt].cpp; |
| 433 | min_align = max(min_align, slot_bytes); |
| 434 | align = (align > min_align) ? ALIGN(align, min_align) : min_align; |
| 435 | align /= slot_bytes; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 436 | |
| 437 | block->fmt = fmt; |
| 438 | |
Andy Gross | 0d6fa53 | 2015-08-12 11:24:38 +0300 | [diff] [blame] | 439 | ret = tcm_reserve_2d(containers[fmt], w, h, align, -1, slot_bytes, |
| 440 | &block->area); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 441 | if (ret) { |
| 442 | kfree(block); |
Rob Clark | 1c3a4dc | 2012-03-21 16:40:23 -0500 | [diff] [blame] | 443 | return ERR_PTR(-ENOMEM); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 444 | } |
| 445 | |
| 446 | /* add to allocation list */ |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 447 | spin_lock_irqsave(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 448 | list_add(&block->alloc_node, &omap_dmm->alloc_head); |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 449 | spin_unlock_irqrestore(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 450 | |
| 451 | return block; |
| 452 | } |
| 453 | |
| 454 | struct tiler_block *tiler_reserve_1d(size_t size) |
| 455 | { |
| 456 | struct tiler_block *block = kzalloc(sizeof(*block), GFP_KERNEL); |
| 457 | int num_pages = (size + PAGE_SIZE - 1) >> PAGE_SHIFT; |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 458 | unsigned long flags; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 459 | |
| 460 | if (!block) |
Andy Gross | d7de993 | 2012-08-09 00:14:56 -0500 | [diff] [blame] | 461 | return ERR_PTR(-ENOMEM); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 462 | |
| 463 | block->fmt = TILFMT_PAGE; |
| 464 | |
| 465 | if (tcm_reserve_1d(containers[TILFMT_PAGE], num_pages, |
| 466 | &block->area)) { |
| 467 | kfree(block); |
Rob Clark | 1c3a4dc | 2012-03-21 16:40:23 -0500 | [diff] [blame] | 468 | return ERR_PTR(-ENOMEM); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 469 | } |
| 470 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 471 | spin_lock_irqsave(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 472 | list_add(&block->alloc_node, &omap_dmm->alloc_head); |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 473 | spin_unlock_irqrestore(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 474 | |
| 475 | return block; |
| 476 | } |
| 477 | |
| 478 | /* note: if you have pin'd pages, you should have already unpin'd first! */ |
| 479 | int tiler_release(struct tiler_block *block) |
| 480 | { |
| 481 | int ret = tcm_free(&block->area); |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 482 | unsigned long flags; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 483 | |
| 484 | if (block->area.tcm) |
| 485 | dev_err(omap_dmm->dev, "failed to release block\n"); |
| 486 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 487 | spin_lock_irqsave(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 488 | list_del(&block->alloc_node); |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 489 | spin_unlock_irqrestore(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 490 | |
| 491 | kfree(block); |
| 492 | return ret; |
| 493 | } |
| 494 | |
| 495 | /* |
| 496 | * Utils |
| 497 | */ |
| 498 | |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 499 | /* calculate the tiler space address of a pixel in a view orientation... |
| 500 | * below description copied from the display subsystem section of TRM: |
| 501 | * |
| 502 | * When the TILER is addressed, the bits: |
| 503 | * [28:27] = 0x0 for 8-bit tiled |
| 504 | * 0x1 for 16-bit tiled |
| 505 | * 0x2 for 32-bit tiled |
| 506 | * 0x3 for page mode |
| 507 | * [31:29] = 0x0 for 0-degree view |
| 508 | * 0x1 for 180-degree view + mirroring |
| 509 | * 0x2 for 0-degree view + mirroring |
| 510 | * 0x3 for 180-degree view |
| 511 | * 0x4 for 270-degree view + mirroring |
| 512 | * 0x5 for 270-degree view |
| 513 | * 0x6 for 90-degree view |
| 514 | * 0x7 for 90-degree view + mirroring |
| 515 | * Otherwise the bits indicated the corresponding bit address to access |
| 516 | * the SDRAM. |
| 517 | */ |
| 518 | static u32 tiler_get_address(enum tiler_fmt fmt, u32 orient, u32 x, u32 y) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 519 | { |
| 520 | u32 x_bits, y_bits, tmp, x_mask, y_mask, alignment; |
| 521 | |
| 522 | x_bits = CONT_WIDTH_BITS - geom[fmt].x_shft; |
| 523 | y_bits = CONT_HEIGHT_BITS - geom[fmt].y_shft; |
| 524 | alignment = geom[fmt].x_shft + geom[fmt].y_shft; |
| 525 | |
| 526 | /* validate coordinate */ |
| 527 | x_mask = MASK(x_bits); |
| 528 | y_mask = MASK(y_bits); |
| 529 | |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 530 | if (x < 0 || x > x_mask || y < 0 || y > y_mask) { |
| 531 | DBG("invalid coords: %u < 0 || %u > %u || %u < 0 || %u > %u", |
| 532 | x, x, x_mask, y, y, y_mask); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 533 | return 0; |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 534 | } |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 535 | |
| 536 | /* account for mirroring */ |
| 537 | if (orient & MASK_X_INVERT) |
| 538 | x ^= x_mask; |
| 539 | if (orient & MASK_Y_INVERT) |
| 540 | y ^= y_mask; |
| 541 | |
| 542 | /* get coordinate address */ |
| 543 | if (orient & MASK_XY_FLIP) |
| 544 | tmp = ((x << y_bits) + y); |
| 545 | else |
| 546 | tmp = ((y << x_bits) + x); |
| 547 | |
| 548 | return TIL_ADDR((tmp << alignment), orient, fmt); |
| 549 | } |
| 550 | |
| 551 | dma_addr_t tiler_ssptr(struct tiler_block *block) |
| 552 | { |
| 553 | BUG_ON(!validfmt(block->fmt)); |
| 554 | |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 555 | return TILVIEW_8BIT + tiler_get_address(block->fmt, 0, |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 556 | block->area.p0.x * geom[block->fmt].slot_w, |
| 557 | block->area.p0.y * geom[block->fmt].slot_h); |
| 558 | } |
| 559 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 560 | dma_addr_t tiler_tsptr(struct tiler_block *block, u32 orient, |
| 561 | u32 x, u32 y) |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 562 | { |
| 563 | struct tcm_pt *p = &block->area.p0; |
| 564 | BUG_ON(!validfmt(block->fmt)); |
| 565 | |
| 566 | return tiler_get_address(block->fmt, orient, |
| 567 | (p->x * geom[block->fmt].slot_w) + x, |
| 568 | (p->y * geom[block->fmt].slot_h) + y); |
| 569 | } |
| 570 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 571 | void tiler_align(enum tiler_fmt fmt, u16 *w, u16 *h) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 572 | { |
| 573 | BUG_ON(!validfmt(fmt)); |
| 574 | *w = round_up(*w, geom[fmt].slot_w); |
| 575 | *h = round_up(*h, geom[fmt].slot_h); |
| 576 | } |
| 577 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 578 | u32 tiler_stride(enum tiler_fmt fmt, u32 orient) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 579 | { |
| 580 | BUG_ON(!validfmt(fmt)); |
| 581 | |
Rob Clark | 3c810c6 | 2012-08-15 15:18:01 -0500 | [diff] [blame] | 582 | if (orient & MASK_XY_FLIP) |
| 583 | return 1 << (CONT_HEIGHT_BITS + geom[fmt].x_shft); |
| 584 | else |
| 585 | return 1 << (CONT_WIDTH_BITS + geom[fmt].y_shft); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 586 | } |
| 587 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 588 | size_t tiler_size(enum tiler_fmt fmt, u16 w, u16 h) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 589 | { |
| 590 | tiler_align(fmt, &w, &h); |
| 591 | return geom[fmt].cpp * w * h; |
| 592 | } |
| 593 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 594 | size_t tiler_vsize(enum tiler_fmt fmt, u16 w, u16 h) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 595 | { |
| 596 | BUG_ON(!validfmt(fmt)); |
| 597 | return round_up(geom[fmt].cpp * w, PAGE_SIZE) * h; |
| 598 | } |
| 599 | |
Laurent Pinchart | dfe9cfc | 2018-02-11 15:07:33 +0200 | [diff] [blame] | 600 | u32 tiler_get_cpu_cache_flags(void) |
Tomi Valkeinen | 7cb0d6c | 2014-09-25 19:24:29 +0000 | [diff] [blame] | 601 | { |
| 602 | return omap_dmm->plat_data->cpu_cache_flags; |
| 603 | } |
| 604 | |
Andy Gross | e5e4e9b | 2012-10-17 00:30:03 -0500 | [diff] [blame] | 605 | bool dmm_is_available(void) |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 606 | { |
| 607 | return omap_dmm ? true : false; |
| 608 | } |
| 609 | |
| 610 | static int omap_dmm_remove(struct platform_device *dev) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 611 | { |
| 612 | struct tiler_block *block, *_block; |
| 613 | int i; |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 614 | unsigned long flags; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 615 | |
| 616 | if (omap_dmm) { |
Peter Ujfalusi | 176c866 | 2018-09-26 12:11:29 +0300 | [diff] [blame^] | 617 | /* Disable all enabled interrupts */ |
| 618 | dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_CLR); |
| 619 | free_irq(omap_dmm->irq, omap_dmm); |
| 620 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 621 | /* free all area regions */ |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 622 | spin_lock_irqsave(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 623 | list_for_each_entry_safe(block, _block, &omap_dmm->alloc_head, |
| 624 | alloc_node) { |
| 625 | list_del(&block->alloc_node); |
| 626 | kfree(block); |
| 627 | } |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 628 | spin_unlock_irqrestore(&list_lock, flags); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 629 | |
| 630 | for (i = 0; i < omap_dmm->num_lut; i++) |
| 631 | if (omap_dmm->tcm && omap_dmm->tcm[i]) |
| 632 | omap_dmm->tcm[i]->deinit(omap_dmm->tcm[i]); |
| 633 | kfree(omap_dmm->tcm); |
| 634 | |
| 635 | kfree(omap_dmm->engines); |
| 636 | if (omap_dmm->refill_va) |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 637 | dma_free_wc(omap_dmm->dev, |
| 638 | REFILL_BUFFER_SIZE * omap_dmm->num_engines, |
| 639 | omap_dmm->refill_va, omap_dmm->refill_pa); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 640 | if (omap_dmm->dummy_page) |
| 641 | __free_page(omap_dmm->dummy_page); |
| 642 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 643 | iounmap(omap_dmm->base); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 644 | kfree(omap_dmm); |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 645 | omap_dmm = NULL; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 646 | } |
| 647 | |
| 648 | return 0; |
| 649 | } |
| 650 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 651 | static int omap_dmm_probe(struct platform_device *dev) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 652 | { |
| 653 | int ret = -EFAULT, i; |
| 654 | struct tcm_area area = {0}; |
Andy Gross | 0f562d1 | 2012-10-11 23:06:43 -0500 | [diff] [blame] | 655 | u32 hwinfo, pat_geom; |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 656 | struct resource *mem; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 657 | |
| 658 | omap_dmm = kzalloc(sizeof(*omap_dmm), GFP_KERNEL); |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 659 | if (!omap_dmm) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 660 | goto fail; |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 661 | |
Andy Gross | ef44593 | 2012-05-24 11:43:32 -0500 | [diff] [blame] | 662 | /* initialize lists */ |
| 663 | INIT_LIST_HEAD(&omap_dmm->alloc_head); |
| 664 | INIT_LIST_HEAD(&omap_dmm->idle_head); |
| 665 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 666 | init_waitqueue_head(&omap_dmm->engine_queue); |
| 667 | |
Tomi Valkeinen | 7cb0d6c | 2014-09-25 19:24:29 +0000 | [diff] [blame] | 668 | if (dev->dev.of_node) { |
| 669 | const struct of_device_id *match; |
| 670 | |
| 671 | match = of_match_node(dmm_of_match, dev->dev.of_node); |
| 672 | if (!match) { |
| 673 | dev_err(&dev->dev, "failed to find matching device node\n"); |
Christophe JAILLET | 8677b1a | 2017-09-24 08:01:03 +0200 | [diff] [blame] | 674 | ret = -ENODEV; |
| 675 | goto fail; |
Tomi Valkeinen | 7cb0d6c | 2014-09-25 19:24:29 +0000 | [diff] [blame] | 676 | } |
| 677 | |
| 678 | omap_dmm->plat_data = match->data; |
| 679 | } |
| 680 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 681 | /* lookup hwmod data - base address and irq */ |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 682 | mem = platform_get_resource(dev, IORESOURCE_MEM, 0); |
| 683 | if (!mem) { |
| 684 | dev_err(&dev->dev, "failed to get base address resource\n"); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 685 | goto fail; |
| 686 | } |
| 687 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 688 | omap_dmm->base = ioremap(mem->start, SZ_2K); |
| 689 | |
| 690 | if (!omap_dmm->base) { |
| 691 | dev_err(&dev->dev, "failed to get dmm base address\n"); |
| 692 | goto fail; |
| 693 | } |
| 694 | |
| 695 | omap_dmm->irq = platform_get_irq(dev, 0); |
| 696 | if (omap_dmm->irq < 0) { |
| 697 | dev_err(&dev->dev, "failed to get IRQ resource\n"); |
| 698 | goto fail; |
| 699 | } |
| 700 | |
| 701 | omap_dmm->dev = &dev->dev; |
| 702 | |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 703 | hwinfo = dmm_read(omap_dmm, DMM_PAT_HWINFO); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 704 | omap_dmm->num_engines = (hwinfo >> 24) & 0x1F; |
| 705 | omap_dmm->num_lut = (hwinfo >> 16) & 0x1F; |
| 706 | omap_dmm->container_width = 256; |
| 707 | omap_dmm->container_height = 128; |
| 708 | |
Andy Gross | faaa054 | 2012-10-12 11:18:11 -0500 | [diff] [blame] | 709 | atomic_set(&omap_dmm->engine_counter, omap_dmm->num_engines); |
| 710 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 711 | /* read out actual LUT width and height */ |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 712 | pat_geom = dmm_read(omap_dmm, DMM_PAT_GEOMETRY); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 713 | omap_dmm->lut_width = ((pat_geom >> 16) & 0xF) << 5; |
| 714 | omap_dmm->lut_height = ((pat_geom >> 24) & 0xF) << 5; |
| 715 | |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 716 | /* increment LUT by one if on OMAP5 */ |
| 717 | /* LUT has twice the height, and is split into a separate container */ |
| 718 | if (omap_dmm->lut_height != omap_dmm->container_height) |
| 719 | omap_dmm->num_lut++; |
| 720 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 721 | /* initialize DMM registers */ |
Tomi Valkeinen | 8e54adf | 2015-08-07 14:31:28 +0300 | [diff] [blame] | 722 | dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__0); |
| 723 | dmm_write(omap_dmm, 0x88888888, DMM_PAT_VIEW__1); |
| 724 | dmm_write(omap_dmm, 0x80808080, DMM_PAT_VIEW_MAP__0); |
| 725 | dmm_write(omap_dmm, 0x80000000, DMM_PAT_VIEW_MAP_BASE); |
| 726 | dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__0); |
| 727 | dmm_write(omap_dmm, 0x88888888, DMM_TILER_OR__1); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 728 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 729 | omap_dmm->dummy_page = alloc_page(GFP_KERNEL | __GFP_DMA32); |
| 730 | if (!omap_dmm->dummy_page) { |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 731 | dev_err(&dev->dev, "could not allocate dummy page\n"); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 732 | ret = -ENOMEM; |
| 733 | goto fail; |
| 734 | } |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 735 | |
| 736 | /* set dma mask for device */ |
Russell King | d6cfaab | 2013-06-10 18:41:59 +0100 | [diff] [blame] | 737 | ret = dma_set_coherent_mask(&dev->dev, DMA_BIT_MASK(32)); |
| 738 | if (ret) |
| 739 | goto fail; |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 740 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 741 | omap_dmm->dummy_pa = page_to_phys(omap_dmm->dummy_page); |
| 742 | |
| 743 | /* alloc refill memory */ |
Luis R. Rodriguez | f6e4566 | 2016-01-22 18:34:22 -0800 | [diff] [blame] | 744 | omap_dmm->refill_va = dma_alloc_wc(&dev->dev, |
| 745 | REFILL_BUFFER_SIZE * omap_dmm->num_engines, |
| 746 | &omap_dmm->refill_pa, GFP_KERNEL); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 747 | if (!omap_dmm->refill_va) { |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 748 | dev_err(&dev->dev, "could not allocate refill memory\n"); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 749 | goto fail; |
| 750 | } |
| 751 | |
| 752 | /* alloc engines */ |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 753 | omap_dmm->engines = kcalloc(omap_dmm->num_engines, |
Laurent Pinchart | d501b12 | 2016-12-12 11:57:24 +0200 | [diff] [blame] | 754 | sizeof(*omap_dmm->engines), GFP_KERNEL); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 755 | if (!omap_dmm->engines) { |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 756 | ret = -ENOMEM; |
| 757 | goto fail; |
| 758 | } |
| 759 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 760 | for (i = 0; i < omap_dmm->num_engines; i++) { |
| 761 | omap_dmm->engines[i].id = i; |
| 762 | omap_dmm->engines[i].dmm = omap_dmm; |
| 763 | omap_dmm->engines[i].refill_va = omap_dmm->refill_va + |
| 764 | (REFILL_BUFFER_SIZE * i); |
| 765 | omap_dmm->engines[i].refill_pa = omap_dmm->refill_pa + |
| 766 | (REFILL_BUFFER_SIZE * i); |
Tomi Valkeinen | 7439507 | 2014-12-17 14:34:23 +0200 | [diff] [blame] | 767 | init_completion(&omap_dmm->engines[i].compl); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 768 | |
| 769 | list_add(&omap_dmm->engines[i].idle_node, &omap_dmm->idle_head); |
| 770 | } |
| 771 | |
Joe Perches | 78110bb | 2013-02-11 09:41:29 -0800 | [diff] [blame] | 772 | omap_dmm->tcm = kcalloc(omap_dmm->num_lut, sizeof(*omap_dmm->tcm), |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 773 | GFP_KERNEL); |
| 774 | if (!omap_dmm->tcm) { |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 775 | ret = -ENOMEM; |
| 776 | goto fail; |
| 777 | } |
| 778 | |
| 779 | /* init containers */ |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 780 | /* Each LUT is associated with a TCM (container manager). We use the |
| 781 | lut_id to denote the lut_id used to identify the correct LUT for |
| 782 | programming during reill operations */ |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 783 | for (i = 0; i < omap_dmm->num_lut; i++) { |
| 784 | omap_dmm->tcm[i] = sita_init(omap_dmm->container_width, |
Andy Gross | 0d6fa53 | 2015-08-12 11:24:38 +0300 | [diff] [blame] | 785 | omap_dmm->container_height); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 786 | |
| 787 | if (!omap_dmm->tcm[i]) { |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 788 | dev_err(&dev->dev, "failed to allocate container\n"); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 789 | ret = -ENOMEM; |
| 790 | goto fail; |
| 791 | } |
| 792 | |
| 793 | omap_dmm->tcm[i]->lut_id = i; |
| 794 | } |
| 795 | |
| 796 | /* assign access mode containers to applicable tcm container */ |
| 797 | /* OMAP 4 has 1 container for all 4 views */ |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 798 | /* OMAP 5 has 2 containers, 1 for 2D and 1 for 1D */ |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 799 | containers[TILFMT_8BIT] = omap_dmm->tcm[0]; |
| 800 | containers[TILFMT_16BIT] = omap_dmm->tcm[0]; |
| 801 | containers[TILFMT_32BIT] = omap_dmm->tcm[0]; |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 802 | |
| 803 | if (omap_dmm->container_height != omap_dmm->lut_height) { |
| 804 | /* second LUT is used for PAGE mode. Programming must use |
| 805 | y offset that is added to all y coordinates. LUT id is still |
| 806 | 0, because it is the same LUT, just the upper 128 lines */ |
| 807 | containers[TILFMT_PAGE] = omap_dmm->tcm[1]; |
| 808 | omap_dmm->tcm[1]->y_offset = OMAP5_LUT_OFFSET; |
| 809 | omap_dmm->tcm[1]->lut_id = 0; |
| 810 | } else { |
| 811 | containers[TILFMT_PAGE] = omap_dmm->tcm[0]; |
| 812 | } |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 813 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 814 | area = (struct tcm_area) { |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 815 | .tcm = NULL, |
| 816 | .p1.x = omap_dmm->container_width - 1, |
| 817 | .p1.y = omap_dmm->container_height - 1, |
| 818 | }; |
| 819 | |
Peter Ujfalusi | 176c866 | 2018-09-26 12:11:29 +0300 | [diff] [blame^] | 820 | ret = request_irq(omap_dmm->irq, omap_dmm_irq_handler, IRQF_SHARED, |
| 821 | "omap_dmm_irq_handler", omap_dmm); |
| 822 | |
| 823 | if (ret) { |
| 824 | dev_err(&dev->dev, "couldn't register IRQ %d, error %d\n", |
| 825 | omap_dmm->irq, ret); |
| 826 | omap_dmm->irq = -1; |
| 827 | goto fail; |
| 828 | } |
| 829 | |
| 830 | /* Enable all interrupts for each refill engine except |
| 831 | * ERR_LUT_MISS<n> (which is just advisory, and we don't care |
| 832 | * about because we want to be able to refill live scanout |
| 833 | * buffers for accelerated pan/scroll) and FILL_DSC<n> which |
| 834 | * we just generally don't care about. |
| 835 | */ |
| 836 | dmm_write(omap_dmm, 0x7e7e7e7e, DMM_PAT_IRQENABLE_SET); |
| 837 | |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 838 | /* initialize all LUTs to dummy page entries */ |
| 839 | for (i = 0; i < omap_dmm->num_lut; i++) { |
| 840 | area.tcm = omap_dmm->tcm[i]; |
Rob Clark | a6a9182 | 2011-12-09 23:26:08 -0600 | [diff] [blame] | 841 | if (fill(&area, NULL, 0, 0, true)) |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 842 | dev_err(omap_dmm->dev, "refill failed"); |
| 843 | } |
| 844 | |
| 845 | dev_info(omap_dmm->dev, "initialized all PAT entries\n"); |
| 846 | |
| 847 | return 0; |
| 848 | |
| 849 | fail: |
Andy Gross | ef44593 | 2012-05-24 11:43:32 -0500 | [diff] [blame] | 850 | if (omap_dmm_remove(dev)) |
| 851 | dev_err(&dev->dev, "cleanup failed\n"); |
Andy Gross | 71e8831 | 2011-12-05 19:19:21 -0600 | [diff] [blame] | 852 | return ret; |
| 853 | } |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 854 | |
| 855 | /* |
| 856 | * debugfs support |
| 857 | */ |
| 858 | |
| 859 | #ifdef CONFIG_DEBUG_FS |
| 860 | |
| 861 | static const char *alphabet = "abcdefghijklmnopqrstuvwxyz" |
| 862 | "ABCDEFGHIJKLMNOPQRSTUVWXYZ0123456789"; |
| 863 | static const char *special = ".,:;'\"`~!^-+"; |
| 864 | |
| 865 | static void fill_map(char **map, int xdiv, int ydiv, struct tcm_area *a, |
| 866 | char c, bool ovw) |
| 867 | { |
| 868 | int x, y; |
| 869 | for (y = a->p0.y / ydiv; y <= a->p1.y / ydiv; y++) |
| 870 | for (x = a->p0.x / xdiv; x <= a->p1.x / xdiv; x++) |
| 871 | if (map[y][x] == ' ' || ovw) |
| 872 | map[y][x] = c; |
| 873 | } |
| 874 | |
| 875 | static void fill_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p, |
| 876 | char c) |
| 877 | { |
| 878 | map[p->y / ydiv][p->x / xdiv] = c; |
| 879 | } |
| 880 | |
| 881 | static char read_map_pt(char **map, int xdiv, int ydiv, struct tcm_pt *p) |
| 882 | { |
| 883 | return map[p->y / ydiv][p->x / xdiv]; |
| 884 | } |
| 885 | |
| 886 | static int map_width(int xdiv, int x0, int x1) |
| 887 | { |
| 888 | return (x1 / xdiv) - (x0 / xdiv) + 1; |
| 889 | } |
| 890 | |
| 891 | static void text_map(char **map, int xdiv, char *nice, int yd, int x0, int x1) |
| 892 | { |
| 893 | char *p = map[yd] + (x0 / xdiv); |
| 894 | int w = (map_width(xdiv, x0, x1) - strlen(nice)) / 2; |
| 895 | if (w >= 0) { |
| 896 | p += w; |
| 897 | while (*nice) |
| 898 | *p++ = *nice++; |
| 899 | } |
| 900 | } |
| 901 | |
| 902 | static void map_1d_info(char **map, int xdiv, int ydiv, char *nice, |
| 903 | struct tcm_area *a) |
| 904 | { |
| 905 | sprintf(nice, "%dK", tcm_sizeof(*a) * 4); |
| 906 | if (a->p0.y + 1 < a->p1.y) { |
| 907 | text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, 0, |
| 908 | 256 - 1); |
| 909 | } else if (a->p0.y < a->p1.y) { |
| 910 | if (strlen(nice) < map_width(xdiv, a->p0.x, 256 - 1)) |
| 911 | text_map(map, xdiv, nice, a->p0.y / ydiv, |
| 912 | a->p0.x + xdiv, 256 - 1); |
| 913 | else if (strlen(nice) < map_width(xdiv, 0, a->p1.x)) |
| 914 | text_map(map, xdiv, nice, a->p1.y / ydiv, |
| 915 | 0, a->p1.y - xdiv); |
| 916 | } else if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) { |
| 917 | text_map(map, xdiv, nice, a->p0.y / ydiv, a->p0.x, a->p1.x); |
| 918 | } |
| 919 | } |
| 920 | |
| 921 | static void map_2d_info(char **map, int xdiv, int ydiv, char *nice, |
| 922 | struct tcm_area *a) |
| 923 | { |
| 924 | sprintf(nice, "(%d*%d)", tcm_awidth(*a), tcm_aheight(*a)); |
| 925 | if (strlen(nice) + 1 < map_width(xdiv, a->p0.x, a->p1.x)) |
| 926 | text_map(map, xdiv, nice, (a->p0.y + a->p1.y) / 2 / ydiv, |
| 927 | a->p0.x, a->p1.x); |
| 928 | } |
| 929 | |
| 930 | int tiler_map_show(struct seq_file *s, void *arg) |
| 931 | { |
| 932 | int xdiv = 2, ydiv = 1; |
| 933 | char **map = NULL, *global_map; |
| 934 | struct tiler_block *block; |
| 935 | struct tcm_area a, p; |
| 936 | int i; |
| 937 | const char *m2d = alphabet; |
| 938 | const char *a2d = special; |
| 939 | const char *m2dp = m2d, *a2dp = a2d; |
| 940 | char nice[128]; |
Andy Gross | 02646fb | 2012-03-05 10:48:38 -0600 | [diff] [blame] | 941 | int h_adj; |
| 942 | int w_adj; |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 943 | unsigned long flags; |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 944 | int lut_idx; |
| 945 | |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 946 | |
Andy Gross | 02646fb | 2012-03-05 10:48:38 -0600 | [diff] [blame] | 947 | if (!omap_dmm) { |
| 948 | /* early return if dmm/tiler device is not initialized */ |
| 949 | return 0; |
| 950 | } |
| 951 | |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 952 | h_adj = omap_dmm->container_height / ydiv; |
| 953 | w_adj = omap_dmm->container_width / xdiv; |
Andy Gross | 02646fb | 2012-03-05 10:48:38 -0600 | [diff] [blame] | 954 | |
Kees Cook | 6da2ec5 | 2018-06-12 13:55:00 -0700 | [diff] [blame] | 955 | map = kmalloc_array(h_adj, sizeof(*map), GFP_KERNEL); |
| 956 | global_map = kmalloc_array(w_adj + 1, h_adj, GFP_KERNEL); |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 957 | |
| 958 | if (!map || !global_map) |
| 959 | goto error; |
| 960 | |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 961 | for (lut_idx = 0; lut_idx < omap_dmm->num_lut; lut_idx++) { |
Dan Carpenter | e1e9c90 | 2013-08-22 15:42:50 +0300 | [diff] [blame] | 962 | memset(map, 0, h_adj * sizeof(*map)); |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 963 | memset(global_map, ' ', (w_adj + 1) * h_adj); |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 964 | |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 965 | for (i = 0; i < omap_dmm->container_height; i++) { |
| 966 | map[i] = global_map + i * (w_adj + 1); |
| 967 | map[i][w_adj] = 0; |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 968 | } |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 969 | |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 970 | spin_lock_irqsave(&list_lock, flags); |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 971 | |
Andy Gross | c6b7ae55 | 2012-12-19 14:53:38 -0600 | [diff] [blame] | 972 | list_for_each_entry(block, &omap_dmm->alloc_head, alloc_node) { |
| 973 | if (block->area.tcm == omap_dmm->tcm[lut_idx]) { |
| 974 | if (block->fmt != TILFMT_PAGE) { |
| 975 | fill_map(map, xdiv, ydiv, &block->area, |
| 976 | *m2dp, true); |
| 977 | if (!*++a2dp) |
| 978 | a2dp = a2d; |
| 979 | if (!*++m2dp) |
| 980 | m2dp = m2d; |
| 981 | map_2d_info(map, xdiv, ydiv, nice, |
| 982 | &block->area); |
| 983 | } else { |
| 984 | bool start = read_map_pt(map, xdiv, |
| 985 | ydiv, &block->area.p0) == ' '; |
| 986 | bool end = read_map_pt(map, xdiv, ydiv, |
| 987 | &block->area.p1) == ' '; |
| 988 | |
| 989 | tcm_for_each_slice(a, block->area, p) |
| 990 | fill_map(map, xdiv, ydiv, &a, |
| 991 | '=', true); |
| 992 | fill_map_pt(map, xdiv, ydiv, |
| 993 | &block->area.p0, |
| 994 | start ? '<' : 'X'); |
| 995 | fill_map_pt(map, xdiv, ydiv, |
| 996 | &block->area.p1, |
| 997 | end ? '>' : 'X'); |
| 998 | map_1d_info(map, xdiv, ydiv, nice, |
| 999 | &block->area); |
| 1000 | } |
| 1001 | } |
| 1002 | } |
| 1003 | |
| 1004 | spin_unlock_irqrestore(&list_lock, flags); |
| 1005 | |
| 1006 | if (s) { |
| 1007 | seq_printf(s, "CONTAINER %d DUMP BEGIN\n", lut_idx); |
| 1008 | for (i = 0; i < 128; i++) |
| 1009 | seq_printf(s, "%03d:%s\n", i, map[i]); |
| 1010 | seq_printf(s, "CONTAINER %d DUMP END\n", lut_idx); |
| 1011 | } else { |
| 1012 | dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP BEGIN\n", |
| 1013 | lut_idx); |
| 1014 | for (i = 0; i < 128; i++) |
| 1015 | dev_dbg(omap_dmm->dev, "%03d:%s\n", i, map[i]); |
| 1016 | dev_dbg(omap_dmm->dev, "CONTAINER %d DUMP END\n", |
| 1017 | lut_idx); |
| 1018 | } |
Andy Gross | 6169a148 | 2011-12-15 21:05:17 -0600 | [diff] [blame] | 1019 | } |
| 1020 | |
| 1021 | error: |
| 1022 | kfree(map); |
| 1023 | kfree(global_map); |
| 1024 | |
| 1025 | return 0; |
| 1026 | } |
| 1027 | #endif |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 1028 | |
Grygorii Strashko | 1d601da | 2015-02-25 20:08:20 +0200 | [diff] [blame] | 1029 | #ifdef CONFIG_PM_SLEEP |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 1030 | static int omap_dmm_resume(struct device *dev) |
| 1031 | { |
| 1032 | struct tcm_area area; |
| 1033 | int i; |
| 1034 | |
| 1035 | if (!omap_dmm) |
| 1036 | return -ENODEV; |
| 1037 | |
| 1038 | area = (struct tcm_area) { |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 1039 | .tcm = NULL, |
| 1040 | .p1.x = omap_dmm->container_width - 1, |
| 1041 | .p1.y = omap_dmm->container_height - 1, |
| 1042 | }; |
| 1043 | |
| 1044 | /* initialize all LUTs to dummy page entries */ |
| 1045 | for (i = 0; i < omap_dmm->num_lut; i++) { |
| 1046 | area.tcm = omap_dmm->tcm[i]; |
| 1047 | if (fill(&area, NULL, 0, 0, true)) |
| 1048 | dev_err(dev, "refill failed"); |
| 1049 | } |
| 1050 | |
| 1051 | return 0; |
| 1052 | } |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 1053 | #endif |
| 1054 | |
Grygorii Strashko | 1d601da | 2015-02-25 20:08:20 +0200 | [diff] [blame] | 1055 | static SIMPLE_DEV_PM_OPS(omap_dmm_pm_ops, NULL, omap_dmm_resume); |
| 1056 | |
Archit Taneja | 3d23234 | 2013-10-15 12:34:20 +0530 | [diff] [blame] | 1057 | #if defined(CONFIG_OF) |
Tomi Valkeinen | 7cb0d6c | 2014-09-25 19:24:29 +0000 | [diff] [blame] | 1058 | static const struct dmm_platform_data dmm_omap4_platform_data = { |
| 1059 | .cpu_cache_flags = OMAP_BO_WC, |
| 1060 | }; |
| 1061 | |
| 1062 | static const struct dmm_platform_data dmm_omap5_platform_data = { |
| 1063 | .cpu_cache_flags = OMAP_BO_UNCACHED, |
| 1064 | }; |
| 1065 | |
Archit Taneja | 3d23234 | 2013-10-15 12:34:20 +0530 | [diff] [blame] | 1066 | static const struct of_device_id dmm_of_match[] = { |
Tomi Valkeinen | 7cb0d6c | 2014-09-25 19:24:29 +0000 | [diff] [blame] | 1067 | { |
| 1068 | .compatible = "ti,omap4-dmm", |
| 1069 | .data = &dmm_omap4_platform_data, |
| 1070 | }, |
| 1071 | { |
| 1072 | .compatible = "ti,omap5-dmm", |
| 1073 | .data = &dmm_omap5_platform_data, |
| 1074 | }, |
Archit Taneja | 3d23234 | 2013-10-15 12:34:20 +0530 | [diff] [blame] | 1075 | {}, |
| 1076 | }; |
| 1077 | #endif |
| 1078 | |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 1079 | struct platform_driver omap_dmm_driver = { |
| 1080 | .probe = omap_dmm_probe, |
| 1081 | .remove = omap_dmm_remove, |
| 1082 | .driver = { |
| 1083 | .owner = THIS_MODULE, |
| 1084 | .name = DMM_DRIVER_NAME, |
Archit Taneja | 3d23234 | 2013-10-15 12:34:20 +0530 | [diff] [blame] | 1085 | .of_match_table = of_match_ptr(dmm_of_match), |
Andy Gross | e78edba | 2012-12-19 14:53:37 -0600 | [diff] [blame] | 1086 | .pm = &omap_dmm_pm_ops, |
Andy Gross | 5c13779 | 2012-03-05 10:48:39 -0600 | [diff] [blame] | 1087 | }, |
| 1088 | }; |
| 1089 | |
| 1090 | MODULE_LICENSE("GPL v2"); |
| 1091 | MODULE_AUTHOR("Andy Gross <andy.gross@ti.com>"); |
| 1092 | MODULE_DESCRIPTION("OMAP DMM/Tiler Driver"); |