blob: 0c8e21f905d7e767401a4b886c1f6b7991baae09 [file] [log] [blame]
Noam Camusa5322452015-10-17 22:37:30 +03001/*
2 * Copyright (c) 2016, Mellanox Technologies. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#include <linux/interrupt.h>
34#include <linux/clocksource.h>
35#include <linux/clockchips.h>
36#include <linux/clk.h>
37#include <linux/of.h>
38#include <linux/of_irq.h>
39#include <linux/cpu.h>
40#include <soc/nps/common.h>
41
42#define NPS_MSU_TICK_LOW 0xC8
43#define NPS_CLUSTER_OFFSET 8
44#define NPS_CLUSTER_NUM 16
45
46/* This array is per cluster of CPUs (Each NPS400 cluster got 256 CPUs) */
47static void *nps_msu_reg_low_addr[NPS_CLUSTER_NUM] __read_mostly;
48
Noam Camus0465fb42016-11-16 08:31:12 +020049static int __init nps_get_timer_clk(struct device_node *node,
50 unsigned long *timer_freq,
51 struct clk **clk)
52{
53 int ret;
54
55 *clk = of_clk_get(node, 0);
56 if (IS_ERR(*clk)) {
57 pr_err("timer missing clk");
58 return PTR_ERR(*clk);
59 }
60
61 ret = clk_prepare_enable(*clk);
62 if (ret) {
63 pr_err("Couldn't enable parent clk\n");
64 clk_put(*clk);
65 return ret;
66 }
67
68 *timer_freq = clk_get_rate(*clk);
69 if (!(*timer_freq)) {
70 pr_err("Couldn't get clk rate\n");
71 clk_disable_unprepare(*clk);
72 clk_put(*clk);
73 return -EINVAL;
74 }
75
76 return 0;
77}
Noam Camusa5322452015-10-17 22:37:30 +030078
79static cycle_t nps_clksrc_read(struct clocksource *clksrc)
80{
81 int cluster = raw_smp_processor_id() >> NPS_CLUSTER_OFFSET;
82
83 return (cycle_t)ioread32be(nps_msu_reg_low_addr[cluster]);
84}
85
Noam Camus0465fb42016-11-16 08:31:12 +020086static int __init nps_setup_clocksource(struct device_node *node)
Noam Camusa5322452015-10-17 22:37:30 +030087{
88 int ret, cluster;
Noam Camus0465fb42016-11-16 08:31:12 +020089 struct clk *clk;
90 unsigned long nps_timer1_freq;
91
Noam Camusa5322452015-10-17 22:37:30 +030092
93 for (cluster = 0; cluster < NPS_CLUSTER_NUM; cluster++)
94 nps_msu_reg_low_addr[cluster] =
95 nps_host_reg((cluster << NPS_CLUSTER_OFFSET),
Noam Camus0465fb42016-11-16 08:31:12 +020096 NPS_MSU_BLKID, NPS_MSU_TICK_LOW);
Noam Camusa5322452015-10-17 22:37:30 +030097
Noam Camus0465fb42016-11-16 08:31:12 +020098 ret = nps_get_timer_clk(node, &nps_timer1_freq, &clk);
99 if (ret)
Daniel Lezcano2d9b65062016-06-15 14:16:11 +0200100 return ret;
Noam Camusa5322452015-10-17 22:37:30 +0300101
Noam Camus0465fb42016-11-16 08:31:12 +0200102 ret = clocksource_mmio_init(nps_msu_reg_low_addr, "nps-tick",
103 nps_timer1_freq, 300, 32, nps_clksrc_read);
Noam Camusa5322452015-10-17 22:37:30 +0300104 if (ret) {
105 pr_err("Couldn't register clock source.\n");
106 clk_disable_unprepare(clk);
107 }
Daniel Lezcano2d9b65062016-06-15 14:16:11 +0200108
109 return ret;
Noam Camusa5322452015-10-17 22:37:30 +0300110}
111
Daniel Lezcano177cf6e2016-06-07 00:27:44 +0200112CLOCKSOURCE_OF_DECLARE(ezchip_nps400_clksrc, "ezchip,nps400-timer",
Noam Camus0465fb42016-11-16 08:31:12 +0200113 nps_setup_clocksource);