blob: 94cbcb0aa49ff7be981d30bca6d935359cc8661d [file] [log] [blame]
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +02001/*
2 * Copyright (c) 2014 MundoReader S.L.
3 * Author: Heiko Stuebner <heiko@sntech.de>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <linux/clk-provider.h>
17#include <linux/of.h>
18#include <linux/of_address.h>
Chris Zhong33aa59c2014-11-07 21:49:33 +080019#include <linux/syscore_ops.h>
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020020#include <dt-bindings/clock/rk3288-cru.h>
21#include "clk.h"
22
23#define RK3288_GRF_SOC_CON(x) (0x244 + x * 4)
Jianqunee17eb82014-09-01 23:56:28 +020024#define RK3288_GRF_SOC_STATUS1 0x284
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020025
26enum rk3288_plls {
27 apll, dpll, cpll, gpll, npll,
28};
29
Krzysztof Kozlowski9b030bc2015-04-28 13:46:16 +090030static struct rockchip_pll_rate_table rk3288_pll_rates[] = {
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020031 RK3066_PLL_RATE(2208000000, 1, 92, 1),
32 RK3066_PLL_RATE(2184000000, 1, 91, 1),
33 RK3066_PLL_RATE(2160000000, 1, 90, 1),
34 RK3066_PLL_RATE(2136000000, 1, 89, 1),
35 RK3066_PLL_RATE(2112000000, 1, 88, 1),
36 RK3066_PLL_RATE(2088000000, 1, 87, 1),
37 RK3066_PLL_RATE(2064000000, 1, 86, 1),
38 RK3066_PLL_RATE(2040000000, 1, 85, 1),
39 RK3066_PLL_RATE(2016000000, 1, 84, 1),
40 RK3066_PLL_RATE(1992000000, 1, 83, 1),
41 RK3066_PLL_RATE(1968000000, 1, 82, 1),
42 RK3066_PLL_RATE(1944000000, 1, 81, 1),
43 RK3066_PLL_RATE(1920000000, 1, 80, 1),
44 RK3066_PLL_RATE(1896000000, 1, 79, 1),
45 RK3066_PLL_RATE(1872000000, 1, 78, 1),
46 RK3066_PLL_RATE(1848000000, 1, 77, 1),
47 RK3066_PLL_RATE(1824000000, 1, 76, 1),
48 RK3066_PLL_RATE(1800000000, 1, 75, 1),
49 RK3066_PLL_RATE(1776000000, 1, 74, 1),
50 RK3066_PLL_RATE(1752000000, 1, 73, 1),
51 RK3066_PLL_RATE(1728000000, 1, 72, 1),
52 RK3066_PLL_RATE(1704000000, 1, 71, 1),
53 RK3066_PLL_RATE(1680000000, 1, 70, 1),
54 RK3066_PLL_RATE(1656000000, 1, 69, 1),
55 RK3066_PLL_RATE(1632000000, 1, 68, 1),
56 RK3066_PLL_RATE(1608000000, 1, 67, 1),
57 RK3066_PLL_RATE(1560000000, 1, 65, 1),
58 RK3066_PLL_RATE(1512000000, 1, 63, 1),
59 RK3066_PLL_RATE(1488000000, 1, 62, 1),
60 RK3066_PLL_RATE(1464000000, 1, 61, 1),
61 RK3066_PLL_RATE(1440000000, 1, 60, 1),
62 RK3066_PLL_RATE(1416000000, 1, 59, 1),
63 RK3066_PLL_RATE(1392000000, 1, 58, 1),
64 RK3066_PLL_RATE(1368000000, 1, 57, 1),
65 RK3066_PLL_RATE(1344000000, 1, 56, 1),
66 RK3066_PLL_RATE(1320000000, 1, 55, 1),
67 RK3066_PLL_RATE(1296000000, 1, 54, 1),
68 RK3066_PLL_RATE(1272000000, 1, 53, 1),
69 RK3066_PLL_RATE(1248000000, 1, 52, 1),
70 RK3066_PLL_RATE(1224000000, 1, 51, 1),
71 RK3066_PLL_RATE(1200000000, 1, 50, 1),
72 RK3066_PLL_RATE(1188000000, 2, 99, 1),
73 RK3066_PLL_RATE(1176000000, 1, 49, 1),
74 RK3066_PLL_RATE(1128000000, 1, 47, 1),
75 RK3066_PLL_RATE(1104000000, 1, 46, 1),
76 RK3066_PLL_RATE(1008000000, 1, 84, 2),
77 RK3066_PLL_RATE( 912000000, 1, 76, 2),
78 RK3066_PLL_RATE( 891000000, 8, 594, 2),
79 RK3066_PLL_RATE( 888000000, 1, 74, 2),
80 RK3066_PLL_RATE( 816000000, 1, 68, 2),
81 RK3066_PLL_RATE( 798000000, 2, 133, 2),
82 RK3066_PLL_RATE( 792000000, 1, 66, 2),
83 RK3066_PLL_RATE( 768000000, 1, 64, 2),
84 RK3066_PLL_RATE( 742500000, 8, 495, 2),
85 RK3066_PLL_RATE( 696000000, 1, 58, 2),
Urja Rannikkoc14d28e2018-08-28 18:55:07 +000086 RK3066_PLL_RATE_NB(621000000, 1, 207, 8, 1),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020087 RK3066_PLL_RATE( 600000000, 1, 50, 2),
Douglas Anderson2bbfe002015-07-21 13:41:23 -070088 RK3066_PLL_RATE_NB(594000000, 1, 198, 8, 1),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020089 RK3066_PLL_RATE( 552000000, 1, 46, 2),
90 RK3066_PLL_RATE( 504000000, 1, 84, 4),
Kever Yangcd9b4602014-10-09 21:50:29 -070091 RK3066_PLL_RATE( 500000000, 3, 125, 2),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020092 RK3066_PLL_RATE( 456000000, 1, 76, 4),
Urja Rannikkoc14d28e2018-08-28 18:55:07 +000093 RK3066_PLL_RATE( 428000000, 1, 107, 6),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020094 RK3066_PLL_RATE( 408000000, 1, 68, 4),
Kever Yangcd9b4602014-10-09 21:50:29 -070095 RK3066_PLL_RATE( 400000000, 3, 100, 2),
Urja Rannikkoc14d28e2018-08-28 18:55:07 +000096 RK3066_PLL_RATE_NB( 394000000, 1, 197, 12, 1),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +020097 RK3066_PLL_RATE( 384000000, 2, 128, 4),
98 RK3066_PLL_RATE( 360000000, 1, 60, 4),
Urja Rannikkoc14d28e2018-08-28 18:55:07 +000099 RK3066_PLL_RATE_NB( 356000000, 1, 178, 12, 1),
100 RK3066_PLL_RATE_NB( 324000000, 1, 189, 14, 1),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200101 RK3066_PLL_RATE( 312000000, 1, 52, 4),
Urja Rannikkoc14d28e2018-08-28 18:55:07 +0000102 RK3066_PLL_RATE_NB( 308000000, 1, 154, 12, 1),
103 RK3066_PLL_RATE_NB( 303000000, 1, 202, 16, 1),
104 RK3066_PLL_RATE( 300000000, 1, 75, 6),
105 RK3066_PLL_RATE_NB( 297750000, 2, 397, 16, 1),
106 RK3066_PLL_RATE_NB( 293250000, 2, 391, 16, 1),
107 RK3066_PLL_RATE_NB( 292500000, 1, 195, 16, 1),
108 RK3066_PLL_RATE( 273600000, 1, 114, 10),
109 RK3066_PLL_RATE_NB( 273000000, 1, 182, 16, 1),
110 RK3066_PLL_RATE_NB( 270000000, 1, 180, 16, 1),
111 RK3066_PLL_RATE_NB( 266250000, 2, 355, 16, 1),
112 RK3066_PLL_RATE_NB( 256500000, 1, 171, 16, 1),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200113 RK3066_PLL_RATE( 252000000, 1, 84, 8),
Urja Rannikkoc14d28e2018-08-28 18:55:07 +0000114 RK3066_PLL_RATE_NB( 250500000, 1, 167, 16, 1),
115 RK3066_PLL_RATE_NB( 243428571, 1, 142, 14, 1),
116 RK3066_PLL_RATE( 238000000, 1, 119, 12),
117 RK3066_PLL_RATE_NB( 219750000, 2, 293, 16, 1),
118 RK3066_PLL_RATE_NB( 216000000, 1, 144, 16, 1),
119 RK3066_PLL_RATE_NB( 213000000, 1, 142, 16, 1),
120 RK3066_PLL_RATE( 195428571, 1, 114, 14),
121 RK3066_PLL_RATE( 160000000, 1, 80, 12),
122 RK3066_PLL_RATE( 157500000, 1, 105, 16),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200123 RK3066_PLL_RATE( 126000000, 1, 84, 16),
124 RK3066_PLL_RATE( 48000000, 1, 64, 32),
125 { /* sentinel */ },
126};
127
Heiko Stuebner0e5bdb32014-09-05 11:25:03 +0200128#define RK3288_DIV_ACLK_CORE_M0_MASK 0xf
129#define RK3288_DIV_ACLK_CORE_M0_SHIFT 0
130#define RK3288_DIV_ACLK_CORE_MP_MASK 0xf
131#define RK3288_DIV_ACLK_CORE_MP_SHIFT 4
132#define RK3288_DIV_L2RAM_MASK 0x7
133#define RK3288_DIV_L2RAM_SHIFT 0
134#define RK3288_DIV_ATCLK_MASK 0x1f
135#define RK3288_DIV_ATCLK_SHIFT 4
136#define RK3288_DIV_PCLK_DBGPRE_MASK 0x1f
137#define RK3288_DIV_PCLK_DBGPRE_SHIFT 9
138
139#define RK3288_CLKSEL0(_core_m0, _core_mp) \
140 { \
141 .reg = RK3288_CLKSEL_CON(0), \
142 .val = HIWORD_UPDATE(_core_m0, RK3288_DIV_ACLK_CORE_M0_MASK, \
143 RK3288_DIV_ACLK_CORE_M0_SHIFT) | \
144 HIWORD_UPDATE(_core_mp, RK3288_DIV_ACLK_CORE_MP_MASK, \
145 RK3288_DIV_ACLK_CORE_MP_SHIFT), \
146 }
147#define RK3288_CLKSEL37(_l2ram, _atclk, _pclk_dbg_pre) \
148 { \
149 .reg = RK3288_CLKSEL_CON(37), \
150 .val = HIWORD_UPDATE(_l2ram, RK3288_DIV_L2RAM_MASK, \
151 RK3288_DIV_L2RAM_SHIFT) | \
152 HIWORD_UPDATE(_atclk, RK3288_DIV_ATCLK_MASK, \
153 RK3288_DIV_ATCLK_SHIFT) | \
154 HIWORD_UPDATE(_pclk_dbg_pre, \
155 RK3288_DIV_PCLK_DBGPRE_MASK, \
156 RK3288_DIV_PCLK_DBGPRE_SHIFT), \
157 }
158
159#define RK3288_CPUCLK_RATE(_prate, _core_m0, _core_mp, _l2ram, _atclk, _pdbg) \
160 { \
161 .prate = _prate, \
162 .divs = { \
163 RK3288_CLKSEL0(_core_m0, _core_mp), \
164 RK3288_CLKSEL37(_l2ram, _atclk, _pdbg), \
165 }, \
166 }
167
168static struct rockchip_cpuclk_rate_table rk3288_cpuclk_rates[] __initdata = {
Heiko Stuebner9880d422014-12-18 20:06:57 +0100169 RK3288_CPUCLK_RATE(1800000000, 1, 3, 1, 3, 3),
170 RK3288_CPUCLK_RATE(1704000000, 1, 3, 1, 3, 3),
171 RK3288_CPUCLK_RATE(1608000000, 1, 3, 1, 3, 3),
172 RK3288_CPUCLK_RATE(1512000000, 1, 3, 1, 3, 3),
173 RK3288_CPUCLK_RATE(1416000000, 1, 3, 1, 3, 3),
174 RK3288_CPUCLK_RATE(1200000000, 1, 3, 1, 3, 3),
175 RK3288_CPUCLK_RATE(1008000000, 1, 3, 1, 3, 3),
176 RK3288_CPUCLK_RATE( 816000000, 1, 3, 1, 3, 3),
177 RK3288_CPUCLK_RATE( 696000000, 1, 3, 1, 3, 3),
178 RK3288_CPUCLK_RATE( 600000000, 1, 3, 1, 3, 3),
179 RK3288_CPUCLK_RATE( 408000000, 1, 3, 1, 3, 3),
180 RK3288_CPUCLK_RATE( 312000000, 1, 3, 1, 3, 3),
181 RK3288_CPUCLK_RATE( 216000000, 1, 3, 1, 3, 3),
182 RK3288_CPUCLK_RATE( 126000000, 1, 3, 1, 3, 3),
Heiko Stuebner0e5bdb32014-09-05 11:25:03 +0200183};
184
185static const struct rockchip_cpuclk_reg_data rk3288_cpuclk_data = {
186 .core_reg = RK3288_CLKSEL_CON(0),
187 .div_core_shift = 8,
188 .div_core_mask = 0x1f,
Xing Zheng268aeba2016-03-09 10:37:03 +0800189 .mux_core_alt = 1,
190 .mux_core_main = 0,
Heiko Stuebner0e5bdb32014-09-05 11:25:03 +0200191 .mux_core_shift = 15,
Xing Zheng268aeba2016-03-09 10:37:03 +0800192 .mux_core_mask = 0x1,
Heiko Stuebner0e5bdb32014-09-05 11:25:03 +0200193};
194
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200195PNAME(mux_pll_p) = { "xin24m", "xin32k" };
196PNAME(mux_armclk_p) = { "apll_core", "gpll_core" };
197PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" };
198PNAME(mux_aclk_cpu_src_p) = { "cpll_aclk_cpu", "gpll_aclk_cpu" };
199
200PNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" };
201PNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "cpll", "gpll" };
202PNAME(mux_pll_src_cpll_gpll_npll_p) = { "cpll", "gpll", "npll" };
Kever Yang89c107a2014-10-16 15:46:36 -0700203PNAME(mux_pll_src_cpll_gpll_usb480m_p) = { "cpll", "gpll", "usbphy480m_src" };
204PNAME(mux_pll_src_cpll_gll_usb_npll_p) = { "cpll", "gpll", "usbphy480m_src", "npll" };
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200205
206PNAME(mux_mmc_src_p) = { "cpll", "gpll", "xin24m", "xin24m" };
207PNAME(mux_i2s_pre_p) = { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" };
208PNAME(mux_i2s_clkout_p) = { "i2s_pre", "xin12m" };
209PNAME(mux_spdif_p) = { "spdif_pre", "spdif_frac", "xin12m" };
210PNAME(mux_spdif_8ch_p) = { "spdif_8ch_pre", "spdif_8ch_frac", "xin12m" };
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200211PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
212PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
213PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
214PNAME(mux_uart3_p) = { "uart3_src", "uart3_frac", "xin24m" };
215PNAME(mux_uart4_p) = { "uart4_src", "uart4_frac", "xin24m" };
Heiko Stuebner10176292015-06-18 16:18:29 +0200216PNAME(mux_vip_out_p) = { "vip_src", "xin24m" };
Roger Chen7f186022014-12-29 17:44:07 +0800217PNAME(mux_mac_p) = { "mac_pll_src", "ext_gmac" };
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200218PNAME(mux_hsadcout_p) = { "hsadc_src", "ext_hsadc" };
219PNAME(mux_edp_24m_p) = { "ext_edp_24m", "xin24m" };
220PNAME(mux_tspout_p) = { "cpll", "gpll", "npll", "xin27m" };
221
Douglas Anderson00c0cd92019-04-11 06:55:55 -0700222PNAME(mux_aclk_vcodec_pre_p) = { "aclk_vdpu", "aclk_vepu" };
Heiko Stuebner219a5852015-11-19 22:22:28 +0100223PNAME(mux_usbphy480m_p) = { "sclk_otgphy1_480m", "sclk_otgphy2_480m",
224 "sclk_otgphy0_480m" };
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200225PNAME(mux_hsicphy480m_p) = { "cpll", "gpll", "usbphy480m_src" };
226PNAME(mux_hsicphy12m_p) = { "hsicphy12m_xin12m", "hsicphy12m_usbphy" };
227
228static struct rockchip_pll_clock rk3288_pll_clks[] __initdata = {
229 [apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK3288_PLL_CON(0),
Heiko Stuebner4f8a7c52014-11-20 20:38:50 +0100230 RK3288_MODE_CON, 0, 6, 0, rk3288_pll_rates),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200231 [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3288_PLL_CON(4),
Heiko Stuebner4f8a7c52014-11-20 20:38:50 +0100232 RK3288_MODE_CON, 4, 5, 0, NULL),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200233 [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
Heiko Stuebnerdd79c0b2014-11-20 20:38:53 +0100234 RK3288_MODE_CON, 8, 7, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200235 [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3288_PLL_CON(12),
Heiko Stuebnerdd79c0b2014-11-20 20:38:53 +0100236 RK3288_MODE_CON, 12, 8, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200237 [npll] = PLL(pll_rk3066, PLL_NPLL, "npll", mux_pll_p, 0, RK3288_PLL_CON(16),
Heiko Stuebnerdd79c0b2014-11-20 20:38:53 +0100238 RK3288_MODE_CON, 14, 9, ROCKCHIP_PLL_SYNC_RATE, rk3288_pll_rates),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200239};
240
241static struct clk_div_table div_hclk_cpu_t[] = {
242 { .val = 0, .div = 1 },
243 { .val = 1, .div = 2 },
244 { .val = 3, .div = 4 },
245 { /* sentinel */},
246};
247
248#define MFLAGS CLK_MUX_HIWORD_MASK
249#define DFLAGS CLK_DIVIDER_HIWORD_MASK
250#define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
Heiko Stuebner4534b112015-07-05 11:00:16 +0200251#define IFLAGS ROCKCHIP_INVERTER_HIWORD_MASK
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200252
Heiko Stübner5b738402015-12-26 14:07:15 +0100253static struct rockchip_clk_branch rk3288_i2s_fracmux __initdata =
254 MUX(0, "i2s_pre", mux_i2s_pre_p, CLK_SET_RATE_PARENT,
255 RK3288_CLKSEL_CON(4), 8, 2, MFLAGS);
256
257static struct rockchip_clk_branch rk3288_spdif_fracmux __initdata =
258 MUX(0, "spdif_mux", mux_spdif_p, CLK_SET_RATE_PARENT,
259 RK3288_CLKSEL_CON(5), 8, 2, MFLAGS);
260
261static struct rockchip_clk_branch rk3288_spdif_8ch_fracmux __initdata =
262 MUX(0, "spdif_8ch_mux", mux_spdif_8ch_p, CLK_SET_RATE_PARENT,
263 RK3288_CLKSEL_CON(40), 8, 2, MFLAGS);
264
265static struct rockchip_clk_branch rk3288_uart0_fracmux __initdata =
266 MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, CLK_SET_RATE_PARENT,
267 RK3288_CLKSEL_CON(13), 8, 2, MFLAGS);
268
269static struct rockchip_clk_branch rk3288_uart1_fracmux __initdata =
270 MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, CLK_SET_RATE_PARENT,
271 RK3288_CLKSEL_CON(14), 8, 2, MFLAGS);
272
273static struct rockchip_clk_branch rk3288_uart2_fracmux __initdata =
274 MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, CLK_SET_RATE_PARENT,
275 RK3288_CLKSEL_CON(15), 8, 2, MFLAGS);
276
277static struct rockchip_clk_branch rk3288_uart3_fracmux __initdata =
278 MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, CLK_SET_RATE_PARENT,
279 RK3288_CLKSEL_CON(16), 8, 2, MFLAGS);
280
281static struct rockchip_clk_branch rk3288_uart4_fracmux __initdata =
282 MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, CLK_SET_RATE_PARENT,
283 RK3288_CLKSEL_CON(3), 8, 2, MFLAGS);
284
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200285static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = {
286 /*
287 * Clock-Architecture Diagram 1
288 */
289
Kever Yang78eaf602014-11-04 17:11:10 +0800290 GATE(0, "apll_core", "apll", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200291 RK3288_CLKGATE_CON(0), 1, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800292 GATE(0, "gpll_core", "gpll", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200293 RK3288_CLKGATE_CON(0), 2, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200294
Kever Yang78eaf602014-11-04 17:11:10 +0800295 COMPOSITE_NOMUX(0, "armcore0", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200296 RK3288_CLKSEL_CON(36), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200297 RK3288_CLKGATE_CON(12), 0, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800298 COMPOSITE_NOMUX(0, "armcore1", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200299 RK3288_CLKSEL_CON(36), 4, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200300 RK3288_CLKGATE_CON(12), 1, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800301 COMPOSITE_NOMUX(0, "armcore2", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200302 RK3288_CLKSEL_CON(36), 8, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200303 RK3288_CLKGATE_CON(12), 2, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800304 COMPOSITE_NOMUX(0, "armcore3", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200305 RK3288_CLKSEL_CON(36), 12, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200306 RK3288_CLKGATE_CON(12), 3, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800307 COMPOSITE_NOMUX(0, "l2ram", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200308 RK3288_CLKSEL_CON(37), 0, 3, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200309 RK3288_CLKGATE_CON(12), 4, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800310 COMPOSITE_NOMUX(0, "aclk_core_m0", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200311 RK3288_CLKSEL_CON(0), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200312 RK3288_CLKGATE_CON(12), 5, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800313 COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200314 RK3288_CLKSEL_CON(0), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200315 RK3288_CLKGATE_CON(12), 6, GFLAGS),
Elaine Zhang55bb6a632017-05-02 15:34:05 +0800316 COMPOSITE_NOMUX(0, "atclk", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200317 RK3288_CLKSEL_CON(37), 4, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200318 RK3288_CLKGATE_CON(12), 7, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800319 COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", CLK_IGNORE_UNUSED,
Heiko Stuebner2b9bcee2014-09-04 21:43:17 +0200320 RK3288_CLKSEL_CON(37), 9, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200321 RK3288_CLKGATE_CON(12), 8, GFLAGS),
Elaine Zhang55bb6a632017-05-02 15:34:05 +0800322 GATE(0, "pclk_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200323 RK3288_CLKGATE_CON(12), 9, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800324 GATE(0, "cs_dbg", "pclk_dbg_pre", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200325 RK3288_CLKGATE_CON(12), 10, GFLAGS),
326 GATE(0, "pclk_core_niu", "pclk_dbg_pre", 0,
327 RK3288_CLKGATE_CON(12), 11, GFLAGS),
328
Kever Yang78eaf602014-11-04 17:11:10 +0800329 GATE(0, "dpll_ddr", "dpll", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200330 RK3288_CLKGATE_CON(0), 8, GFLAGS),
331 GATE(0, "gpll_ddr", "gpll", 0,
332 RK3288_CLKGATE_CON(0), 9, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800333 COMPOSITE_NOGATE(0, "ddrphy", mux_ddrphy_p, CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200334 RK3288_CLKSEL_CON(26), 2, 1, MFLAGS, 0, 2,
335 DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
336
Kever Yang78eaf602014-11-04 17:11:10 +0800337 GATE(0, "gpll_aclk_cpu", "gpll", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200338 RK3288_CLKGATE_CON(0), 10, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800339 GATE(0, "cpll_aclk_cpu", "cpll", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200340 RK3288_CLKGATE_CON(0), 11, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800341 COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200342 RK3288_CLKSEL_CON(1), 15, 1, MFLAGS, 3, 5, DFLAGS),
Doug Anderson61e309f2014-10-06 10:15:27 -0700343 DIV(0, "aclk_cpu_pre", "aclk_cpu_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200344 RK3288_CLKSEL_CON(1), 0, 3, DFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800345 GATE(ACLK_CPU, "aclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200346 RK3288_CLKGATE_CON(0), 3, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800347 COMPOSITE_NOMUX(PCLK_CPU, "pclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200348 RK3288_CLKSEL_CON(1), 12, 3, DFLAGS,
349 RK3288_CLKGATE_CON(0), 5, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800350 COMPOSITE_NOMUX_DIVTBL(HCLK_CPU, "hclk_cpu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200351 RK3288_CLKSEL_CON(1), 8, 2, DFLAGS, div_hclk_cpu_t,
352 RK3288_CLKGATE_CON(0), 4, GFLAGS),
353 GATE(0, "c2c_host", "aclk_cpu_src", 0,
354 RK3288_CLKGATE_CON(13), 8, GFLAGS),
Zain Wang751be8f2015-11-17 12:00:45 +0800355 COMPOSITE_NOMUX(SCLK_CRYPTO, "crypto", "aclk_cpu_pre", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200356 RK3288_CLKSEL_CON(26), 6, 2, DFLAGS,
357 RK3288_CLKGATE_CON(5), 4, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800358 GATE(0, "aclk_bus_2pmu", "aclk_cpu_pre", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200359 RK3288_CLKGATE_CON(0), 7, GFLAGS),
360
Heiko Stuebner36714522015-06-20 16:06:02 +0200361 FACTOR(0, "xin12m", "xin24m", 0, 1, 2),
362
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200363 COMPOSITE(0, "i2s_src", mux_pll_src_cpll_gpll_p, 0,
364 RK3288_CLKSEL_CON(4), 15, 1, MFLAGS, 0, 7, DFLAGS,
365 RK3288_CLKGATE_CON(4), 1, GFLAGS),
Heiko Stuebner66746422015-12-22 22:28:00 +0100366 COMPOSITE_FRACMUX(0, "i2s_frac", "i2s_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200367 RK3288_CLKSEL_CON(8), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100368 RK3288_CLKGATE_CON(4), 2, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100369 &rk3288_i2s_fracmux),
Sonny Rao6d288b12014-11-18 23:15:19 -0800370 COMPOSITE_NODIV(SCLK_I2S0_OUT, "i2s0_clkout", mux_i2s_clkout_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200371 RK3288_CLKSEL_CON(4), 12, 1, MFLAGS,
372 RK3288_CLKGATE_CON(4), 0, GFLAGS),
Jianqunfc69ed72014-09-30 11:12:04 +0800373 GATE(SCLK_I2S0, "sclk_i2s0", "i2s_pre", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200374 RK3288_CLKGATE_CON(4), 3, GFLAGS),
375
376 MUX(0, "spdif_src", mux_pll_src_cpll_gpll_p, 0,
377 RK3288_CLKSEL_CON(5), 15, 1, MFLAGS),
Sjoerd Simons84a8c542015-12-22 22:28:02 +0100378 COMPOSITE_NOMUX(0, "spdif_pre", "spdif_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200379 RK3288_CLKSEL_CON(5), 0, 7, DFLAGS,
380 RK3288_CLKGATE_CON(4), 4, GFLAGS),
Sjoerd Simons84a8c542015-12-22 22:28:02 +0100381 COMPOSITE_FRACMUX(0, "spdif_frac", "spdif_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200382 RK3288_CLKSEL_CON(9), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100383 RK3288_CLKGATE_CON(4), 5, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100384 &rk3288_spdif_fracmux),
Sjoerd Simons84a8c542015-12-22 22:28:02 +0100385 GATE(SCLK_SPDIF, "sclk_spdif", "spdif_mux", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200386 RK3288_CLKGATE_CON(4), 6, GFLAGS),
Sjoerd Simons84a8c542015-12-22 22:28:02 +0100387 COMPOSITE_NOMUX(0, "spdif_8ch_pre", "spdif_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200388 RK3288_CLKSEL_CON(40), 0, 7, DFLAGS,
389 RK3288_CLKGATE_CON(4), 7, GFLAGS),
Sjoerd Simons84a8c542015-12-22 22:28:02 +0100390 COMPOSITE_FRACMUX(0, "spdif_8ch_frac", "spdif_8ch_pre", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200391 RK3288_CLKSEL_CON(41), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100392 RK3288_CLKGATE_CON(4), 8, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100393 &rk3288_spdif_8ch_fracmux),
Sjoerd Simons84a8c542015-12-22 22:28:02 +0100394 GATE(SCLK_SPDIF8CH, "sclk_spdif_8ch", "spdif_8ch_mux", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200395 RK3288_CLKGATE_CON(4), 9, GFLAGS),
396
397 GATE(0, "sclk_acc_efuse", "xin24m", 0,
398 RK3288_CLKGATE_CON(0), 12, GFLAGS),
399
400 GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
401 RK3288_CLKGATE_CON(1), 0, GFLAGS),
402 GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
403 RK3288_CLKGATE_CON(1), 1, GFLAGS),
404 GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
405 RK3288_CLKGATE_CON(1), 2, GFLAGS),
406 GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
407 RK3288_CLKGATE_CON(1), 3, GFLAGS),
408 GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
409 RK3288_CLKGATE_CON(1), 4, GFLAGS),
410 GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
411 RK3288_CLKGATE_CON(1), 5, GFLAGS),
412
413 /*
414 * Clock-Architecture Diagram 2
415 */
416
417 COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_usb480m_p, 0,
418 RK3288_CLKSEL_CON(32), 6, 2, MFLAGS, 0, 5, DFLAGS,
419 RK3288_CLKGATE_CON(3), 9, GFLAGS),
420 COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_usb480m_p, 0,
421 RK3288_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS,
422 RK3288_CLKGATE_CON(3), 11, GFLAGS),
Douglas Anderson00c0cd92019-04-11 06:55:55 -0700423 MUXGRF(0, "aclk_vcodec_pre", mux_aclk_vcodec_pre_p, CLK_SET_RATE_PARENT,
Heiko Stuebner4d3e84f2016-12-27 00:58:23 +0100424 RK3288_GRF_SOC_CON(0), 7, 1, MFLAGS),
425 GATE(ACLK_VCODEC, "aclk_vcodec", "aclk_vcodec_pre", 0,
Kever Yangcd248502014-09-25 15:48:47 +0800426 RK3288_CLKGATE_CON(9), 0, GFLAGS),
Heiko Stuebner36714522015-06-20 16:06:02 +0200427
Heiko Stuebner4d3e84f2016-12-27 00:58:23 +0100428 FACTOR_GATE(0, "hclk_vcodec_pre", "aclk_vcodec_pre", 0, 1, 4,
Kever Yangcd248502014-09-25 15:48:47 +0800429 RK3288_CLKGATE_CON(3), 10, GFLAGS),
Heiko Stuebner36714522015-06-20 16:06:02 +0200430
Kever Yangcd248502014-09-25 15:48:47 +0800431 GATE(HCLK_VCODEC, "hclk_vcodec", "hclk_vcodec_pre", 0,
432 RK3288_CLKGATE_CON(9), 1, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200433
Kever Yang78eaf602014-11-04 17:11:10 +0800434 COMPOSITE(0, "aclk_vio0", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200435 RK3288_CLKSEL_CON(31), 6, 2, MFLAGS, 0, 5, DFLAGS,
436 RK3288_CLKGATE_CON(3), 0, GFLAGS),
437 DIV(0, "hclk_vio", "aclk_vio0", 0,
438 RK3288_CLKSEL_CON(28), 8, 5, DFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800439 COMPOSITE(0, "aclk_vio1", mux_pll_src_cpll_gpll_usb480m_p, CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200440 RK3288_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS,
441 RK3288_CLKGATE_CON(3), 2, GFLAGS),
442
443 COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb480m_p, 0,
444 RK3288_CLKSEL_CON(30), 6, 2, MFLAGS, 0, 5, DFLAGS,
445 RK3288_CLKGATE_CON(3), 5, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800446 COMPOSITE(SCLK_RGA, "sclk_rga", mux_pll_src_cpll_gpll_usb480m_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200447 RK3288_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
448 RK3288_CLKGATE_CON(3), 4, GFLAGS),
449
450 COMPOSITE(DCLK_VOP0, "dclk_vop0", mux_pll_src_cpll_gpll_npll_p, 0,
451 RK3288_CLKSEL_CON(27), 0, 2, MFLAGS, 8, 8, DFLAGS,
452 RK3288_CLKGATE_CON(3), 1, GFLAGS),
453 COMPOSITE(DCLK_VOP1, "dclk_vop1", mux_pll_src_cpll_gpll_npll_p, 0,
454 RK3288_CLKSEL_CON(29), 6, 2, MFLAGS, 8, 8, DFLAGS,
455 RK3288_CLKGATE_CON(3), 3, GFLAGS),
456
Kever Yang89d83e12014-09-25 15:48:46 +0800457 COMPOSITE_NODIV(SCLK_EDP_24M, "sclk_edp_24m", mux_edp_24m_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200458 RK3288_CLKSEL_CON(28), 15, 1, MFLAGS,
459 RK3288_CLKGATE_CON(3), 12, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800460 COMPOSITE(SCLK_EDP, "sclk_edp", mux_pll_src_cpll_gpll_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200461 RK3288_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 6, DFLAGS,
462 RK3288_CLKGATE_CON(3), 13, GFLAGS),
463
Kever Yang89d83e12014-09-25 15:48:46 +0800464 COMPOSITE(SCLK_ISP, "sclk_isp", mux_pll_src_cpll_gpll_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200465 RK3288_CLKSEL_CON(6), 6, 2, MFLAGS, 0, 6, DFLAGS,
466 RK3288_CLKGATE_CON(3), 14, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800467 COMPOSITE(SCLK_ISP_JPE, "sclk_isp_jpe", mux_pll_src_cpll_gpll_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200468 RK3288_CLKSEL_CON(6), 14, 2, MFLAGS, 8, 6, DFLAGS,
469 RK3288_CLKGATE_CON(3), 15, GFLAGS),
470
Kever Yang89d83e12014-09-25 15:48:46 +0800471 GATE(SCLK_HDMI_HDCP, "sclk_hdmi_hdcp", "xin24m", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200472 RK3288_CLKGATE_CON(5), 12, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800473 GATE(SCLK_HDMI_CEC, "sclk_hdmi_cec", "xin32k", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200474 RK3288_CLKGATE_CON(5), 11, GFLAGS),
475
Kever Yang89d83e12014-09-25 15:48:46 +0800476 COMPOSITE(ACLK_HEVC, "aclk_hevc", mux_pll_src_cpll_gpll_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200477 RK3288_CLKSEL_CON(39), 14, 2, MFLAGS, 8, 5, DFLAGS,
478 RK3288_CLKGATE_CON(13), 13, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800479 DIV(HCLK_HEVC, "hclk_hevc", "aclk_hevc", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200480 RK3288_CLKSEL_CON(40), 12, 2, DFLAGS),
481
Kever Yang89d83e12014-09-25 15:48:46 +0800482 COMPOSITE(SCLK_HEVC_CABAC, "sclk_hevc_cabac", mux_pll_src_cpll_gpll_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200483 RK3288_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
484 RK3288_CLKGATE_CON(13), 14, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800485 COMPOSITE(SCLK_HEVC_CORE, "sclk_hevc_core", mux_pll_src_cpll_gpll_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200486 RK3288_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
487 RK3288_CLKGATE_CON(13), 15, GFLAGS),
488
489 COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0,
490 RK3288_CLKSEL_CON(26), 8, 1, MFLAGS,
491 RK3288_CLKGATE_CON(3), 7, GFLAGS),
Jacob Chencf9790e2017-01-18 13:42:39 +0800492 COMPOSITE_NOGATE(SCLK_VIP_OUT, "sclk_vip_out", mux_vip_out_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200493 RK3288_CLKSEL_CON(26), 15, 1, MFLAGS, 9, 5, DFLAGS),
494
495 DIV(0, "pclk_pd_alive", "gpll", 0,
496 RK3288_CLKSEL_CON(33), 8, 5, DFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800497 COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200498 RK3288_CLKSEL_CON(33), 0, 5, DFLAGS,
499 RK3288_CLKGATE_CON(5), 8, GFLAGS),
500
Kever Yang89c107a2014-10-16 15:46:36 -0700501 COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_cpll_gll_usb_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200502 RK3288_CLKSEL_CON(34), 6, 2, MFLAGS, 0, 5, DFLAGS,
503 RK3288_CLKGATE_CON(5), 7, GFLAGS),
504
Kever Yang78eaf602014-11-04 17:11:10 +0800505 COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200506 RK3288_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
507 RK3288_CLKGATE_CON(2), 0, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800508 COMPOSITE_NOMUX(PCLK_PERI, "pclk_peri", "aclk_peri_src", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200509 RK3288_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
510 RK3288_CLKGATE_CON(2), 3, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800511 COMPOSITE_NOMUX(HCLK_PERI, "hclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200512 RK3288_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
513 RK3288_CLKGATE_CON(2), 2, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800514 GATE(ACLK_PERI, "aclk_peri", "aclk_peri_src", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200515 RK3288_CLKGATE_CON(2), 1, GFLAGS),
516
517 /*
518 * Clock-Architecture Diagram 3
519 */
520
521 COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
522 RK3288_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS,
523 RK3288_CLKGATE_CON(2), 9, GFLAGS),
524 COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
525 RK3288_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS,
526 RK3288_CLKGATE_CON(2), 10, GFLAGS),
527 COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0,
528 RK3288_CLKSEL_CON(39), 7, 1, MFLAGS, 0, 7, DFLAGS,
529 RK3288_CLKGATE_CON(2), 11, GFLAGS),
530
531 COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
532 RK3288_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
533 RK3288_CLKGATE_CON(13), 0, GFLAGS),
534 COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0,
535 RK3288_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 6, DFLAGS,
536 RK3288_CLKGATE_CON(13), 1, GFLAGS),
537 COMPOSITE(SCLK_SDIO1, "sclk_sdio1", mux_mmc_src_p, 0,
538 RK3288_CLKSEL_CON(34), 14, 2, MFLAGS, 8, 6, DFLAGS,
539 RK3288_CLKGATE_CON(13), 2, GFLAGS),
540 COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
541 RK3288_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS,
542 RK3288_CLKGATE_CON(13), 3, GFLAGS),
543
Alexandru M Stan89bf26c2014-11-26 17:30:27 -0800544 MMC(SCLK_SDMMC_DRV, "sdmmc_drv", "sclk_sdmmc", RK3288_SDMMC_CON0, 1),
545 MMC(SCLK_SDMMC_SAMPLE, "sdmmc_sample", "sclk_sdmmc", RK3288_SDMMC_CON1, 0),
546
547 MMC(SCLK_SDIO0_DRV, "sdio0_drv", "sclk_sdio0", RK3288_SDIO0_CON0, 1),
548 MMC(SCLK_SDIO0_SAMPLE, "sdio0_sample", "sclk_sdio0", RK3288_SDIO0_CON1, 0),
549
550 MMC(SCLK_SDIO1_DRV, "sdio1_drv", "sclk_sdio1", RK3288_SDIO1_CON0, 1),
551 MMC(SCLK_SDIO1_SAMPLE, "sdio1_sample", "sclk_sdio1", RK3288_SDIO1_CON1, 0),
552
553 MMC(SCLK_EMMC_DRV, "emmc_drv", "sclk_emmc", RK3288_EMMC_CON0, 1),
554 MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "sclk_emmc", RK3288_EMMC_CON1, 0),
555
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200556 COMPOSITE(0, "sclk_tspout", mux_tspout_p, 0,
557 RK3288_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 5, DFLAGS,
558 RK3288_CLKGATE_CON(4), 11, GFLAGS),
559 COMPOSITE(0, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0,
560 RK3288_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
561 RK3288_CLKGATE_CON(4), 10, GFLAGS),
562
Heiko Stuebner219a5852015-11-19 22:22:28 +0100563 GATE(SCLK_OTGPHY0, "sclk_otgphy0", "xin24m", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200564 RK3288_CLKGATE_CON(13), 4, GFLAGS),
Heiko Stuebner219a5852015-11-19 22:22:28 +0100565 GATE(SCLK_OTGPHY1, "sclk_otgphy1", "xin24m", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200566 RK3288_CLKGATE_CON(13), 5, GFLAGS),
Heiko Stuebner219a5852015-11-19 22:22:28 +0100567 GATE(SCLK_OTGPHY2, "sclk_otgphy2", "xin24m", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200568 RK3288_CLKGATE_CON(13), 6, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800569 GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200570 RK3288_CLKGATE_CON(13), 7, GFLAGS),
571
572 COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0,
573 RK3288_CLKSEL_CON(2), 0, 6, DFLAGS,
574 RK3288_CLKGATE_CON(2), 7, GFLAGS),
575
576 COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
577 RK3288_CLKSEL_CON(24), 8, 8, DFLAGS,
578 RK3288_CLKGATE_CON(2), 8, GFLAGS),
579
580 GATE(SCLK_PS2C, "sclk_ps2c", "xin24m", 0,
581 RK3288_CLKGATE_CON(5), 13, GFLAGS),
582
583 COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0,
584 RK3288_CLKSEL_CON(38), 7, 1, MFLAGS, 0, 5, DFLAGS,
585 RK3288_CLKGATE_CON(5), 5, GFLAGS),
586 COMPOSITE(SCLK_NANDC1, "sclk_nandc1", mux_pll_src_cpll_gpll_p, 0,
587 RK3288_CLKSEL_CON(38), 15, 1, MFLAGS, 8, 5, DFLAGS,
588 RK3288_CLKGATE_CON(5), 6, GFLAGS),
589
Kever Yang89c107a2014-10-16 15:46:36 -0700590 COMPOSITE(0, "uart0_src", mux_pll_src_cpll_gll_usb_npll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200591 RK3288_CLKSEL_CON(13), 13, 2, MFLAGS, 0, 7, DFLAGS,
592 RK3288_CLKGATE_CON(1), 8, GFLAGS),
Heiko Stuebner66746422015-12-22 22:28:00 +0100593 COMPOSITE_FRACMUX(0, "uart0_frac", "uart0_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200594 RK3288_CLKSEL_CON(17), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100595 RK3288_CLKGATE_CON(1), 9, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100596 &rk3288_uart0_fracmux),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200597 MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0,
598 RK3288_CLKSEL_CON(13), 15, 1, MFLAGS),
599 COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0,
600 RK3288_CLKSEL_CON(14), 0, 7, DFLAGS,
601 RK3288_CLKGATE_CON(1), 10, GFLAGS),
Heiko Stuebner66746422015-12-22 22:28:00 +0100602 COMPOSITE_FRACMUX(0, "uart1_frac", "uart1_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200603 RK3288_CLKSEL_CON(18), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100604 RK3288_CLKGATE_CON(1), 11, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100605 &rk3288_uart1_fracmux),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200606 COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0,
607 RK3288_CLKSEL_CON(15), 0, 7, DFLAGS,
608 RK3288_CLKGATE_CON(1), 12, GFLAGS),
Heiko Stuebner66746422015-12-22 22:28:00 +0100609 COMPOSITE_FRACMUX(0, "uart2_frac", "uart2_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200610 RK3288_CLKSEL_CON(19), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100611 RK3288_CLKGATE_CON(1), 13, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100612 &rk3288_uart2_fracmux),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200613 COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0,
614 RK3288_CLKSEL_CON(16), 0, 7, DFLAGS,
615 RK3288_CLKGATE_CON(1), 14, GFLAGS),
Heiko Stuebner66746422015-12-22 22:28:00 +0100616 COMPOSITE_FRACMUX(0, "uart3_frac", "uart3_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200617 RK3288_CLKSEL_CON(20), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100618 RK3288_CLKGATE_CON(1), 15, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100619 &rk3288_uart3_fracmux),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200620 COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0,
621 RK3288_CLKSEL_CON(3), 0, 7, DFLAGS,
622 RK3288_CLKGATE_CON(2), 12, GFLAGS),
Heiko Stuebner66746422015-12-22 22:28:00 +0100623 COMPOSITE_FRACMUX(0, "uart4_frac", "uart4_src", CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200624 RK3288_CLKSEL_CON(7), 0,
Heiko Stuebner66746422015-12-22 22:28:00 +0100625 RK3288_CLKGATE_CON(2), 13, GFLAGS,
Heiko Stübner5b738402015-12-26 14:07:15 +0100626 &rk3288_uart4_fracmux),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200627
Roger Chen7f186022014-12-29 17:44:07 +0800628 COMPOSITE(0, "mac_pll_src", mux_pll_src_npll_cpll_gpll_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200629 RK3288_CLKSEL_CON(21), 0, 2, MFLAGS, 8, 5, DFLAGS,
630 RK3288_CLKGATE_CON(2), 5, GFLAGS),
Heiko Stuebner4791eb62015-06-18 16:18:28 +0200631 MUX(SCLK_MAC, "mac_clk", mux_mac_p, CLK_SET_RATE_PARENT,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200632 RK3288_CLKSEL_CON(21), 4, 1, MFLAGS),
Roger Chen7f186022014-12-29 17:44:07 +0800633 GATE(SCLK_MACREF_OUT, "sclk_macref_out", "mac_clk", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200634 RK3288_CLKGATE_CON(5), 3, GFLAGS),
Roger Chen7f186022014-12-29 17:44:07 +0800635 GATE(SCLK_MACREF, "sclk_macref", "mac_clk", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200636 RK3288_CLKGATE_CON(5), 2, GFLAGS),
Roger Chen7f186022014-12-29 17:44:07 +0800637 GATE(SCLK_MAC_RX, "sclk_mac_rx", "mac_clk", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200638 RK3288_CLKGATE_CON(5), 0, GFLAGS),
Roger Chen7f186022014-12-29 17:44:07 +0800639 GATE(SCLK_MAC_TX, "sclk_mac_tx", "mac_clk", 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200640 RK3288_CLKGATE_CON(5), 1, GFLAGS),
641
642 COMPOSITE(0, "hsadc_src", mux_pll_src_cpll_gpll_p, 0,
643 RK3288_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS,
644 RK3288_CLKGATE_CON(2), 6, GFLAGS),
Heiko Stuebner4534b112015-07-05 11:00:16 +0200645 MUX(0, "sclk_hsadc_out", mux_hsadcout_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200646 RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
Heiko Stuebner4534b112015-07-05 11:00:16 +0200647 INVERTER(SCLK_HSADC, "sclk_hsadc", "sclk_hsadc_out",
648 RK3288_CLKSEL_CON(22), 7, IFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200649
Elaine Zhang55bb6a632017-05-02 15:34:05 +0800650 GATE(0, "jtag", "ext_jtag", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200651 RK3288_CLKGATE_CON(4), 14, GFLAGS),
652
Kever Yangf5c30182014-11-13 15:22:37 +0800653 COMPOSITE_NODIV(SCLK_USBPHY480M_SRC, "usbphy480m_src", mux_usbphy480m_p, 0,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200654 RK3288_CLKSEL_CON(13), 11, 2, MFLAGS,
Kever Yang01322342014-11-13 15:19:21 +0800655 RK3288_CLKGATE_CON(5), 14, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200656 COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0,
657 RK3288_CLKSEL_CON(29), 0, 2, MFLAGS,
658 RK3288_CLKGATE_CON(3), 6, GFLAGS),
Elaine Zhang55bb6a632017-05-02 15:34:05 +0800659 GATE(0, "hsicphy12m_xin12m", "xin12m", CLK_IGNORE_UNUSED,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200660 RK3288_CLKGATE_CON(13), 9, GFLAGS),
661 DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0,
662 RK3288_CLKSEL_CON(11), 8, 6, DFLAGS),
663 MUX(SCLK_HSICPHY12M, "sclk_hsicphy12m", mux_hsicphy12m_p, 0,
664 RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
665
666 /*
667 * Clock-Architecture Diagram 4
668 */
669
670 /* aclk_cpu gates */
Kever Yang78eaf602014-11-04 17:11:10 +0800671 GATE(0, "sclk_intmem0", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 5, GFLAGS),
672 GATE(0, "sclk_intmem1", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 6, GFLAGS),
673 GATE(0, "sclk_intmem2", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 7, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200674 GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 12, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800675 GATE(0, "aclk_strc_sys", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 13, GFLAGS),
676 GATE(0, "aclk_intmem", "aclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 4, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200677 GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 6, GFLAGS),
678 GATE(0, "aclk_ccp", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 8, GFLAGS),
679
680 /* hclk_cpu gates */
681 GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", 0, RK3288_CLKGATE_CON(11), 7, GFLAGS),
682 GATE(HCLK_I2S0, "hclk_i2s0", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 8, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800683 GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(10), 9, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200684 GATE(HCLK_SPDIF, "hclk_spdif", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 10, GFLAGS),
685 GATE(HCLK_SPDIF8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 11, GFLAGS),
686
687 /* pclk_cpu gates */
688 GATE(PCLK_PWM, "pclk_pwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 0, GFLAGS),
689 GATE(PCLK_TIMER, "pclk_timer", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 1, GFLAGS),
690 GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 2, GFLAGS),
Doug Andersonf4ee3c82014-08-22 09:49:29 -0700691 GATE(PCLK_I2C2, "pclk_i2c2", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 3, GFLAGS),
Jeff Chena72da7c2014-11-25 16:13:03 -0800692 GATE(PCLK_DDRUPCTL0, "pclk_ddrupctl0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 14, GFLAGS),
693 GATE(PCLK_PUBL0, "pclk_publ0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 15, GFLAGS),
694 GATE(PCLK_DDRUPCTL1, "pclk_ddrupctl1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 0, GFLAGS),
695 GATE(PCLK_PUBL1, "pclk_publ1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 1, GFLAGS),
ZhengShunQian60ecbd92015-08-11 18:13:40 +0800696 GATE(PCLK_EFUSE1024, "pclk_efuse_1024", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 2, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200697 GATE(PCLK_TZPC, "pclk_tzpc", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 3, GFLAGS),
698 GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 9, GFLAGS),
ZhengShunQian60ecbd92015-08-11 18:13:40 +0800699 GATE(PCLK_EFUSE256, "pclk_efuse_256", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 10, GFLAGS),
Douglas Andersondfe7fb22019-04-09 13:47:06 -0700700 GATE(PCLK_RKPWM, "pclk_rkpwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 11, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200701
702 /* ddrctrl [DDR Controller PHY clock] gates */
Kever Yang78eaf602014-11-04 17:11:10 +0800703 GATE(0, "nclk_ddrupctl0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 4, GFLAGS),
704 GATE(0, "nclk_ddrupctl1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(11), 5, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200705
706 /* ddrphy gates */
Kever Yang78eaf602014-11-04 17:11:10 +0800707 GATE(0, "sclk_ddrphy0", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 12, GFLAGS),
708 GATE(0, "sclk_ddrphy1", "ddrphy", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(4), 13, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200709
710 /* aclk_peri gates */
Kever Yang78eaf602014-11-04 17:11:10 +0800711 GATE(0, "aclk_peri_axi_matrix", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 2, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200712 GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK3288_CLKGATE_CON(6), 3, GFLAGS),
Jacob Chena8114982017-01-18 13:42:40 +0800713 GATE(0, "aclk_peri_niu", "aclk_peri", 0, RK3288_CLKGATE_CON(7), 11, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800714 GATE(ACLK_MMU, "aclk_mmu", "aclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(8), 12, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200715 GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 0, GFLAGS),
716 GATE(HCLK_GPS, "hclk_gps", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 2, GFLAGS),
717
718 /* hclk_peri gates */
Kever Yang78eaf602014-11-04 17:11:10 +0800719 GATE(0, "hclk_peri_matrix", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 0, GFLAGS),
720 GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 4, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200721 GATE(HCLK_USBHOST0, "hclk_host0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 6, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800722 GATE(HCLK_USBHOST1, "hclk_host1", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 7, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200723 GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 8, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800724 GATE(0, "hclk_usb_peri", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 9, GFLAGS),
725 GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 10, GFLAGS),
726 GATE(0, "hclk_emem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 12, GFLAGS),
727 GATE(0, "hclk_mem", "hclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(7), 13, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200728 GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 14, GFLAGS),
729 GATE(HCLK_NANDC1, "hclk_nandc1", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 15, GFLAGS),
730 GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 8, GFLAGS),
731 GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 3, GFLAGS),
732 GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 4, GFLAGS),
733 GATE(HCLK_SDIO1, "hclk_sdio1", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 5, GFLAGS),
734 GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 6, GFLAGS),
735 GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 7, GFLAGS),
736 GATE(0, "pmu_hclk_otg0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 5, GFLAGS),
737
738 /* pclk_peri gates */
Kever Yang78eaf602014-11-04 17:11:10 +0800739 GATE(0, "pclk_peri_matrix", "pclk_peri", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(6), 1, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200740 GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 4, GFLAGS),
741 GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 5, GFLAGS),
742 GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 6, GFLAGS),
743 GATE(PCLK_PS2C, "pclk_ps2c", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 7, GFLAGS),
744 GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 8, GFLAGS),
745 GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 9, GFLAGS),
746 GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 15, GFLAGS),
747 GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 11, GFLAGS),
748 GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 12, GFLAGS),
Doug Andersonf4ee3c82014-08-22 09:49:29 -0700749 GATE(PCLK_I2C1, "pclk_i2c1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 13, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200750 GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 14, GFLAGS),
751 GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 1, GFLAGS),
752 GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 2, GFLAGS),
753 GATE(PCLK_SIM, "pclk_sim", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 3, GFLAGS),
754 GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 0, GFLAGS),
755 GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3288_CLKGATE_CON(8), 1, GFLAGS),
756
757 GATE(SCLK_LCDC_PWM0, "sclk_lcdc_pwm0", "xin24m", 0, RK3288_CLKGATE_CON(13), 10, GFLAGS),
758 GATE(SCLK_LCDC_PWM1, "sclk_lcdc_pwm1", "xin24m", 0, RK3288_CLKGATE_CON(13), 11, GFLAGS),
huang lincc643062014-12-18 16:13:46 -0800759 GATE(SCLK_PVTM_CORE, "sclk_pvtm_core", "xin24m", 0, RK3288_CLKGATE_CON(5), 9, GFLAGS),
760 GATE(SCLK_PVTM_GPU, "sclk_pvtm_gpu", "xin24m", 0, RK3288_CLKGATE_CON(5), 10, GFLAGS),
Chris Zhonga2f4c562015-11-26 15:50:16 +0800761 GATE(SCLK_MIPIDSI_24M, "sclk_mipidsi_24m", "xin24m", 0, RK3288_CLKGATE_CON(5), 15, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200762
763 /* sclk_gpu gates */
764 GATE(ACLK_GPU, "aclk_gpu", "sclk_gpu", 0, RK3288_CLKGATE_CON(18), 0, GFLAGS),
765
766 /* pclk_pd_alive gates */
767 GATE(PCLK_GPIO8, "pclk_gpio8", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 8, GFLAGS),
768 GATE(PCLK_GPIO7, "pclk_gpio7", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 7, GFLAGS),
769 GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 1, GFLAGS),
770 GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 2, GFLAGS),
771 GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 3, GFLAGS),
772 GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 4, GFLAGS),
773 GATE(PCLK_GPIO5, "pclk_gpio5", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 5, GFLAGS),
774 GATE(PCLK_GPIO6, "pclk_gpio6", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 6, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800775 GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(14), 11, GFLAGS),
Jacob Chena8114982017-01-18 13:42:40 +0800776 GATE(0, "pclk_alive_niu", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 12, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200777
778 /* pclk_pd_pmu gates */
Kever Yang78eaf602014-11-04 17:11:10 +0800779 GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 0, GFLAGS),
780 GATE(0, "pclk_intmem1", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 1, GFLAGS),
Jacob Chena8114982017-01-18 13:42:40 +0800781 GATE(0, "pclk_pmu_niu", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 2, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800782 GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(17), 3, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200783 GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 4, GFLAGS),
784
785 /* hclk_vio gates */
786 GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 1, GFLAGS),
787 GATE(HCLK_VOP0, "hclk_vop0", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 6, GFLAGS),
788 GATE(HCLK_VOP1, "hclk_vop1", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 8, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800789 GATE(HCLK_VIO_AHB_ARBI, "hclk_vio_ahb_arbi", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(15), 9, GFLAGS),
Jacob Chena8114982017-01-18 13:42:40 +0800790 GATE(HCLK_VIO_NIU, "hclk_vio_niu", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 10, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800791 GATE(HCLK_VIP, "hclk_vip", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 15, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200792 GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 3, GFLAGS),
793 GATE(HCLK_ISP, "hclk_isp", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 1, GFLAGS),
Dmitry Torokhov9aa75e62014-11-12 13:38:45 -0800794 GATE(HCLK_VIO2_H2P, "hclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 10, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800795 GATE(PCLK_MIPI_DSI0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 4, GFLAGS),
796 GATE(PCLK_MIPI_DSI1, "pclk_mipi_dsi1", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 5, GFLAGS),
797 GATE(PCLK_MIPI_CSI, "pclk_mipi_csi", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 6, GFLAGS),
798 GATE(PCLK_LVDS_PHY, "pclk_lvds_phy", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 7, GFLAGS),
Kever Yang78eaf602014-11-04 17:11:10 +0800799 GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 8, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800800 GATE(PCLK_HDMI_CTRL, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 9, GFLAGS),
Dmitry Torokhov9aa75e62014-11-12 13:38:45 -0800801 GATE(PCLK_VIO2_H2P, "pclk_vio2_h2p", "hclk_vio", CLK_IGNORE_UNUSED, RK3288_CLKGATE_CON(16), 11, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200802
803 /* aclk_vio0 gates */
804 GATE(ACLK_VOP0, "aclk_vop0", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 5, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800805 GATE(ACLK_IEP, "aclk_iep", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 2, GFLAGS),
Jacob Chena8114982017-01-18 13:42:40 +0800806 GATE(ACLK_VIO0_NIU, "aclk_vio0_niu", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 11, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800807 GATE(ACLK_VIP, "aclk_vip", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 14, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200808
809 /* aclk_vio1 gates */
810 GATE(ACLK_VOP1, "aclk_vop1", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 7, GFLAGS),
Kever Yang89d83e12014-09-25 15:48:46 +0800811 GATE(ACLK_ISP, "aclk_isp", "aclk_vio1", 0, RK3288_CLKGATE_CON(16), 2, GFLAGS),
Jacob Chena8114982017-01-18 13:42:40 +0800812 GATE(ACLK_VIO1_NIU, "aclk_vio1_niu", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 12, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200813
814 /* aclk_rga_pre gates */
815 GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 0, GFLAGS),
Jacob Chena8114982017-01-18 13:42:40 +0800816 GATE(ACLK_RGA_NIU, "aclk_rga_niu", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 13, GFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200817
818 /*
819 * Other ungrouped clocks.
820 */
821
822 GATE(0, "pclk_vip_in", "ext_vip", 0, RK3288_CLKGATE_CON(16), 0, GFLAGS),
Heiko Stuebner4534b112015-07-05 11:00:16 +0200823 INVERTER(0, "pclk_vip", "pclk_vip_in", RK3288_CLKSEL_CON(29), 4, IFLAGS),
Jacob Chenc5d032d2017-01-10 19:59:18 +0800824 GATE(PCLK_ISP_IN, "pclk_isp_in", "ext_isp", 0, RK3288_CLKGATE_CON(16), 3, GFLAGS),
Heiko Stuebner4534b112015-07-05 11:00:16 +0200825 INVERTER(0, "pclk_isp", "pclk_isp_in", RK3288_CLKSEL_CON(29), 3, IFLAGS),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200826};
827
Uwe Kleine-König692d8322015-02-18 10:59:45 +0100828static const char *const rk3288_critical_clocks[] __initconst = {
Heiko Stübnerfe94f972014-08-14 23:00:26 +0200829 "aclk_cpu",
830 "aclk_peri",
Jacob Chena8114982017-01-18 13:42:40 +0800831 "aclk_peri_niu",
832 "aclk_vio0_niu",
833 "aclk_vio1_niu",
834 "aclk_rga_niu",
Heiko Stübner2fed71e2014-09-10 17:52:02 +0200835 "hclk_peri",
Jacob Chena8114982017-01-18 13:42:40 +0800836 "hclk_vio_niu",
837 "pclk_alive_niu",
Heiko Stuebner15ee1f72015-08-11 18:12:03 +0800838 "pclk_pd_pmu",
Jacob Chena8114982017-01-18 13:42:40 +0800839 "pclk_pmu_niu",
Elaine Zhang55bb6a632017-05-02 15:34:05 +0800840 "pclk_core_niu",
841 "pclk_ddrupctl0",
842 "pclk_publ0",
843 "pclk_ddrupctl1",
844 "pclk_publ1",
845 "pmu_hclk_otg0",
Douglas Andersondfe7fb22019-04-09 13:47:06 -0700846 /* pwm-regulators on some boards, so handoff-critical later */
847 "pclk_rkpwm",
Heiko Stübnerfe94f972014-08-14 23:00:26 +0200848};
849
Chris Zhong33aa59c2014-11-07 21:49:33 +0800850static void __iomem *rk3288_cru_base;
851
Chris Zhong1d339292015-11-27 10:09:30 +0800852/*
853 * Some CRU registers will be reset in maskrom when the system
Chris Zhong33aa59c2014-11-07 21:49:33 +0800854 * wakes up from fastboot.
855 * So save them before suspend, restore them after resume.
856 */
857static const int rk3288_saved_cru_reg_ids[] = {
858 RK3288_MODE_CON,
859 RK3288_CLKSEL_CON(0),
860 RK3288_CLKSEL_CON(1),
861 RK3288_CLKSEL_CON(10),
862 RK3288_CLKSEL_CON(33),
863 RK3288_CLKSEL_CON(37),
864};
865
866static u32 rk3288_saved_cru_regs[ARRAY_SIZE(rk3288_saved_cru_reg_ids)];
867
868static int rk3288_clk_suspend(void)
869{
870 int i, reg_id;
871
872 for (i = 0; i < ARRAY_SIZE(rk3288_saved_cru_reg_ids); i++) {
873 reg_id = rk3288_saved_cru_reg_ids[i];
874
875 rk3288_saved_cru_regs[i] =
876 readl_relaxed(rk3288_cru_base + reg_id);
877 }
Doug Andersona7d95002014-12-22 11:31:48 -0800878
879 /*
880 * Switch PLLs other than DPLL (for SDRAM) to slow mode to
881 * avoid crashes on resume. The Mask ROM on the system will
882 * put APLL, CPLL, and GPLL into slow mode at resume time
883 * anyway (which is why we restore them), but we might not
884 * even make it to the Mask ROM if this isn't done at suspend
885 * time.
886 *
887 * NOTE: only APLL truly matters here, but we'll do them all.
888 */
889
890 writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON);
891
Chris Zhong33aa59c2014-11-07 21:49:33 +0800892 return 0;
893}
894
895static void rk3288_clk_resume(void)
896{
897 int i, reg_id;
898
899 for (i = ARRAY_SIZE(rk3288_saved_cru_reg_ids) - 1; i >= 0; i--) {
900 reg_id = rk3288_saved_cru_reg_ids[i];
901
902 writel_relaxed(rk3288_saved_cru_regs[i] | 0xffff0000,
903 rk3288_cru_base + reg_id);
904 }
905}
906
Chris Zhong1d339292015-11-27 10:09:30 +0800907static void rk3288_clk_shutdown(void)
908{
909 writel_relaxed(0xf3030000, rk3288_cru_base + RK3288_MODE_CON);
910}
911
Chris Zhong33aa59c2014-11-07 21:49:33 +0800912static struct syscore_ops rk3288_clk_syscore_ops = {
913 .suspend = rk3288_clk_suspend,
914 .resume = rk3288_clk_resume,
915};
916
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200917static void __init rk3288_clk_init(struct device_node *np)
918{
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800919 struct rockchip_clk_provider *ctx;
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200920 struct clk *clk;
921
Chris Zhong1d339292015-11-27 10:09:30 +0800922 rk3288_cru_base = of_iomap(np, 0);
923 if (!rk3288_cru_base) {
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200924 pr_err("%s: could not map cru region\n", __func__);
925 return;
926 }
927
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800928 ctx = rockchip_clk_init(np, rk3288_cru_base, CLK_NR_CLKS);
929 if (IS_ERR(ctx)) {
930 pr_err("%s: rockchip clk init failed\n", __func__);
Shawn Lin1d003eb2016-03-13 12:13:22 +0800931 iounmap(rk3288_cru_base);
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800932 return;
933 }
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200934
Heiko Stuebnere142a4e2015-01-20 21:06:55 +0100935 /* Watchdog pclk is controlled by RK3288_SGRF_SOC_CON0[1]. */
936 clk = clk_register_fixed_factor(NULL, "pclk_wdt", "pclk_pd_alive", 0, 1, 1);
937 if (IS_ERR(clk))
938 pr_warn("%s: could not register clock pclk_wdt: %ld\n",
939 __func__, PTR_ERR(clk));
940 else
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800941 rockchip_clk_add_lookup(ctx, clk, PCLK_WDT);
Heiko Stuebnere142a4e2015-01-20 21:06:55 +0100942
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800943 rockchip_clk_register_plls(ctx, rk3288_pll_clks,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200944 ARRAY_SIZE(rk3288_pll_clks),
Jianqunee17eb82014-09-01 23:56:28 +0200945 RK3288_GRF_SOC_STATUS1);
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800946 rockchip_clk_register_branches(ctx, rk3288_clk_branches,
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200947 ARRAY_SIZE(rk3288_clk_branches));
Heiko Stübnerfe94f972014-08-14 23:00:26 +0200948 rockchip_clk_protect_critical(rk3288_critical_clocks,
949 ARRAY_SIZE(rk3288_critical_clocks));
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200950
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800951 rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
Heiko Stuebner0e5bdb32014-09-05 11:25:03 +0200952 mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
953 &rk3288_cpuclk_data, rk3288_cpuclk_rates,
954 ARRAY_SIZE(rk3288_cpuclk_rates));
955
Chris Zhong1d339292015-11-27 10:09:30 +0800956 rockchip_register_softrst(np, 12,
957 rk3288_cru_base + RK3288_SOFTRST_CON(0),
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200958 ROCKCHIP_SOFTRST_HIWORD_MASK);
Heiko Stübner6f1294b2014-08-19 17:45:38 -0700959
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800960 rockchip_register_restart_notifier(ctx, RK3288_GLB_SRST_FST,
Heiko Stuebnerdfff24b2015-12-18 17:51:55 +0100961 rk3288_clk_shutdown);
Chris Zhong1d339292015-11-27 10:09:30 +0800962 register_syscore_ops(&rk3288_clk_syscore_ops);
Xing Zhengef1d9fe2016-03-09 10:37:04 +0800963
964 rockchip_clk_of_add_provider(np, ctx);
Heiko Stübnerb9e4ba52014-07-03 02:02:37 +0200965}
966CLK_OF_DECLARE(rk3288_cru, "rockchip,rk3288-cru", rk3288_clk_init);