blob: a88895e6dcb06009c4e85522c8f8e4ff3032dcf2 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef __ASM_SH_SYSTEM_H
2#define __ASM_SH_SYSTEM_H
3
4/*
5 * Copyright (C) 1999, 2000 Niibe Yutaka & Kaz Kojima
6 * Copyright (C) 2002 Paul Mundt
7 */
8
Paul Mundtafbfb522006-12-04 18:17:28 +09009#include <linux/irqflags.h>
Paul Mundt310f7962007-03-28 17:26:19 +090010#include <linux/compiler.h>
Paul Mundte08f4572007-05-14 12:52:56 +090011#include <linux/linkage.h>
Tom Rinie4e3b5c2006-09-27 11:28:20 +090012#include <asm/types.h>
Paul Mundt3a2e1172007-05-01 16:33:10 +090013#include <asm/ptrace.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
Paul Mundt98c4ecd2007-12-10 16:21:57 +090015#define AT_VECTOR_SIZE_ARCH 5 /* entries in ARCH_DLINFO */
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
Paul Mundta62a3862007-11-10 19:46:31 +090017#if defined(CONFIG_CPU_SH4A) || defined(CONFIG_CPU_SH5)
Paul Mundt29847622006-09-27 14:57:44 +090018#define __icbi() \
19{ \
20 unsigned long __addr; \
21 __addr = 0xa8000000; \
22 __asm__ __volatile__( \
23 "icbi %0\n\t" \
24 : /* no output */ \
25 : "m" (__m(__addr))); \
26}
27#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Paul Mundt29847622006-09-27 14:57:44 +090029/*
30 * A brief note on ctrl_barrier(), the control register write barrier.
31 *
32 * Legacy SH cores typically require a sequence of 8 nops after
33 * modification of a control register in order for the changes to take
34 * effect. On newer cores (like the sh4a and sh5) this is accomplished
35 * with icbi.
36 *
37 * Also note that on sh4a in the icbi case we can forego a synco for the
38 * write barrier, as it's not necessary for control registers.
39 *
40 * Historically we have only done this type of barrier for the MMUCR, but
41 * it's also necessary for the CCR, so we make it generic here instead.
42 */
Paul Mundta62a3862007-11-10 19:46:31 +090043#if defined(CONFIG_CPU_SH4A) || defined(CONFIG_CPU_SH5)
Paul Mundt29847622006-09-27 14:57:44 +090044#define mb() __asm__ __volatile__ ("synco": : :"memory")
45#define rmb() mb()
46#define wmb() __asm__ __volatile__ ("synco": : :"memory")
47#define ctrl_barrier() __icbi()
Paul Mundtfdfc74f2006-09-27 14:05:52 +090048#define read_barrier_depends() do { } while(0)
49#else
Paul Mundt29847622006-09-27 14:57:44 +090050#define mb() __asm__ __volatile__ ("": : :"memory")
51#define rmb() mb()
52#define wmb() __asm__ __volatile__ ("": : :"memory")
53#define ctrl_barrier() __asm__ __volatile__ ("nop;nop;nop;nop;nop;nop;nop;nop")
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#define read_barrier_depends() do { } while(0)
Paul Mundtfdfc74f2006-09-27 14:05:52 +090055#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
57#ifdef CONFIG_SMP
58#define smp_mb() mb()
59#define smp_rmb() rmb()
60#define smp_wmb() wmb()
61#define smp_read_barrier_depends() read_barrier_depends()
62#else
63#define smp_mb() barrier()
64#define smp_rmb() barrier()
65#define smp_wmb() barrier()
66#define smp_read_barrier_depends() do { } while(0)
67#endif
68
Paul Mundt357d5942007-06-11 15:32:07 +090069#define set_mb(var, value) do { (void)xchg(&var, value); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Stuart Menefy1efe4ce2007-11-30 16:12:36 +090071#ifdef CONFIG_GUSA_RB
72#include <asm/cmpxchg-grb.h>
Paul Mundtee43a842008-08-07 18:01:43 +090073#elif defined(CONFIG_CPU_SH4A)
74#include <asm/cmpxchg-llsc.h>
Stuart Menefy1efe4ce2007-11-30 16:12:36 +090075#else
76#include <asm/cmpxchg-irq.h>
77#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Paul Mundt00b3aa32006-09-27 16:05:56 +090079extern void __xchg_called_with_bad_pointer(void);
80
81#define __xchg(ptr, x, size) \
82({ \
83 unsigned long __xchg__res; \
84 volatile void *__xchg_ptr = (ptr); \
85 switch (size) { \
86 case 4: \
87 __xchg__res = xchg_u32(__xchg_ptr, x); \
88 break; \
89 case 1: \
90 __xchg__res = xchg_u8(__xchg_ptr, x); \
91 break; \
92 default: \
93 __xchg_called_with_bad_pointer(); \
94 __xchg__res = x; \
95 break; \
96 } \
97 \
98 __xchg__res; \
99})
100
101#define xchg(ptr,x) \
102 ((__typeof__(*(ptr)))__xchg((ptr),(unsigned long)(x), sizeof(*(ptr))))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Tom Rinie4e3b5c2006-09-27 11:28:20 +0900104/* This function doesn't exist, so you'll get a linker error
105 * if something tries to do an invalid cmpxchg(). */
106extern void __cmpxchg_called_with_bad_pointer(void);
107
108#define __HAVE_ARCH_CMPXCHG 1
109
110static inline unsigned long __cmpxchg(volatile void * ptr, unsigned long old,
111 unsigned long new, int size)
112{
113 switch (size) {
114 case 4:
115 return __cmpxchg_u32(ptr, old, new);
116 }
117 __cmpxchg_called_with_bad_pointer();
118 return old;
119}
120
121#define cmpxchg(ptr,o,n) \
122 ({ \
123 __typeof__(*(ptr)) _o_ = (o); \
124 __typeof__(*(ptr)) _n_ = (n); \
125 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
126 (unsigned long)_n_, sizeof(*(ptr))); \
127 })
128
Paul Mundt3a2e1172007-05-01 16:33:10 +0900129extern void die(const char *str, struct pt_regs *regs, long err) __attribute__ ((noreturn));
Paul Mundtfa439722008-09-04 18:53:58 +0900130void free_initmem(void);
131void free_initrd_mem(unsigned long start, unsigned long end);
Paul Mundt3a2e1172007-05-01 16:33:10 +0900132
Paul Mundt1f666582006-10-19 16:20:25 +0900133extern void *set_exception_table_vec(unsigned int vec, void *handler);
134
135static inline void *set_exception_table_evt(unsigned int evt, void *handler)
136{
137 return set_exception_table_vec(evt >> 5, handler);
138}
139
Paul Mundtbd079992007-05-08 14:50:59 +0900140/*
141 * SH-2A has both 16 and 32-bit opcodes, do lame encoding checks.
142 */
143#ifdef CONFIG_CPU_SH2A
144extern unsigned int instruction_size(unsigned int insn);
Paul Mundt0fa70ef2007-11-08 19:08:28 +0900145#elif defined(CONFIG_SUPERH32)
Paul Mundtbd079992007-05-08 14:50:59 +0900146#define instruction_size(insn) (2)
Paul Mundt0fa70ef2007-11-08 19:08:28 +0900147#else
148#define instruction_size(insn) (4)
Paul Mundtbd079992007-05-08 14:50:59 +0900149#endif
150
Stuart Menefycbaa1182007-11-30 17:06:36 +0900151extern unsigned long cached_to_uncached;
152
Paul Mundtb9e393c2008-03-07 17:19:58 +0900153extern struct dentry *sh_debugfs_root;
154
Paul Mundtaba10302007-09-21 18:32:32 +0900155void per_cpu_trap_init(void);
Paul Mundte869a902009-04-02 13:08:31 +0900156void default_idle(void);
Paul Mundte08f4572007-05-14 12:52:56 +0900157
158asmlinkage void break_point_trap(void);
Paul Mundt5a4f7c62007-11-20 18:08:06 +0900159
160#ifdef CONFIG_SUPERH32
161#define BUILD_TRAP_HANDLER(name) \
162asmlinkage void name##_trap_handler(unsigned long r4, unsigned long r5, \
163 unsigned long r6, unsigned long r7, \
164 struct pt_regs __regs)
165
166#define TRAP_HANDLER_DECL \
167 struct pt_regs *regs = RELOC_HIDE(&__regs, 0); \
Paul Mundtb0006592007-11-23 14:02:20 +0900168 unsigned int vec = regs->tra; \
169 (void)vec;
Paul Mundt5a4f7c62007-11-20 18:08:06 +0900170#else
171#define BUILD_TRAP_HANDLER(name) \
172asmlinkage void name##_trap_handler(unsigned int vec, struct pt_regs *regs)
173#define TRAP_HANDLER_DECL
174#endif
175
176BUILD_TRAP_HANDLER(address_error);
177BUILD_TRAP_HANDLER(debug);
178BUILD_TRAP_HANDLER(bug);
Paul Mundtab6e5702008-12-11 18:46:46 +0900179BUILD_TRAP_HANDLER(breakpoint);
180BUILD_TRAP_HANDLER(singlestep);
Paul Mundt74d99a52007-11-26 20:38:36 +0900181BUILD_TRAP_HANDLER(fpu_error);
182BUILD_TRAP_HANDLER(fpu_state_restore);
Paul Mundte08f4572007-05-14 12:52:56 +0900183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184#define arch_align_stack(x) (x)
185
Magnus Damme7cc9a72008-02-07 20:18:21 +0900186struct mem_access {
Paul Mundtfa439722008-09-04 18:53:58 +0900187 unsigned long (*from)(void *dst, const void __user *src, unsigned long cnt);
188 unsigned long (*to)(void __user *dst, const void *src, unsigned long cnt);
Magnus Damme7cc9a72008-02-07 20:18:21 +0900189};
190
Paul Mundta62a3862007-11-10 19:46:31 +0900191#ifdef CONFIG_SUPERH32
192# include "system_32.h"
193#else
194# include "system_64.h"
195#endif
196
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197#endif