blob: fbbfe2ea049f950d0c4604e71dc7a986a032c709 [file] [log] [blame]
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001/*
2 *
3 * Linux MegaRAID driver for SAS based RAID controllers
4 *
bo yangf28cd7c2007-11-09 04:44:56 -05005 * Copyright (c) 2003-2005 LSI Corporation.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04006 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version
10 * 2 of the License, or (at your option) any later version.
11 *
12 * FILE : megaraid_sas.h
13 */
14
15#ifndef LSI_MEGARAID_SAS_H
16#define LSI_MEGARAID_SAS_H
17
Randy Dunlapa69b74d2007-01-05 22:41:48 -080018/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040019 * MegaRAID SAS Driver meta data
20 */
bo yangf28cd7c2007-11-09 04:44:56 -050021#define MEGASAS_VERSION "00.00.03.16-rc1"
22#define MEGASAS_RELDATE "Nov. 07, 2007"
23#define MEGASAS_EXT_VERSION "Thu. Nov. 07 10:09:32 PDT 2007"
Sumant Patro0e989362006-06-20 15:32:37 -070024
25/*
26 * Device IDs
27 */
28#define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
29#define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
30
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040031/*
32 * =====================================
33 * MegaRAID SAS MFI firmware definitions
34 * =====================================
35 */
36
37/*
38 * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
39 * protocol between the software and firmware. Commands are issued using
40 * "message frames"
41 */
42
Randy Dunlapa69b74d2007-01-05 22:41:48 -080043/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040044 * FW posts its state in upper 4 bits of outbound_msg_0 register
45 */
46#define MFI_STATE_MASK 0xF0000000
47#define MFI_STATE_UNDEFINED 0x00000000
48#define MFI_STATE_BB_INIT 0x10000000
49#define MFI_STATE_FW_INIT 0x40000000
50#define MFI_STATE_WAIT_HANDSHAKE 0x60000000
51#define MFI_STATE_FW_INIT_2 0x70000000
52#define MFI_STATE_DEVICE_SCAN 0x80000000
Sumant Patroe3bbff92006-10-03 12:28:49 -070053#define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040054#define MFI_STATE_FLUSH_CACHE 0xA0000000
55#define MFI_STATE_READY 0xB0000000
56#define MFI_STATE_OPERATIONAL 0xC0000000
57#define MFI_STATE_FAULT 0xF0000000
58
59#define MEGAMFI_FRAME_SIZE 64
60
Randy Dunlapa69b74d2007-01-05 22:41:48 -080061/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040062 * During FW init, clear pending cmds & reset state using inbound_msg_0
63 *
64 * ABORT : Abort all pending cmds
65 * READY : Move from OPERATIONAL to READY state; discard queue info
66 * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
67 * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
Sumant Patroe3bbff92006-10-03 12:28:49 -070068 * HOTPLUG : Resume from Hotplug
69 * MFI_STOP_ADP : Send signal to FW to stop processing
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040070 */
Sumant Patroe3bbff92006-10-03 12:28:49 -070071#define MFI_INIT_ABORT 0x00000001
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040072#define MFI_INIT_READY 0x00000002
73#define MFI_INIT_MFIMODE 0x00000004
74#define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
Sumant Patroe3bbff92006-10-03 12:28:49 -070075#define MFI_INIT_HOTPLUG 0x00000010
76#define MFI_STOP_ADP 0x00000020
77#define MFI_RESET_FLAGS MFI_INIT_READY| \
78 MFI_INIT_MFIMODE| \
79 MFI_INIT_ABORT
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040080
Randy Dunlapa69b74d2007-01-05 22:41:48 -080081/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040082 * MFI frame flags
83 */
84#define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
85#define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
86#define MFI_FRAME_SGL32 0x0000
87#define MFI_FRAME_SGL64 0x0002
88#define MFI_FRAME_SENSE32 0x0000
89#define MFI_FRAME_SENSE64 0x0004
90#define MFI_FRAME_DIR_NONE 0x0000
91#define MFI_FRAME_DIR_WRITE 0x0008
92#define MFI_FRAME_DIR_READ 0x0010
93#define MFI_FRAME_DIR_BOTH 0x0018
94
Randy Dunlapa69b74d2007-01-05 22:41:48 -080095/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040096 * Definition for cmd_status
97 */
98#define MFI_CMD_STATUS_POLL_MODE 0xFF
99
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800100/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400101 * MFI command opcodes
102 */
103#define MFI_CMD_INIT 0x00
104#define MFI_CMD_LD_READ 0x01
105#define MFI_CMD_LD_WRITE 0x02
106#define MFI_CMD_LD_SCSI_IO 0x03
107#define MFI_CMD_PD_SCSI_IO 0x04
108#define MFI_CMD_DCMD 0x05
109#define MFI_CMD_ABORT 0x06
110#define MFI_CMD_SMP 0x07
111#define MFI_CMD_STP 0x08
112
113#define MR_DCMD_CTRL_GET_INFO 0x01010000
114
115#define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
116#define MR_FLUSH_CTRL_CACHE 0x01
117#define MR_FLUSH_DISK_CACHE 0x02
118
119#define MR_DCMD_CTRL_SHUTDOWN 0x01050000
bo yang31ea7082007-11-07 12:09:50 -0500120#define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400121#define MR_ENABLE_DRIVE_SPINDOWN 0x01
122
123#define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
124#define MR_DCMD_CTRL_EVENT_GET 0x01040300
125#define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
126#define MR_DCMD_LD_GET_PROPERTIES 0x03030000
127
128#define MR_DCMD_CLUSTER 0x08000000
129#define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
130#define MR_DCMD_CLUSTER_RESET_LD 0x08010200
131
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800132/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400133 * MFI command completion codes
134 */
135enum MFI_STAT {
136 MFI_STAT_OK = 0x00,
137 MFI_STAT_INVALID_CMD = 0x01,
138 MFI_STAT_INVALID_DCMD = 0x02,
139 MFI_STAT_INVALID_PARAMETER = 0x03,
140 MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
141 MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
142 MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
143 MFI_STAT_APP_IN_USE = 0x07,
144 MFI_STAT_APP_NOT_INITIALIZED = 0x08,
145 MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
146 MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
147 MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
148 MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
149 MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
150 MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
151 MFI_STAT_FLASH_BUSY = 0x0f,
152 MFI_STAT_FLASH_ERROR = 0x10,
153 MFI_STAT_FLASH_IMAGE_BAD = 0x11,
154 MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
155 MFI_STAT_FLASH_NOT_OPEN = 0x13,
156 MFI_STAT_FLASH_NOT_STARTED = 0x14,
157 MFI_STAT_FLUSH_FAILED = 0x15,
158 MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
159 MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
160 MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
161 MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
162 MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
163 MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
164 MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
165 MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
166 MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
167 MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
168 MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
169 MFI_STAT_MFC_HW_ERROR = 0x21,
170 MFI_STAT_NO_HW_PRESENT = 0x22,
171 MFI_STAT_NOT_FOUND = 0x23,
172 MFI_STAT_NOT_IN_ENCL = 0x24,
173 MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
174 MFI_STAT_PD_TYPE_WRONG = 0x26,
175 MFI_STAT_PR_DISABLED = 0x27,
176 MFI_STAT_ROW_INDEX_INVALID = 0x28,
177 MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
178 MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
179 MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
180 MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
181 MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
182 MFI_STAT_SCSI_IO_FAILED = 0x2e,
183 MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
184 MFI_STAT_SHUTDOWN_FAILED = 0x30,
185 MFI_STAT_TIME_NOT_SET = 0x31,
186 MFI_STAT_WRONG_STATE = 0x32,
187 MFI_STAT_LD_OFFLINE = 0x33,
188 MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
189 MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
190 MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
191 MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
192 MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
193
194 MFI_STAT_INVALID_STATUS = 0xFF
195};
196
197/*
198 * Number of mailbox bytes in DCMD message frame
199 */
200#define MFI_MBOX_SIZE 12
201
202enum MR_EVT_CLASS {
203
204 MR_EVT_CLASS_DEBUG = -2,
205 MR_EVT_CLASS_PROGRESS = -1,
206 MR_EVT_CLASS_INFO = 0,
207 MR_EVT_CLASS_WARNING = 1,
208 MR_EVT_CLASS_CRITICAL = 2,
209 MR_EVT_CLASS_FATAL = 3,
210 MR_EVT_CLASS_DEAD = 4,
211
212};
213
214enum MR_EVT_LOCALE {
215
216 MR_EVT_LOCALE_LD = 0x0001,
217 MR_EVT_LOCALE_PD = 0x0002,
218 MR_EVT_LOCALE_ENCL = 0x0004,
219 MR_EVT_LOCALE_BBU = 0x0008,
220 MR_EVT_LOCALE_SAS = 0x0010,
221 MR_EVT_LOCALE_CTRL = 0x0020,
222 MR_EVT_LOCALE_CONFIG = 0x0040,
223 MR_EVT_LOCALE_CLUSTER = 0x0080,
224 MR_EVT_LOCALE_ALL = 0xffff,
225
226};
227
228enum MR_EVT_ARGS {
229
230 MR_EVT_ARGS_NONE,
231 MR_EVT_ARGS_CDB_SENSE,
232 MR_EVT_ARGS_LD,
233 MR_EVT_ARGS_LD_COUNT,
234 MR_EVT_ARGS_LD_LBA,
235 MR_EVT_ARGS_LD_OWNER,
236 MR_EVT_ARGS_LD_LBA_PD_LBA,
237 MR_EVT_ARGS_LD_PROG,
238 MR_EVT_ARGS_LD_STATE,
239 MR_EVT_ARGS_LD_STRIP,
240 MR_EVT_ARGS_PD,
241 MR_EVT_ARGS_PD_ERR,
242 MR_EVT_ARGS_PD_LBA,
243 MR_EVT_ARGS_PD_LBA_LD,
244 MR_EVT_ARGS_PD_PROG,
245 MR_EVT_ARGS_PD_STATE,
246 MR_EVT_ARGS_PCI,
247 MR_EVT_ARGS_RATE,
248 MR_EVT_ARGS_STR,
249 MR_EVT_ARGS_TIME,
250 MR_EVT_ARGS_ECC,
251
252};
253
254/*
255 * SAS controller properties
256 */
257struct megasas_ctrl_prop {
258
259 u16 seq_num;
260 u16 pred_fail_poll_interval;
261 u16 intr_throttle_count;
262 u16 intr_throttle_timeouts;
263 u8 rebuild_rate;
264 u8 patrol_read_rate;
265 u8 bgi_rate;
266 u8 cc_rate;
267 u8 recon_rate;
268 u8 cache_flush_interval;
269 u8 spinup_drv_count;
270 u8 spinup_delay;
271 u8 cluster_enable;
272 u8 coercion_mode;
273 u8 alarm_enable;
274 u8 disable_auto_rebuild;
275 u8 disable_battery_warn;
276 u8 ecc_bucket_size;
277 u16 ecc_bucket_leak_rate;
278 u8 restore_hotspare_on_insertion;
279 u8 expose_encl_devices;
280 u8 reserved[38];
281
282} __attribute__ ((packed));
283
284/*
285 * SAS controller information
286 */
287struct megasas_ctrl_info {
288
289 /*
290 * PCI device information
291 */
292 struct {
293
294 u16 vendor_id;
295 u16 device_id;
296 u16 sub_vendor_id;
297 u16 sub_device_id;
298 u8 reserved[24];
299
300 } __attribute__ ((packed)) pci;
301
302 /*
303 * Host interface information
304 */
305 struct {
306
307 u8 PCIX:1;
308 u8 PCIE:1;
309 u8 iSCSI:1;
310 u8 SAS_3G:1;
311 u8 reserved_0:4;
312 u8 reserved_1[6];
313 u8 port_count;
314 u64 port_addr[8];
315
316 } __attribute__ ((packed)) host_interface;
317
318 /*
319 * Device (backend) interface information
320 */
321 struct {
322
323 u8 SPI:1;
324 u8 SAS_3G:1;
325 u8 SATA_1_5G:1;
326 u8 SATA_3G:1;
327 u8 reserved_0:4;
328 u8 reserved_1[6];
329 u8 port_count;
330 u64 port_addr[8];
331
332 } __attribute__ ((packed)) device_interface;
333
334 /*
335 * List of components residing in flash. All str are null terminated
336 */
337 u32 image_check_word;
338 u32 image_component_count;
339
340 struct {
341
342 char name[8];
343 char version[32];
344 char build_date[16];
345 char built_time[16];
346
347 } __attribute__ ((packed)) image_component[8];
348
349 /*
350 * List of flash components that have been flashed on the card, but
351 * are not in use, pending reset of the adapter. This list will be
352 * empty if a flash operation has not occurred. All stings are null
353 * terminated
354 */
355 u32 pending_image_component_count;
356
357 struct {
358
359 char name[8];
360 char version[32];
361 char build_date[16];
362 char build_time[16];
363
364 } __attribute__ ((packed)) pending_image_component[8];
365
366 u8 max_arms;
367 u8 max_spans;
368 u8 max_arrays;
369 u8 max_lds;
370
371 char product_name[80];
372 char serial_no[32];
373
374 /*
375 * Other physical/controller/operation information. Indicates the
376 * presence of the hardware
377 */
378 struct {
379
380 u32 bbu:1;
381 u32 alarm:1;
382 u32 nvram:1;
383 u32 uart:1;
384 u32 reserved:28;
385
386 } __attribute__ ((packed)) hw_present;
387
388 u32 current_fw_time;
389
390 /*
391 * Maximum data transfer sizes
392 */
393 u16 max_concurrent_cmds;
394 u16 max_sge_count;
395 u32 max_request_size;
396
397 /*
398 * Logical and physical device counts
399 */
400 u16 ld_present_count;
401 u16 ld_degraded_count;
402 u16 ld_offline_count;
403
404 u16 pd_present_count;
405 u16 pd_disk_present_count;
406 u16 pd_disk_pred_failure_count;
407 u16 pd_disk_failed_count;
408
409 /*
410 * Memory size information
411 */
412 u16 nvram_size;
413 u16 memory_size;
414 u16 flash_size;
415
416 /*
417 * Error counters
418 */
419 u16 mem_correctable_error_count;
420 u16 mem_uncorrectable_error_count;
421
422 /*
423 * Cluster information
424 */
425 u8 cluster_permitted;
426 u8 cluster_active;
427
428 /*
429 * Additional max data transfer sizes
430 */
431 u16 max_strips_per_io;
432
433 /*
434 * Controller capabilities structures
435 */
436 struct {
437
438 u32 raid_level_0:1;
439 u32 raid_level_1:1;
440 u32 raid_level_5:1;
441 u32 raid_level_1E:1;
442 u32 raid_level_6:1;
443 u32 reserved:27;
444
445 } __attribute__ ((packed)) raid_levels;
446
447 struct {
448
449 u32 rbld_rate:1;
450 u32 cc_rate:1;
451 u32 bgi_rate:1;
452 u32 recon_rate:1;
453 u32 patrol_rate:1;
454 u32 alarm_control:1;
455 u32 cluster_supported:1;
456 u32 bbu:1;
457 u32 spanning_allowed:1;
458 u32 dedicated_hotspares:1;
459 u32 revertible_hotspares:1;
460 u32 foreign_config_import:1;
461 u32 self_diagnostic:1;
462 u32 mixed_redundancy_arr:1;
463 u32 global_hot_spares:1;
464 u32 reserved:17;
465
466 } __attribute__ ((packed)) adapter_operations;
467
468 struct {
469
470 u32 read_policy:1;
471 u32 write_policy:1;
472 u32 io_policy:1;
473 u32 access_policy:1;
474 u32 disk_cache_policy:1;
475 u32 reserved:27;
476
477 } __attribute__ ((packed)) ld_operations;
478
479 struct {
480
481 u8 min;
482 u8 max;
483 u8 reserved[2];
484
485 } __attribute__ ((packed)) stripe_sz_ops;
486
487 struct {
488
489 u32 force_online:1;
490 u32 force_offline:1;
491 u32 force_rebuild:1;
492 u32 reserved:29;
493
494 } __attribute__ ((packed)) pd_operations;
495
496 struct {
497
498 u32 ctrl_supports_sas:1;
499 u32 ctrl_supports_sata:1;
500 u32 allow_mix_in_encl:1;
501 u32 allow_mix_in_ld:1;
502 u32 allow_sata_in_cluster:1;
503 u32 reserved:27;
504
505 } __attribute__ ((packed)) pd_mix_support;
506
507 /*
508 * Define ECC single-bit-error bucket information
509 */
510 u8 ecc_bucket_count;
511 u8 reserved_2[11];
512
513 /*
514 * Include the controller properties (changeable items)
515 */
516 struct megasas_ctrl_prop properties;
517
518 /*
519 * Define FW pkg version (set in envt v'bles on OEM basis)
520 */
521 char package_version[0x60];
522
523 u8 pad[0x800 - 0x6a0];
524
525} __attribute__ ((packed));
526
527/*
528 * ===============================
529 * MegaRAID SAS driver definitions
530 * ===============================
531 */
532#define MEGASAS_MAX_PD_CHANNELS 2
533#define MEGASAS_MAX_LD_CHANNELS 2
534#define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
535 MEGASAS_MAX_LD_CHANNELS)
536#define MEGASAS_MAX_DEV_PER_CHANNEL 128
537#define MEGASAS_DEFAULT_INIT_ID -1
538#define MEGASAS_MAX_LUN 8
539#define MEGASAS_MAX_LD 64
540
Sumant Patro658dced2006-10-03 13:09:14 -0700541#define MEGASAS_DBG_LVL 1
542
Sumant Patro05e9ebb2007-05-17 05:47:51 -0700543#define MEGASAS_FW_BUSY 1
544
bo yangd532dbe2008-03-17 03:36:43 -0400545/* Frame Type */
546#define IO_FRAME 0
547#define PTHRU_FRAME 1
548
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400549/*
550 * When SCSI mid-layer calls driver's reset routine, driver waits for
551 * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
552 * that the driver cannot _actually_ abort or reset pending commands. While
553 * it is waiting for the commands to complete, it prints a diagnostic message
554 * every MEGASAS_RESET_NOTICE_INTERVAL seconds
555 */
556#define MEGASAS_RESET_WAIT_TIME 180
Sumant Patro2a3681e2006-10-03 13:19:21 -0700557#define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400558#define MEGASAS_RESET_NOTICE_INTERVAL 5
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400559#define MEGASAS_IOCTL_CMD 0
Sumant Patro05e9ebb2007-05-17 05:47:51 -0700560#define MEGASAS_DEFAULT_CMD_TIMEOUT 90
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400561
562/*
563 * FW reports the maximum of number of commands that it can accept (maximum
564 * commands that can be outstanding) at any time. The driver must report a
565 * lower number to the mid layer because it can issue a few internal commands
566 * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
567 * is shown below
568 */
569#define MEGASAS_INT_CMDS 32
570
571/*
572 * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
573 * SGLs based on the size of dma_addr_t
574 */
575#define IS_DMA64 (sizeof(dma_addr_t) == 8)
576
577#define MFI_OB_INTR_STATUS_MASK 0x00000002
bo yang14faea92007-11-09 04:14:00 -0500578#define MFI_POLL_TIMEOUT_SECS 60
bo yangad84db22007-11-09 04:40:16 -0500579#define MEGASAS_COMPLETION_TIMER_INTERVAL (HZ/10)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400580
Sumant Patrof9876f02006-02-03 15:34:35 -0800581#define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
Sumant Patro0e989362006-06-20 15:32:37 -0700582
583/*
584* register set for both 1068 and 1078 controllers
585* structure extended for 1078 registers
586*/
Sumant Patrof9876f02006-02-03 15:34:35 -0800587
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400588struct megasas_register_set {
Sumant Patrof9876f02006-02-03 15:34:35 -0800589 u32 reserved_0[4]; /*0000h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400590
Sumant Patrof9876f02006-02-03 15:34:35 -0800591 u32 inbound_msg_0; /*0010h*/
592 u32 inbound_msg_1; /*0014h*/
593 u32 outbound_msg_0; /*0018h*/
594 u32 outbound_msg_1; /*001Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400595
Sumant Patrof9876f02006-02-03 15:34:35 -0800596 u32 inbound_doorbell; /*0020h*/
597 u32 inbound_intr_status; /*0024h*/
598 u32 inbound_intr_mask; /*0028h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400599
Sumant Patrof9876f02006-02-03 15:34:35 -0800600 u32 outbound_doorbell; /*002Ch*/
601 u32 outbound_intr_status; /*0030h*/
602 u32 outbound_intr_mask; /*0034h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400603
Sumant Patrof9876f02006-02-03 15:34:35 -0800604 u32 reserved_1[2]; /*0038h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400605
Sumant Patrof9876f02006-02-03 15:34:35 -0800606 u32 inbound_queue_port; /*0040h*/
607 u32 outbound_queue_port; /*0044h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400608
Sumant Patrof9876f02006-02-03 15:34:35 -0800609 u32 reserved_2[22]; /*0048h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400610
Sumant Patrof9876f02006-02-03 15:34:35 -0800611 u32 outbound_doorbell_clear; /*00A0h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400612
Sumant Patrof9876f02006-02-03 15:34:35 -0800613 u32 reserved_3[3]; /*00A4h*/
614
615 u32 outbound_scratch_pad ; /*00B0h*/
616
617 u32 reserved_4[3]; /*00B4h*/
618
619 u32 inbound_low_queue_port ; /*00C0h*/
620
621 u32 inbound_high_queue_port ; /*00C4h*/
622
623 u32 reserved_5; /*00C8h*/
624 u32 index_registers[820]; /*00CCh*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400625
626} __attribute__ ((packed));
627
628struct megasas_sge32 {
629
630 u32 phys_addr;
631 u32 length;
632
633} __attribute__ ((packed));
634
635struct megasas_sge64 {
636
637 u64 phys_addr;
638 u32 length;
639
640} __attribute__ ((packed));
641
642union megasas_sgl {
643
644 struct megasas_sge32 sge32[1];
645 struct megasas_sge64 sge64[1];
646
647} __attribute__ ((packed));
648
649struct megasas_header {
650
651 u8 cmd; /*00h */
652 u8 sense_len; /*01h */
653 u8 cmd_status; /*02h */
654 u8 scsi_status; /*03h */
655
656 u8 target_id; /*04h */
657 u8 lun; /*05h */
658 u8 cdb_len; /*06h */
659 u8 sge_count; /*07h */
660
661 u32 context; /*08h */
662 u32 pad_0; /*0Ch */
663
664 u16 flags; /*10h */
665 u16 timeout; /*12h */
666 u32 data_xferlen; /*14h */
667
668} __attribute__ ((packed));
669
670union megasas_sgl_frame {
671
672 struct megasas_sge32 sge32[8];
673 struct megasas_sge64 sge64[5];
674
675} __attribute__ ((packed));
676
677struct megasas_init_frame {
678
679 u8 cmd; /*00h */
680 u8 reserved_0; /*01h */
681 u8 cmd_status; /*02h */
682
683 u8 reserved_1; /*03h */
684 u32 reserved_2; /*04h */
685
686 u32 context; /*08h */
687 u32 pad_0; /*0Ch */
688
689 u16 flags; /*10h */
690 u16 reserved_3; /*12h */
691 u32 data_xfer_len; /*14h */
692
693 u32 queue_info_new_phys_addr_lo; /*18h */
694 u32 queue_info_new_phys_addr_hi; /*1Ch */
695 u32 queue_info_old_phys_addr_lo; /*20h */
696 u32 queue_info_old_phys_addr_hi; /*24h */
697
698 u32 reserved_4[6]; /*28h */
699
700} __attribute__ ((packed));
701
702struct megasas_init_queue_info {
703
704 u32 init_flags; /*00h */
705 u32 reply_queue_entries; /*04h */
706
707 u32 reply_queue_start_phys_addr_lo; /*08h */
708 u32 reply_queue_start_phys_addr_hi; /*0Ch */
709 u32 producer_index_phys_addr_lo; /*10h */
710 u32 producer_index_phys_addr_hi; /*14h */
711 u32 consumer_index_phys_addr_lo; /*18h */
712 u32 consumer_index_phys_addr_hi; /*1Ch */
713
714} __attribute__ ((packed));
715
716struct megasas_io_frame {
717
718 u8 cmd; /*00h */
719 u8 sense_len; /*01h */
720 u8 cmd_status; /*02h */
721 u8 scsi_status; /*03h */
722
723 u8 target_id; /*04h */
724 u8 access_byte; /*05h */
725 u8 reserved_0; /*06h */
726 u8 sge_count; /*07h */
727
728 u32 context; /*08h */
729 u32 pad_0; /*0Ch */
730
731 u16 flags; /*10h */
732 u16 timeout; /*12h */
733 u32 lba_count; /*14h */
734
735 u32 sense_buf_phys_addr_lo; /*18h */
736 u32 sense_buf_phys_addr_hi; /*1Ch */
737
738 u32 start_lba_lo; /*20h */
739 u32 start_lba_hi; /*24h */
740
741 union megasas_sgl sgl; /*28h */
742
743} __attribute__ ((packed));
744
745struct megasas_pthru_frame {
746
747 u8 cmd; /*00h */
748 u8 sense_len; /*01h */
749 u8 cmd_status; /*02h */
750 u8 scsi_status; /*03h */
751
752 u8 target_id; /*04h */
753 u8 lun; /*05h */
754 u8 cdb_len; /*06h */
755 u8 sge_count; /*07h */
756
757 u32 context; /*08h */
758 u32 pad_0; /*0Ch */
759
760 u16 flags; /*10h */
761 u16 timeout; /*12h */
762 u32 data_xfer_len; /*14h */
763
764 u32 sense_buf_phys_addr_lo; /*18h */
765 u32 sense_buf_phys_addr_hi; /*1Ch */
766
767 u8 cdb[16]; /*20h */
768 union megasas_sgl sgl; /*30h */
769
770} __attribute__ ((packed));
771
772struct megasas_dcmd_frame {
773
774 u8 cmd; /*00h */
775 u8 reserved_0; /*01h */
776 u8 cmd_status; /*02h */
777 u8 reserved_1[4]; /*03h */
778 u8 sge_count; /*07h */
779
780 u32 context; /*08h */
781 u32 pad_0; /*0Ch */
782
783 u16 flags; /*10h */
784 u16 timeout; /*12h */
785
786 u32 data_xfer_len; /*14h */
787 u32 opcode; /*18h */
788
789 union { /*1Ch */
790 u8 b[12];
791 u16 s[6];
792 u32 w[3];
793 } mbox;
794
795 union megasas_sgl sgl; /*28h */
796
797} __attribute__ ((packed));
798
799struct megasas_abort_frame {
800
801 u8 cmd; /*00h */
802 u8 reserved_0; /*01h */
803 u8 cmd_status; /*02h */
804
805 u8 reserved_1; /*03h */
806 u32 reserved_2; /*04h */
807
808 u32 context; /*08h */
809 u32 pad_0; /*0Ch */
810
811 u16 flags; /*10h */
812 u16 reserved_3; /*12h */
813 u32 reserved_4; /*14h */
814
815 u32 abort_context; /*18h */
816 u32 pad_1; /*1Ch */
817
818 u32 abort_mfi_phys_addr_lo; /*20h */
819 u32 abort_mfi_phys_addr_hi; /*24h */
820
821 u32 reserved_5[6]; /*28h */
822
823} __attribute__ ((packed));
824
825struct megasas_smp_frame {
826
827 u8 cmd; /*00h */
828 u8 reserved_1; /*01h */
829 u8 cmd_status; /*02h */
830 u8 connection_status; /*03h */
831
832 u8 reserved_2[3]; /*04h */
833 u8 sge_count; /*07h */
834
835 u32 context; /*08h */
836 u32 pad_0; /*0Ch */
837
838 u16 flags; /*10h */
839 u16 timeout; /*12h */
840
841 u32 data_xfer_len; /*14h */
842 u64 sas_addr; /*18h */
843
844 union {
845 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
846 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
847 } sgl;
848
849} __attribute__ ((packed));
850
851struct megasas_stp_frame {
852
853 u8 cmd; /*00h */
854 u8 reserved_1; /*01h */
855 u8 cmd_status; /*02h */
856 u8 reserved_2; /*03h */
857
858 u8 target_id; /*04h */
859 u8 reserved_3[2]; /*05h */
860 u8 sge_count; /*07h */
861
862 u32 context; /*08h */
863 u32 pad_0; /*0Ch */
864
865 u16 flags; /*10h */
866 u16 timeout; /*12h */
867
868 u32 data_xfer_len; /*14h */
869
870 u16 fis[10]; /*18h */
871 u32 stp_flags;
872
873 union {
874 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
875 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
876 } sgl;
877
878} __attribute__ ((packed));
879
880union megasas_frame {
881
882 struct megasas_header hdr;
883 struct megasas_init_frame init;
884 struct megasas_io_frame io;
885 struct megasas_pthru_frame pthru;
886 struct megasas_dcmd_frame dcmd;
887 struct megasas_abort_frame abort;
888 struct megasas_smp_frame smp;
889 struct megasas_stp_frame stp;
890
891 u8 raw_bytes[64];
892};
893
894struct megasas_cmd;
895
896union megasas_evt_class_locale {
897
898 struct {
899 u16 locale;
900 u8 reserved;
901 s8 class;
902 } __attribute__ ((packed)) members;
903
904 u32 word;
905
906} __attribute__ ((packed));
907
908struct megasas_evt_log_info {
909 u32 newest_seq_num;
910 u32 oldest_seq_num;
911 u32 clear_seq_num;
912 u32 shutdown_seq_num;
913 u32 boot_seq_num;
914
915} __attribute__ ((packed));
916
917struct megasas_progress {
918
919 u16 progress;
920 u16 elapsed_seconds;
921
922} __attribute__ ((packed));
923
924struct megasas_evtarg_ld {
925
926 u16 target_id;
927 u8 ld_index;
928 u8 reserved;
929
930} __attribute__ ((packed));
931
932struct megasas_evtarg_pd {
933 u16 device_id;
934 u8 encl_index;
935 u8 slot_number;
936
937} __attribute__ ((packed));
938
939struct megasas_evt_detail {
940
941 u32 seq_num;
942 u32 time_stamp;
943 u32 code;
944 union megasas_evt_class_locale cl;
945 u8 arg_type;
946 u8 reserved1[15];
947
948 union {
949 struct {
950 struct megasas_evtarg_pd pd;
951 u8 cdb_length;
952 u8 sense_length;
953 u8 reserved[2];
954 u8 cdb[16];
955 u8 sense[64];
956 } __attribute__ ((packed)) cdbSense;
957
958 struct megasas_evtarg_ld ld;
959
960 struct {
961 struct megasas_evtarg_ld ld;
962 u64 count;
963 } __attribute__ ((packed)) ld_count;
964
965 struct {
966 u64 lba;
967 struct megasas_evtarg_ld ld;
968 } __attribute__ ((packed)) ld_lba;
969
970 struct {
971 struct megasas_evtarg_ld ld;
972 u32 prevOwner;
973 u32 newOwner;
974 } __attribute__ ((packed)) ld_owner;
975
976 struct {
977 u64 ld_lba;
978 u64 pd_lba;
979 struct megasas_evtarg_ld ld;
980 struct megasas_evtarg_pd pd;
981 } __attribute__ ((packed)) ld_lba_pd_lba;
982
983 struct {
984 struct megasas_evtarg_ld ld;
985 struct megasas_progress prog;
986 } __attribute__ ((packed)) ld_prog;
987
988 struct {
989 struct megasas_evtarg_ld ld;
990 u32 prev_state;
991 u32 new_state;
992 } __attribute__ ((packed)) ld_state;
993
994 struct {
995 u64 strip;
996 struct megasas_evtarg_ld ld;
997 } __attribute__ ((packed)) ld_strip;
998
999 struct megasas_evtarg_pd pd;
1000
1001 struct {
1002 struct megasas_evtarg_pd pd;
1003 u32 err;
1004 } __attribute__ ((packed)) pd_err;
1005
1006 struct {
1007 u64 lba;
1008 struct megasas_evtarg_pd pd;
1009 } __attribute__ ((packed)) pd_lba;
1010
1011 struct {
1012 u64 lba;
1013 struct megasas_evtarg_pd pd;
1014 struct megasas_evtarg_ld ld;
1015 } __attribute__ ((packed)) pd_lba_ld;
1016
1017 struct {
1018 struct megasas_evtarg_pd pd;
1019 struct megasas_progress prog;
1020 } __attribute__ ((packed)) pd_prog;
1021
1022 struct {
1023 struct megasas_evtarg_pd pd;
1024 u32 prevState;
1025 u32 newState;
1026 } __attribute__ ((packed)) pd_state;
1027
1028 struct {
1029 u16 vendorId;
1030 u16 deviceId;
1031 u16 subVendorId;
1032 u16 subDeviceId;
1033 } __attribute__ ((packed)) pci;
1034
1035 u32 rate;
1036 char str[96];
1037
1038 struct {
1039 u32 rtc;
1040 u32 elapsedSeconds;
1041 } __attribute__ ((packed)) time;
1042
1043 struct {
1044 u32 ecar;
1045 u32 elog;
1046 char str[64];
1047 } __attribute__ ((packed)) ecc;
1048
1049 u8 b[96];
1050 u16 s[48];
1051 u32 w[24];
1052 u64 d[12];
1053 } args;
1054
1055 char description[128];
1056
1057} __attribute__ ((packed));
1058
Sumant Patro1341c932006-01-25 12:02:40 -08001059 struct megasas_instance_template {
1060 void (*fire_cmd)(dma_addr_t ,u32 ,struct megasas_register_set __iomem *);
1061
1062 void (*enable_intr)(struct megasas_register_set __iomem *) ;
Sumant Patrob274cab2006-10-03 12:52:12 -07001063 void (*disable_intr)(struct megasas_register_set __iomem *);
Sumant Patro1341c932006-01-25 12:02:40 -08001064
1065 int (*clear_intr)(struct megasas_register_set __iomem *);
1066
1067 u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
1068 };
1069
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001070struct megasas_instance {
1071
1072 u32 *producer;
1073 dma_addr_t producer_h;
1074 u32 *consumer;
1075 dma_addr_t consumer_h;
1076
1077 u32 *reply_queue;
1078 dma_addr_t reply_queue_h;
1079
1080 unsigned long base_addr;
1081 struct megasas_register_set __iomem *reg_set;
1082
1083 s8 init_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001084
1085 u16 max_num_sge;
1086 u16 max_fw_cmds;
1087 u32 max_sectors_per_req;
1088
1089 struct megasas_cmd **cmd_list;
1090 struct list_head cmd_pool;
1091 spinlock_t cmd_pool_lock;
bo yang7343eb62007-11-09 04:35:44 -05001092 /* used to synch producer, consumer ptrs in dpc */
1093 spinlock_t completion_lock;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001094 struct dma_pool *frame_dma_pool;
1095 struct dma_pool *sense_dma_pool;
1096
1097 struct megasas_evt_detail *evt_detail;
1098 dma_addr_t evt_detail_h;
1099 struct megasas_cmd *aen_cmd;
Matthias Kaehlckee5a69e22007-10-27 09:48:46 +02001100 struct mutex aen_mutex;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001101 struct semaphore ioctl_sem;
1102
1103 struct Scsi_Host *host;
1104
1105 wait_queue_head_t int_cmd_wait_q;
1106 wait_queue_head_t abort_cmd_wait_q;
1107
1108 struct pci_dev *pdev;
1109 u32 unique_id;
1110
Sumant Patroe4a082c2006-05-30 12:03:37 -07001111 atomic_t fw_outstanding;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001112 u32 hw_crit_error;
Sumant Patro1341c932006-01-25 12:02:40 -08001113
1114 struct megasas_instance_template *instancet;
Sumant Patro5d018ad2006-10-03 13:13:18 -07001115 struct tasklet_struct isr_tasklet;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001116
1117 u8 flag;
1118 unsigned long last_time;
bo yangad84db22007-11-09 04:40:16 -05001119
1120 struct timer_list io_completion_timer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001121};
1122
1123#define MEGASAS_IS_LOGICAL(scp) \
1124 (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
1125
1126#define MEGASAS_DEV_INDEX(inst, scp) \
1127 ((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1128 scp->device->id
1129
1130struct megasas_cmd {
1131
1132 union megasas_frame *frame;
1133 dma_addr_t frame_phys_addr;
1134 u8 *sense;
1135 dma_addr_t sense_phys_addr;
1136
1137 u32 index;
1138 u8 sync_cmd;
1139 u8 cmd_status;
1140 u16 abort_aen;
1141
1142 struct list_head list;
1143 struct scsi_cmnd *scmd;
1144 struct megasas_instance *instance;
1145 u32 frame_count;
1146};
1147
1148#define MAX_MGMT_ADAPTERS 1024
1149#define MAX_IOCTL_SGE 16
1150
1151struct megasas_iocpacket {
1152
1153 u16 host_no;
1154 u16 __pad1;
1155 u32 sgl_off;
1156 u32 sge_count;
1157 u32 sense_off;
1158 u32 sense_len;
1159 union {
1160 u8 raw[128];
1161 struct megasas_header hdr;
1162 } frame;
1163
1164 struct iovec sgl[MAX_IOCTL_SGE];
1165
1166} __attribute__ ((packed));
1167
1168struct megasas_aen {
1169 u16 host_no;
1170 u16 __pad1;
1171 u32 seq_num;
1172 u32 class_locale_word;
1173} __attribute__ ((packed));
1174
1175#ifdef CONFIG_COMPAT
1176struct compat_megasas_iocpacket {
1177 u16 host_no;
1178 u16 __pad1;
1179 u32 sgl_off;
1180 u32 sge_count;
1181 u32 sense_off;
1182 u32 sense_len;
1183 union {
1184 u8 raw[128];
1185 struct megasas_header hdr;
1186 } frame;
1187 struct compat_iovec sgl[MAX_IOCTL_SGE];
1188} __attribute__ ((packed));
1189
Sumant Patro0e989362006-06-20 15:32:37 -07001190#define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001191#endif
1192
Sumant Patrocb59aa62006-01-25 11:53:25 -08001193#define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001194#define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
1195
1196struct megasas_mgmt_info {
1197
1198 u16 count;
1199 struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
1200 int max_index;
1201};
1202
1203#endif /*LSI_MEGARAID_SAS_H */