blob: f66c521d429d5d33382b290ebb174db12e056ae5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdulla87046e52006-12-19 23:33:32 -050016 * Copyright (c) 2004,5,6 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
32 * Changelog:
33 * 0.01: 05 Oct 2003: First release that compiles without warnings.
34 * 0.02: 05 Oct 2003: Fix bug for nv_drain_tx: do not try to free NULL skbs.
35 * Check all PCI BARs for the register window.
36 * udelay added to mii_rw.
37 * 0.03: 06 Oct 2003: Initialize dev->irq.
38 * 0.04: 07 Oct 2003: Initialize np->lock, reduce handled irqs, add printks.
39 * 0.05: 09 Oct 2003: printk removed again, irq status print tx_timeout.
40 * 0.06: 10 Oct 2003: MAC Address read updated, pff flag generation updated,
41 * irq mask updated
42 * 0.07: 14 Oct 2003: Further irq mask updates.
43 * 0.08: 20 Oct 2003: rx_desc.Length initialization added, nv_alloc_rx refill
44 * added into irq handler, NULL check for drain_ring.
45 * 0.09: 20 Oct 2003: Basic link speed irq implementation. Only handle the
46 * requested interrupt sources.
47 * 0.10: 20 Oct 2003: First cleanup for release.
48 * 0.11: 21 Oct 2003: hexdump for tx added, rx buffer sizes increased.
49 * MAC Address init fix, set_multicast cleanup.
50 * 0.12: 23 Oct 2003: Cleanups for release.
51 * 0.13: 25 Oct 2003: Limit for concurrent tx packets increased to 10.
52 * Set link speed correctly. start rx before starting
53 * tx (nv_start_rx sets the link speed).
54 * 0.14: 25 Oct 2003: Nic dependant irq mask.
55 * 0.15: 08 Nov 2003: fix smp deadlock with set_multicast_list during
56 * open.
57 * 0.16: 15 Nov 2003: include file cleanup for ppc64, rx buffer size
58 * increased to 1628 bytes.
59 * 0.17: 16 Nov 2003: undo rx buffer size increase. Substract 1 from
60 * the tx length.
61 * 0.18: 17 Nov 2003: fix oops due to late initialization of dev_stats
62 * 0.19: 29 Nov 2003: Handle RxNoBuf, detect & handle invalid mac
63 * addresses, really stop rx if already running
64 * in nv_start_rx, clean up a bit.
65 * 0.20: 07 Dec 2003: alloc fixes
66 * 0.21: 12 Jan 2004: additional alloc fix, nic polling fix.
67 * 0.22: 19 Jan 2004: reprogram timer to a sane rate, avoid lockup
68 * on close.
69 * 0.23: 26 Jan 2004: various small cleanups
70 * 0.24: 27 Feb 2004: make driver even less anonymous in backtraces
71 * 0.25: 09 Mar 2004: wol support
72 * 0.26: 03 Jun 2004: netdriver specific annotation, sparse-related fixes
73 * 0.27: 19 Jun 2004: Gigabit support, new descriptor rings,
74 * added CK804/MCP04 device IDs, code fixes
75 * for registers, link status and other minor fixes.
76 * 0.28: 21 Jun 2004: Big cleanup, making driver mostly endian safe
77 * 0.29: 31 Aug 2004: Add backup timer for link change notification.
78 * 0.30: 25 Sep 2004: rx checksum support for nf 250 Gb. Add rx reset
79 * into nv_close, otherwise reenabling for wol can
80 * cause DMA to kfree'd memory.
81 * 0.31: 14 Nov 2004: ethtool support for getting/setting link
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -050082 * capabilities.
Manfred Spraul22c6d142005-04-19 21:17:09 +020083 * 0.32: 16 Apr 2005: RX_ERROR4 handling added.
Manfred Spraul8f767fc2005-06-18 16:27:19 +020084 * 0.33: 16 May 2005: Support for MCP51 added.
85 * 0.34: 18 Jun 2005: Add DEV_NEED_LINKTIMER to all nForce nics.
Manfred Spraulf49d16e2005-06-26 11:36:52 +020086 * 0.35: 26 Jun 2005: Support for MCP55 added.
Manfred Sprauldc8216c2005-07-31 18:26:05 +020087 * 0.36: 28 Jun 2005: Add jumbo frame support.
88 * 0.37: 10 Jul 2005: Additional ethtool support, cleanup of pci id list
Manfred Spraulc2dba062005-07-31 18:29:47 +020089 * 0.38: 16 Jul 2005: tx irq rewrite: Use global flags instead of
90 * per-packet flags.
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -050091 * 0.39: 18 Jul 2005: Add 64bit descriptor support.
92 * 0.40: 19 Jul 2005: Add support for mac address change.
93 * 0.41: 30 Jul 2005: Write back original MAC in nv_close instead
Manfred Spraulb3df9f82005-07-31 18:38:58 +020094 * of nv_remove
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -050095 * 0.42: 06 Aug 2005: Fix lack of link speed initialization
Manfred Spraul1b1b3c92005-08-06 23:47:55 +020096 * in the second (and later) nv_open call
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -050097 * 0.43: 10 Aug 2005: Add support for tx checksum.
98 * 0.44: 20 Aug 2005: Add support for scatter gather and segmentation.
99 * 0.45: 18 Sep 2005: Remove nv_stop/start_rx from every link check
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500100 * 0.46: 20 Oct 2005: Add irq optimization modes.
Ayaz Abdulla7a33e452005-11-11 08:31:11 -0500101 * 0.47: 26 Oct 2005: Add phyaddr 0 in phy scan.
Manfred Spraul18360982005-12-24 14:19:24 +0100102 * 0.48: 24 Dec 2005: Disable TSO, bugfix for pci_map_single
Ayaz Abdullafa454592006-01-05 22:45:45 -0800103 * 0.49: 10 Dec 2005: Fix tso for large buffers.
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500104 * 0.50: 20 Jan 2006: Add 8021pq tagging support.
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500105 * 0.51: 20 Jan 2006: Add 64bit consistent memory allocation for rings.
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500106 * 0.52: 20 Jan 2006: Add MSI/MSIX support.
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400107 * 0.53: 19 Mar 2006: Fix init from low power mode and add hw reset.
Ayaz Abdulla84b39322006-05-20 14:59:48 -0700108 * 0.54: 21 Mar 2006: Fix spin locks for multi irqs and cleanup.
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400109 * 0.55: 22 Mar 2006: Add flow control (pause frame).
Ayaz Abdullaebe611a2006-06-10 22:48:24 -0400110 * 0.56: 22 Mar 2006: Additional ethtool config and moduleparam support.
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400111 * 0.57: 14 May 2006: Mac address set in probe/remove and order corrections.
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500112 * 0.58: 30 Oct 2006: Added support for sideband management unit.
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500113 * 0.59: 30 Oct 2006: Added support for recoverable error.
Ayaz Abdulla21828162007-01-23 12:27:21 -0500114 * 0.60: 20 Jan 2007: Code optimizations for rings, rx & tx data paths, and stats.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 *
116 * Known bugs:
117 * We suspect that on some hardware no TX done interrupts are generated.
118 * This means recovery from netif_stop_queue only happens if the hw timer
119 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
120 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
121 * If your hardware reliably generates tx done interrupts, then you can remove
122 * DEV_NEED_TIMERIRQ from the driver_data flags.
123 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
124 * superfluous timer interrupts from the nic.
125 */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -0700126#ifdef CONFIG_FORCEDETH_NAPI
127#define DRIVERNAPI "-NAPI"
128#else
129#define DRIVERNAPI
130#endif
Ayaz Abdulla21828162007-01-23 12:27:21 -0500131#define FORCEDETH_VERSION "0.60"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132#define DRV_NAME "forcedeth"
133
134#include <linux/module.h>
135#include <linux/types.h>
136#include <linux/pci.h>
137#include <linux/interrupt.h>
138#include <linux/netdevice.h>
139#include <linux/etherdevice.h>
140#include <linux/delay.h>
141#include <linux/spinlock.h>
142#include <linux/ethtool.h>
143#include <linux/timer.h>
144#include <linux/skbuff.h>
145#include <linux/mii.h>
146#include <linux/random.h>
147#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +0200148#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -0800149#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
151#include <asm/irq.h>
152#include <asm/io.h>
153#include <asm/uaccess.h>
154#include <asm/system.h>
155
156#if 0
157#define dprintk printk
158#else
159#define dprintk(x...) do { } while (0)
160#endif
161
162
163/*
164 * Hardware access:
165 */
166
Manfred Spraulc2dba062005-07-31 18:29:47 +0200167#define DEV_NEED_TIMERIRQ 0x0001 /* set the timer irq flag in the irq mask */
168#define DEV_NEED_LINKTIMER 0x0002 /* poll link settings. Relies on the timer irq */
169#define DEV_HAS_LARGEDESC 0x0004 /* device supports jumbo frames and needs packet format 2 */
Manfred Spraulee733622005-07-31 18:32:26 +0200170#define DEV_HAS_HIGH_DMA 0x0008 /* device supports 64bit dma */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400171#define DEV_HAS_CHECKSUM 0x0010 /* device supports tx and rx checksum offloads */
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500172#define DEV_HAS_VLAN 0x0020 /* device supports vlan tagging and striping */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500173#define DEV_HAS_MSI 0x0040 /* device supports MSI */
174#define DEV_HAS_MSI_X 0x0080 /* device supports MSI-X */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400175#define DEV_HAS_POWER_CNTRL 0x0100 /* device supports power savings */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400176#define DEV_HAS_PAUSEFRAME_TX 0x0200 /* device supports tx pause frames */
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500177#define DEV_HAS_STATISTICS_V1 0x0400 /* device supports hw statistics version 1 */
178#define DEV_HAS_STATISTICS_V2 0x0800 /* device supports hw statistics version 2 */
179#define DEV_HAS_TEST_EXTENDED 0x1000 /* device supports extended diagnostic test */
180#define DEV_HAS_MGMT_UNIT 0x2000 /* device supports management unit */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182enum {
183 NvRegIrqStatus = 0x000,
184#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500185#define NVREG_IRQSTAT_MASK 0x81ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 NvRegIrqMask = 0x004,
187#define NVREG_IRQ_RX_ERROR 0x0001
188#define NVREG_IRQ_RX 0x0002
189#define NVREG_IRQ_RX_NOBUF 0x0004
190#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200191#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192#define NVREG_IRQ_TIMER 0x0020
193#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500194#define NVREG_IRQ_RX_FORCED 0x0080
195#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500196#define NVREG_IRQ_RECOVER_ERROR 0x8000
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500197#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400198#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500199#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
200#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500201#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200202
203#define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500204 NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500205 NVREG_IRQ_TX_FORCED|NVREG_IRQ_RECOVER_ERROR))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206
207 NvRegUnknownSetupReg6 = 0x008,
208#define NVREG_UNKSETUP6_VAL 3
209
210/*
211 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
212 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
213 */
214 NvRegPollingInterval = 0x00c,
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -0500215#define NVREG_POLL_DEFAULT_THROUGHPUT 970 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500216#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500217 NvRegMSIMap0 = 0x020,
218 NvRegMSIMap1 = 0x024,
219 NvRegMSIIrqMask = 0x030,
220#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400222#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223#define NVREG_MISC1_HD 0x02
224#define NVREG_MISC1_FORCE 0x3b0f3c
225
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400226 NvRegMacReset = 0x3c,
227#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228 NvRegTransmitterControl = 0x084,
229#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500230#define NVREG_XMITCTL_MGMT_ST 0x40000000
231#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
232#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
233#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
234#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
235#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
236#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
237#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
238#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500239#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 NvRegTransmitterStatus = 0x088,
241#define NVREG_XMITSTAT_BUSY 0x01
242
243 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400244#define NVREG_PFF_PAUSE_RX 0x08
245#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246#define NVREG_PFF_PROMISC 0x80
247#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400248#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249
250 NvRegOffloadConfig = 0x90,
251#define NVREG_OFFLOAD_HOMEPHY 0x601
252#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
253 NvRegReceiverControl = 0x094,
254#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500255#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 NvRegReceiverStatus = 0x98,
257#define NVREG_RCVSTAT_BUSY 0x01
258
259 NvRegRandomSeed = 0x9c,
260#define NVREG_RNDSEED_MASK 0x00ff
261#define NVREG_RNDSEED_FORCE 0x7f00
262#define NVREG_RNDSEED_FORCE2 0x2d00
263#define NVREG_RNDSEED_FORCE3 0x7400
264
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400265 NvRegTxDeferral = 0xA0,
266#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
267#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
268#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
269 NvRegRxDeferral = 0xA4,
270#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271 NvRegMacAddrA = 0xA8,
272 NvRegMacAddrB = 0xAC,
273 NvRegMulticastAddrA = 0xB0,
274#define NVREG_MCASTADDRA_FORCE 0x01
275 NvRegMulticastAddrB = 0xB4,
276 NvRegMulticastMaskA = 0xB8,
277 NvRegMulticastMaskB = 0xBC,
278
279 NvRegPhyInterface = 0xC0,
280#define PHY_RGMII 0x10000000
281
282 NvRegTxRingPhysAddr = 0x100,
283 NvRegRxRingPhysAddr = 0x104,
284 NvRegRingSizes = 0x108,
285#define NVREG_RINGSZ_TXSHIFT 0
286#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400287 NvRegTransmitPoll = 0x10c,
288#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 NvRegLinkSpeed = 0x110,
290#define NVREG_LINKSPEED_FORCE 0x10000
291#define NVREG_LINKSPEED_10 1000
292#define NVREG_LINKSPEED_100 100
293#define NVREG_LINKSPEED_1000 50
294#define NVREG_LINKSPEED_MASK (0xFFF)
295 NvRegUnknownSetupReg5 = 0x130,
296#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400297 NvRegTxWatermark = 0x13c,
298#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
299#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
300#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 NvRegTxRxControl = 0x144,
302#define NVREG_TXRXCTL_KICK 0x0001
303#define NVREG_TXRXCTL_BIT1 0x0002
304#define NVREG_TXRXCTL_BIT2 0x0004
305#define NVREG_TXRXCTL_IDLE 0x0008
306#define NVREG_TXRXCTL_RESET 0x0010
307#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400308#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500309#define NVREG_TXRXCTL_DESC_2 0x002100
310#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500311#define NVREG_TXRXCTL_VLANSTRIP 0x00040
312#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500313 NvRegTxRingPhysAddrHigh = 0x148,
314 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400315 NvRegTxPauseFrame = 0x170,
316#define NVREG_TX_PAUSEFRAME_DISABLE 0x1ff0080
317#define NVREG_TX_PAUSEFRAME_ENABLE 0x0c00030
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 NvRegMIIStatus = 0x180,
319#define NVREG_MIISTAT_ERROR 0x0001
320#define NVREG_MIISTAT_LINKCHANGE 0x0008
321#define NVREG_MIISTAT_MASK 0x000f
322#define NVREG_MIISTAT_MASK2 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500323 NvRegMIIMask = 0x184,
324#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326 NvRegAdapterControl = 0x188,
327#define NVREG_ADAPTCTL_START 0x02
328#define NVREG_ADAPTCTL_LINKUP 0x04
329#define NVREG_ADAPTCTL_PHYVALID 0x40000
330#define NVREG_ADAPTCTL_RUNNING 0x100000
331#define NVREG_ADAPTCTL_PHYSHIFT 24
332 NvRegMIISpeed = 0x18c,
333#define NVREG_MIISPEED_BIT8 (1<<8)
334#define NVREG_MIIDELAY 5
335 NvRegMIIControl = 0x190,
336#define NVREG_MIICTL_INUSE 0x08000
337#define NVREG_MIICTL_WRITE 0x00400
338#define NVREG_MIICTL_ADDRSHIFT 5
339 NvRegMIIData = 0x194,
340 NvRegWakeUpFlags = 0x200,
341#define NVREG_WAKEUPFLAGS_VAL 0x7770
342#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
343#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
344#define NVREG_WAKEUPFLAGS_D3SHIFT 12
345#define NVREG_WAKEUPFLAGS_D2SHIFT 8
346#define NVREG_WAKEUPFLAGS_D1SHIFT 4
347#define NVREG_WAKEUPFLAGS_D0SHIFT 0
348#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
349#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
350#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
351#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
352
353 NvRegPatternCRC = 0x204,
354 NvRegPatternMask = 0x208,
355 NvRegPowerCap = 0x268,
356#define NVREG_POWERCAP_D3SUPP (1<<30)
357#define NVREG_POWERCAP_D2SUPP (1<<26)
358#define NVREG_POWERCAP_D1SUPP (1<<25)
359 NvRegPowerState = 0x26c,
360#define NVREG_POWERSTATE_POWEREDUP 0x8000
361#define NVREG_POWERSTATE_VALID 0x0100
362#define NVREG_POWERSTATE_MASK 0x0003
363#define NVREG_POWERSTATE_D0 0x0000
364#define NVREG_POWERSTATE_D1 0x0001
365#define NVREG_POWERSTATE_D2 0x0002
366#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400367 NvRegTxCnt = 0x280,
368 NvRegTxZeroReXmt = 0x284,
369 NvRegTxOneReXmt = 0x288,
370 NvRegTxManyReXmt = 0x28c,
371 NvRegTxLateCol = 0x290,
372 NvRegTxUnderflow = 0x294,
373 NvRegTxLossCarrier = 0x298,
374 NvRegTxExcessDef = 0x29c,
375 NvRegTxRetryErr = 0x2a0,
376 NvRegRxFrameErr = 0x2a4,
377 NvRegRxExtraByte = 0x2a8,
378 NvRegRxLateCol = 0x2ac,
379 NvRegRxRunt = 0x2b0,
380 NvRegRxFrameTooLong = 0x2b4,
381 NvRegRxOverflow = 0x2b8,
382 NvRegRxFCSErr = 0x2bc,
383 NvRegRxFrameAlignErr = 0x2c0,
384 NvRegRxLenErr = 0x2c4,
385 NvRegRxUnicast = 0x2c8,
386 NvRegRxMulticast = 0x2cc,
387 NvRegRxBroadcast = 0x2d0,
388 NvRegTxDef = 0x2d4,
389 NvRegTxFrame = 0x2d8,
390 NvRegRxCnt = 0x2dc,
391 NvRegTxPause = 0x2e0,
392 NvRegRxPause = 0x2e4,
393 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500394 NvRegVlanControl = 0x300,
395#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500396 NvRegMSIXMap0 = 0x3e0,
397 NvRegMSIXMap1 = 0x3e4,
398 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400399
400 NvRegPowerState2 = 0x600,
401#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F11
402#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403};
404
405/* Big endian: should work, but is untested */
406struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700407 __le32 buf;
408 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
410
Manfred Spraulee733622005-07-31 18:32:26 +0200411struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700412 __le32 bufhigh;
413 __le32 buflow;
414 __le32 txvlan;
415 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200416};
417
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700418union ring_type {
Manfred Spraulee733622005-07-31 18:32:26 +0200419 struct ring_desc* orig;
420 struct ring_desc_ex* ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700421};
Manfred Spraulee733622005-07-31 18:32:26 +0200422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423#define FLAG_MASK_V1 0xffff0000
424#define FLAG_MASK_V2 0xffffc000
425#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
426#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
427
428#define NV_TX_LASTPACKET (1<<16)
429#define NV_TX_RETRYERROR (1<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200430#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431#define NV_TX_DEFERRED (1<<26)
432#define NV_TX_CARRIERLOST (1<<27)
433#define NV_TX_LATECOLLISION (1<<28)
434#define NV_TX_UNDERFLOW (1<<29)
435#define NV_TX_ERROR (1<<30)
436#define NV_TX_VALID (1<<31)
437
438#define NV_TX2_LASTPACKET (1<<29)
439#define NV_TX2_RETRYERROR (1<<18)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200440#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441#define NV_TX2_DEFERRED (1<<25)
442#define NV_TX2_CARRIERLOST (1<<26)
443#define NV_TX2_LATECOLLISION (1<<27)
444#define NV_TX2_UNDERFLOW (1<<28)
445/* error and valid are the same for both */
446#define NV_TX2_ERROR (1<<30)
447#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400448#define NV_TX2_TSO (1<<28)
449#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800450#define NV_TX2_TSO_MAX_SHIFT 14
451#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400452#define NV_TX2_CHECKSUM_L3 (1<<27)
453#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500455#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
456
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457#define NV_RX_DESCRIPTORVALID (1<<16)
458#define NV_RX_MISSEDFRAME (1<<17)
459#define NV_RX_SUBSTRACT1 (1<<18)
460#define NV_RX_ERROR1 (1<<23)
461#define NV_RX_ERROR2 (1<<24)
462#define NV_RX_ERROR3 (1<<25)
463#define NV_RX_ERROR4 (1<<26)
464#define NV_RX_CRCERR (1<<27)
465#define NV_RX_OVERFLOW (1<<28)
466#define NV_RX_FRAMINGERR (1<<29)
467#define NV_RX_ERROR (1<<30)
468#define NV_RX_AVAIL (1<<31)
469
470#define NV_RX2_CHECKSUMMASK (0x1C000000)
471#define NV_RX2_CHECKSUMOK1 (0x10000000)
472#define NV_RX2_CHECKSUMOK2 (0x14000000)
473#define NV_RX2_CHECKSUMOK3 (0x18000000)
474#define NV_RX2_DESCRIPTORVALID (1<<29)
475#define NV_RX2_SUBSTRACT1 (1<<25)
476#define NV_RX2_ERROR1 (1<<18)
477#define NV_RX2_ERROR2 (1<<19)
478#define NV_RX2_ERROR3 (1<<20)
479#define NV_RX2_ERROR4 (1<<21)
480#define NV_RX2_CRCERR (1<<22)
481#define NV_RX2_OVERFLOW (1<<23)
482#define NV_RX2_FRAMINGERR (1<<24)
483/* error and avail are the same for both */
484#define NV_RX2_ERROR (1<<30)
485#define NV_RX2_AVAIL (1<<31)
486
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500487#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
488#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
489
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490/* Miscelaneous hardware related defines: */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400491#define NV_PCI_REGSZ_VER1 0x270
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500492#define NV_PCI_REGSZ_VER2 0x2d4
493#define NV_PCI_REGSZ_VER3 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
495/* various timeout delays: all in usec */
496#define NV_TXRX_RESET_DELAY 4
497#define NV_TXSTOP_DELAY1 10
498#define NV_TXSTOP_DELAY1MAX 500000
499#define NV_TXSTOP_DELAY2 100
500#define NV_RXSTOP_DELAY1 10
501#define NV_RXSTOP_DELAY1MAX 500000
502#define NV_RXSTOP_DELAY2 100
503#define NV_SETUP5_DELAY 5
504#define NV_SETUP5_DELAYMAX 50000
505#define NV_POWERUP_DELAY 5
506#define NV_POWERUP_DELAYMAX 5000
507#define NV_MIIBUSY_DELAY 50
508#define NV_MIIPHY_DELAY 10
509#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400510#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511
512#define NV_WAKEUPPATTERNS 5
513#define NV_WAKEUPMASKENTRIES 4
514
515/* General driver defaults */
516#define NV_WATCHDOG_TIMEO (5*HZ)
517
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400518#define RX_RING_DEFAULT 128
519#define TX_RING_DEFAULT 256
520#define RX_RING_MIN 128
521#define TX_RING_MIN 64
522#define RING_MAX_DESC_VER_1 1024
523#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200526#define NV_RX_HEADERS (64)
527/* even more slack. */
528#define NV_RX_ALLOC_PAD (64)
529
530/* maximum mtu size */
531#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
532#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533
534#define OOM_REFILL (1+HZ/20)
535#define POLL_WAIT (1+HZ/100)
536#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400537#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400539/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400541 * The nic supports three different descriptor types:
542 * - DESC_VER_1: Original
543 * - DESC_VER_2: support for jumbo frames.
544 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400546#define DESC_VER_1 1
547#define DESC_VER_2 2
548#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
550/* PHY defines */
551#define PHY_OUI_MARVELL 0x5043
552#define PHY_OUI_CICADA 0x03f1
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400553#define PHY_OUI_VITESSE 0x01c1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554#define PHYID1_OUI_MASK 0x03ff
555#define PHYID1_OUI_SHFT 6
556#define PHYID2_OUI_MASK 0xfc00
557#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400558#define PHYID2_MODEL_MASK 0x03f0
559#define PHY_MODEL_MARVELL_E3016 0x220
560#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400561#define PHY_CICADA_INIT1 0x0f000
562#define PHY_CICADA_INIT2 0x0e00
563#define PHY_CICADA_INIT3 0x01000
564#define PHY_CICADA_INIT4 0x0200
565#define PHY_CICADA_INIT5 0x0004
566#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400567#define PHY_VITESSE_INIT_REG1 0x1f
568#define PHY_VITESSE_INIT_REG2 0x10
569#define PHY_VITESSE_INIT_REG3 0x11
570#define PHY_VITESSE_INIT_REG4 0x12
571#define PHY_VITESSE_INIT_MSK1 0xc
572#define PHY_VITESSE_INIT_MSK2 0x0180
573#define PHY_VITESSE_INIT1 0x52b5
574#define PHY_VITESSE_INIT2 0xaf8a
575#define PHY_VITESSE_INIT3 0x8
576#define PHY_VITESSE_INIT4 0x8f8a
577#define PHY_VITESSE_INIT5 0xaf86
578#define PHY_VITESSE_INIT6 0x8f86
579#define PHY_VITESSE_INIT7 0xaf82
580#define PHY_VITESSE_INIT8 0x0100
581#define PHY_VITESSE_INIT9 0x8f82
582#define PHY_VITESSE_INIT10 0x0
583
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584#define PHY_GIGABIT 0x0100
585
586#define PHY_TIMEOUT 0x1
587#define PHY_ERROR 0x2
588
589#define PHY_100 0x1
590#define PHY_1000 0x2
591#define PHY_HALF 0x100
592
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400593#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
594#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
595#define NV_PAUSEFRAME_RX_ENABLE 0x0004
596#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400597#define NV_PAUSEFRAME_RX_REQ 0x0010
598#define NV_PAUSEFRAME_TX_REQ 0x0020
599#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500601/* MSI/MSI-X defines */
602#define NV_MSI_X_MAX_VECTORS 8
603#define NV_MSI_X_VECTORS_MASK 0x000f
604#define NV_MSI_CAPABLE 0x0010
605#define NV_MSI_X_CAPABLE 0x0020
606#define NV_MSI_ENABLED 0x0040
607#define NV_MSI_X_ENABLED 0x0080
608
609#define NV_MSI_X_VECTOR_ALL 0x0
610#define NV_MSI_X_VECTOR_RX 0x0
611#define NV_MSI_X_VECTOR_TX 0x1
612#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400614/* statistics */
615struct nv_ethtool_str {
616 char name[ETH_GSTRING_LEN];
617};
618
619static const struct nv_ethtool_str nv_estats_str[] = {
620 { "tx_bytes" },
621 { "tx_zero_rexmt" },
622 { "tx_one_rexmt" },
623 { "tx_many_rexmt" },
624 { "tx_late_collision" },
625 { "tx_fifo_errors" },
626 { "tx_carrier_errors" },
627 { "tx_excess_deferral" },
628 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400629 { "rx_frame_error" },
630 { "rx_extra_byte" },
631 { "rx_late_collision" },
632 { "rx_runt" },
633 { "rx_frame_too_long" },
634 { "rx_over_errors" },
635 { "rx_crc_errors" },
636 { "rx_frame_align_error" },
637 { "rx_length_error" },
638 { "rx_unicast" },
639 { "rx_multicast" },
640 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400641 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500642 { "rx_errors_total" },
643 { "tx_errors_total" },
644
645 /* version 2 stats */
646 { "tx_deferral" },
647 { "tx_packets" },
648 { "rx_bytes" },
649 { "tx_pause" },
650 { "rx_pause" },
651 { "rx_drop_frame" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400652};
653
654struct nv_ethtool_stats {
655 u64 tx_bytes;
656 u64 tx_zero_rexmt;
657 u64 tx_one_rexmt;
658 u64 tx_many_rexmt;
659 u64 tx_late_collision;
660 u64 tx_fifo_errors;
661 u64 tx_carrier_errors;
662 u64 tx_excess_deferral;
663 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400664 u64 rx_frame_error;
665 u64 rx_extra_byte;
666 u64 rx_late_collision;
667 u64 rx_runt;
668 u64 rx_frame_too_long;
669 u64 rx_over_errors;
670 u64 rx_crc_errors;
671 u64 rx_frame_align_error;
672 u64 rx_length_error;
673 u64 rx_unicast;
674 u64 rx_multicast;
675 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400676 u64 rx_packets;
677 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500678 u64 tx_errors_total;
679
680 /* version 2 stats */
681 u64 tx_deferral;
682 u64 tx_packets;
683 u64 rx_bytes;
684 u64 tx_pause;
685 u64 rx_pause;
686 u64 rx_drop_frame;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400687};
688
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500689#define NV_DEV_STATISTICS_V2_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
690#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
691
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400692/* diagnostics */
693#define NV_TEST_COUNT_BASE 3
694#define NV_TEST_COUNT_EXTENDED 4
695
696static const struct nv_ethtool_str nv_etests_str[] = {
697 { "link (online/offline)" },
698 { "register (offline) " },
699 { "interrupt (offline) " },
700 { "loopback (offline) " }
701};
702
703struct register_test {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700704 __le32 reg;
705 __le32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400706};
707
708static const struct register_test nv_registers_test[] = {
709 { NvRegUnknownSetupReg6, 0x01 },
710 { NvRegMisc1, 0x03c },
711 { NvRegOffloadConfig, 0x03ff },
712 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400713 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400714 { NvRegWakeUpFlags, 0x07777 },
715 { 0,0 }
716};
717
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500718struct nv_skb_map {
719 struct sk_buff *skb;
720 dma_addr_t dma;
721 unsigned int dma_len;
722};
723
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724/*
725 * SMP locking:
726 * All hardware access under dev->priv->lock, except the performance
727 * critical parts:
728 * - rx is (pseudo-) lockless: it relies on the single-threading provided
729 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700730 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 * needs dev->priv->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700732 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 */
734
735/* in dev: base, irq */
736struct fe_priv {
737 spinlock_t lock;
738
739 /* General data:
740 * Locking: spin_lock(&np->lock); */
741 struct net_device_stats stats;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400742 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 int in_shutdown;
744 u32 linkspeed;
745 int duplex;
746 int autoneg;
747 int fixed_mode;
748 int phyaddr;
749 int wolenabled;
750 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400751 unsigned int phy_model;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400753 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500754 int recover_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755
756 /* General data: RO fields */
757 dma_addr_t ring_addr;
758 struct pci_dev *pci_dev;
759 u32 orig_mac[2];
760 u32 irqmask;
761 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400762 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500763 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400764 u32 driver_data;
765 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400766 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500767 u32 mac_in_use;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 void __iomem *base;
770
771 /* rx specific fields.
772 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
773 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500774 union ring_type get_rx, put_rx, first_rx, last_rx;
775 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
776 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
777 struct nv_skb_map *rx_skb;
778
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700779 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200781 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 struct timer_list oom_kick;
783 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400784 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500785 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400786 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
788 /* media detection workaround.
789 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
790 */
791 int need_linktimer;
792 unsigned long link_timeout;
793 /*
794 * tx specific fields.
795 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500796 union ring_type get_tx, put_tx, first_tx, last_tx;
797 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
798 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
799 struct nv_skb_map *tx_skb;
800
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700801 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400803 int tx_ring_size;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500804 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500805
806 /* vlan fields */
807 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500808
809 /* msi/msi-x fields */
810 u32 msi_flags;
811 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400812
813 /* flow control */
814 u32 pause_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815};
816
817/*
818 * Maximum number of loops until we assume that a bit in the irq mask
819 * is stuck. Overridable with module param.
820 */
821static int max_interrupt_work = 5;
822
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500823/*
824 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400825 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500826 * Throughput Mode: Every tx and rx packet will generate an interrupt.
827 * CPU Mode: Interrupts are controlled by a timer.
828 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400829enum {
830 NV_OPTIMIZATION_MODE_THROUGHPUT,
831 NV_OPTIMIZATION_MODE_CPU
832};
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500833static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
834
835/*
836 * Poll interval for timer irq
837 *
838 * This interval determines how frequent an interrupt is generated.
839 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
840 * Min = 0, and Max = 65535
841 */
842static int poll_interval = -1;
843
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500844/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400845 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500846 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400847enum {
848 NV_MSI_INT_DISABLED,
849 NV_MSI_INT_ENABLED
850};
851static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500852
853/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400854 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500855 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400856enum {
857 NV_MSIX_INT_DISABLED,
858 NV_MSIX_INT_ENABLED
859};
Ayaz Abdullacaf96462007-02-20 03:34:40 -0500860static int msix = NV_MSIX_INT_DISABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400861
862/*
863 * DMA 64bit
864 */
865enum {
866 NV_DMA_64BIT_DISABLED,
867 NV_DMA_64BIT_ENABLED
868};
869static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500870
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871static inline struct fe_priv *get_nvpriv(struct net_device *dev)
872{
873 return netdev_priv(dev);
874}
875
876static inline u8 __iomem *get_hwbase(struct net_device *dev)
877{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400878 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879}
880
881static inline void pci_push(u8 __iomem *base)
882{
883 /* force out pending posted writes */
884 readl(base);
885}
886
887static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
888{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700889 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
891}
892
Manfred Spraulee733622005-07-31 18:32:26 +0200893static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
894{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700895 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200896}
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
899 int delay, int delaymax, const char *msg)
900{
901 u8 __iomem *base = get_hwbase(dev);
902
903 pci_push(base);
904 do {
905 udelay(delay);
906 delaymax -= delay;
907 if (delaymax < 0) {
908 if (msg)
909 printk(msg);
910 return 1;
911 }
912 } while ((readl(base + offset) & mask) != target);
913 return 0;
914}
915
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500916#define NV_SETUP_RX_RING 0x01
917#define NV_SETUP_TX_RING 0x02
918
919static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
920{
921 struct fe_priv *np = get_nvpriv(dev);
922 u8 __iomem *base = get_hwbase(dev);
923
924 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
925 if (rxtx_flags & NV_SETUP_RX_RING) {
926 writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
927 }
928 if (rxtx_flags & NV_SETUP_TX_RING) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400929 writel((u32) cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500930 }
931 } else {
932 if (rxtx_flags & NV_SETUP_RX_RING) {
933 writel((u32) cpu_to_le64(np->ring_addr), base + NvRegRxRingPhysAddr);
934 writel((u32) (cpu_to_le64(np->ring_addr) >> 32), base + NvRegRxRingPhysAddrHigh);
935 }
936 if (rxtx_flags & NV_SETUP_TX_RING) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400937 writel((u32) cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
938 writel((u32) (cpu_to_le64(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)) >> 32), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500939 }
940 }
941}
942
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400943static void free_rings(struct net_device *dev)
944{
945 struct fe_priv *np = get_nvpriv(dev);
946
947 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700948 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400949 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
950 np->rx_ring.orig, np->ring_addr);
951 } else {
952 if (np->rx_ring.ex)
953 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
954 np->rx_ring.ex, np->ring_addr);
955 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500956 if (np->rx_skb)
957 kfree(np->rx_skb);
958 if (np->tx_skb)
959 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400960}
961
Ayaz Abdulla84b39322006-05-20 14:59:48 -0700962static int using_multi_irqs(struct net_device *dev)
963{
964 struct fe_priv *np = get_nvpriv(dev);
965
966 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
967 ((np->msi_flags & NV_MSI_X_ENABLED) &&
968 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
969 return 0;
970 else
971 return 1;
972}
973
974static void nv_enable_irq(struct net_device *dev)
975{
976 struct fe_priv *np = get_nvpriv(dev);
977
978 if (!using_multi_irqs(dev)) {
979 if (np->msi_flags & NV_MSI_X_ENABLED)
980 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
981 else
982 enable_irq(dev->irq);
983 } else {
984 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
985 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
986 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
987 }
988}
989
990static void nv_disable_irq(struct net_device *dev)
991{
992 struct fe_priv *np = get_nvpriv(dev);
993
994 if (!using_multi_irqs(dev)) {
995 if (np->msi_flags & NV_MSI_X_ENABLED)
996 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
997 else
998 disable_irq(dev->irq);
999 } else {
1000 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1001 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1002 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1003 }
1004}
1005
1006/* In MSIX mode, a write to irqmask behaves as XOR */
1007static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1008{
1009 u8 __iomem *base = get_hwbase(dev);
1010
1011 writel(mask, base + NvRegIrqMask);
1012}
1013
1014static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1015{
1016 struct fe_priv *np = get_nvpriv(dev);
1017 u8 __iomem *base = get_hwbase(dev);
1018
1019 if (np->msi_flags & NV_MSI_X_ENABLED) {
1020 writel(mask, base + NvRegIrqMask);
1021 } else {
1022 if (np->msi_flags & NV_MSI_ENABLED)
1023 writel(0, base + NvRegMSIIrqMask);
1024 writel(0, base + NvRegIrqMask);
1025 }
1026}
1027
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028#define MII_READ (-1)
1029/* mii_rw: read/write a register on the PHY.
1030 *
1031 * Caller must guarantee serialization
1032 */
1033static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1034{
1035 u8 __iomem *base = get_hwbase(dev);
1036 u32 reg;
1037 int retval;
1038
1039 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
1040
1041 reg = readl(base + NvRegMIIControl);
1042 if (reg & NVREG_MIICTL_INUSE) {
1043 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1044 udelay(NV_MIIBUSY_DELAY);
1045 }
1046
1047 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1048 if (value != MII_READ) {
1049 writel(value, base + NvRegMIIData);
1050 reg |= NVREG_MIICTL_WRITE;
1051 }
1052 writel(reg, base + NvRegMIIControl);
1053
1054 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1055 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1056 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1057 dev->name, miireg, addr);
1058 retval = -1;
1059 } else if (value != MII_READ) {
1060 /* it was a write operation - fewer failures are detectable */
1061 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1062 dev->name, value, miireg, addr);
1063 retval = 0;
1064 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1065 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1066 dev->name, miireg, addr);
1067 retval = -1;
1068 } else {
1069 retval = readl(base + NvRegMIIData);
1070 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1071 dev->name, miireg, addr, retval);
1072 }
1073
1074 return retval;
1075}
1076
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001077static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001079 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 u32 miicontrol;
1081 unsigned int tries = 0;
1082
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001083 miicontrol = BMCR_RESET | bmcr_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1085 return -1;
1086 }
1087
1088 /* wait for 500ms */
1089 msleep(500);
1090
1091 /* must wait till reset is deasserted */
1092 while (miicontrol & BMCR_RESET) {
1093 msleep(10);
1094 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1095 /* FIXME: 100 tries seem excessive */
1096 if (tries++ > 100)
1097 return -1;
1098 }
1099 return 0;
1100}
1101
1102static int phy_init(struct net_device *dev)
1103{
1104 struct fe_priv *np = get_nvpriv(dev);
1105 u8 __iomem *base = get_hwbase(dev);
1106 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1107
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001108 /* phy errata for E3016 phy */
1109 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1110 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1111 reg &= ~PHY_MARVELL_E3016_INITMASK;
1112 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1113 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1114 return PHY_ERROR;
1115 }
1116 }
1117
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 /* set advertise register */
1119 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001120 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1122 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1123 return PHY_ERROR;
1124 }
1125
1126 /* get phy interface type */
1127 phyinterface = readl(base + NvRegPhyInterface);
1128
1129 /* see if gigabit phy */
1130 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1131 if (mii_status & PHY_GIGABIT) {
1132 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001133 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 mii_control_1000 &= ~ADVERTISE_1000HALF;
1135 if (phyinterface & PHY_RGMII)
1136 mii_control_1000 |= ADVERTISE_1000FULL;
1137 else
1138 mii_control_1000 &= ~ADVERTISE_1000FULL;
1139
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001140 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1142 return PHY_ERROR;
1143 }
1144 }
1145 else
1146 np->gigabit = 0;
1147
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001148 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1149 mii_control |= BMCR_ANENABLE;
1150
1151 /* reset the phy
1152 * (certain phys need bmcr to be setup with reset)
1153 */
1154 if (phy_reset(dev, mii_control)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1156 return PHY_ERROR;
1157 }
1158
1159 /* phy vendor specific configuration */
1160 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1161 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001162 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1163 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1165 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1166 return PHY_ERROR;
1167 }
1168 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001169 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001170 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1171 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1172 return PHY_ERROR;
1173 }
1174 }
1175 if (np->phy_oui == PHY_OUI_CICADA) {
1176 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001177 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1179 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1180 return PHY_ERROR;
1181 }
1182 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001183 if (np->phy_oui == PHY_OUI_VITESSE) {
1184 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
1185 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1186 return PHY_ERROR;
1187 }
1188 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
1189 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1190 return PHY_ERROR;
1191 }
1192 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1193 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1194 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1195 return PHY_ERROR;
1196 }
1197 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1198 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1199 phy_reserved |= PHY_VITESSE_INIT3;
1200 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1201 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1202 return PHY_ERROR;
1203 }
1204 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
1205 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1206 return PHY_ERROR;
1207 }
1208 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
1209 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1210 return PHY_ERROR;
1211 }
1212 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1213 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1214 phy_reserved |= PHY_VITESSE_INIT3;
1215 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1216 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1217 return PHY_ERROR;
1218 }
1219 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1220 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1221 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1222 return PHY_ERROR;
1223 }
1224 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
1225 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1226 return PHY_ERROR;
1227 }
1228 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
1229 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1230 return PHY_ERROR;
1231 }
1232 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1233 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1234 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1235 return PHY_ERROR;
1236 }
1237 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1238 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1239 phy_reserved |= PHY_VITESSE_INIT8;
1240 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1241 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1242 return PHY_ERROR;
1243 }
1244 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
1245 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1246 return PHY_ERROR;
1247 }
1248 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
1249 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1250 return PHY_ERROR;
1251 }
1252 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001253 /* some phys clear out pause advertisment on reset, set it back */
1254 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255
1256 /* restart auto negotiation */
1257 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1258 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
1259 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1260 return PHY_ERROR;
1261 }
1262
1263 return 0;
1264}
1265
1266static void nv_start_rx(struct net_device *dev)
1267{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001268 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001270 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271
1272 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1273 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001274 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1275 rx_ctrl &= ~NVREG_RCVCTL_START;
1276 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 pci_push(base);
1278 }
1279 writel(np->linkspeed, base + NvRegLinkSpeed);
1280 pci_push(base);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001281 rx_ctrl |= NVREG_RCVCTL_START;
1282 if (np->mac_in_use)
1283 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1284 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1286 dev->name, np->duplex, np->linkspeed);
1287 pci_push(base);
1288}
1289
1290static void nv_stop_rx(struct net_device *dev)
1291{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001292 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001294 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
1296 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001297 if (!np->mac_in_use)
1298 rx_ctrl &= ~NVREG_RCVCTL_START;
1299 else
1300 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1301 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1303 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1304 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1305
1306 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001307 if (!np->mac_in_use)
1308 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001309}
1310
1311static void nv_start_tx(struct net_device *dev)
1312{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001313 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001315 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316
1317 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001318 tx_ctrl |= NVREG_XMITCTL_START;
1319 if (np->mac_in_use)
1320 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1321 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 pci_push(base);
1323}
1324
1325static void nv_stop_tx(struct net_device *dev)
1326{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001327 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001329 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330
1331 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001332 if (!np->mac_in_use)
1333 tx_ctrl &= ~NVREG_XMITCTL_START;
1334 else
1335 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1336 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1338 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1339 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1340
1341 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001342 if (!np->mac_in_use)
1343 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1344 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345}
1346
1347static void nv_txrx_reset(struct net_device *dev)
1348{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001349 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350 u8 __iomem *base = get_hwbase(dev);
1351
1352 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001353 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354 pci_push(base);
1355 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001356 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 pci_push(base);
1358}
1359
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001360static void nv_mac_reset(struct net_device *dev)
1361{
1362 struct fe_priv *np = netdev_priv(dev);
1363 u8 __iomem *base = get_hwbase(dev);
1364
1365 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
1366 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1367 pci_push(base);
1368 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1369 pci_push(base);
1370 udelay(NV_MAC_RESET_DELAY);
1371 writel(0, base + NvRegMacReset);
1372 pci_push(base);
1373 udelay(NV_MAC_RESET_DELAY);
1374 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1375 pci_push(base);
1376}
1377
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001378static void nv_get_hw_stats(struct net_device *dev)
1379{
1380 struct fe_priv *np = netdev_priv(dev);
1381 u8 __iomem *base = get_hwbase(dev);
1382
1383 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1384 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1385 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1386 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1387 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1388 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1389 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1390 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1391 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1392 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1393 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1394 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1395 np->estats.rx_runt += readl(base + NvRegRxRunt);
1396 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1397 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1398 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1399 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1400 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1401 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1402 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1403 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1404 np->estats.rx_packets =
1405 np->estats.rx_unicast +
1406 np->estats.rx_multicast +
1407 np->estats.rx_broadcast;
1408 np->estats.rx_errors_total =
1409 np->estats.rx_crc_errors +
1410 np->estats.rx_over_errors +
1411 np->estats.rx_frame_error +
1412 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1413 np->estats.rx_late_collision +
1414 np->estats.rx_runt +
1415 np->estats.rx_frame_too_long;
1416 np->estats.tx_errors_total =
1417 np->estats.tx_late_collision +
1418 np->estats.tx_fifo_errors +
1419 np->estats.tx_carrier_errors +
1420 np->estats.tx_excess_deferral +
1421 np->estats.tx_retry_error;
1422
1423 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1424 np->estats.tx_deferral += readl(base + NvRegTxDef);
1425 np->estats.tx_packets += readl(base + NvRegTxFrame);
1426 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1427 np->estats.tx_pause += readl(base + NvRegTxPause);
1428 np->estats.rx_pause += readl(base + NvRegRxPause);
1429 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1430 }
1431}
1432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433/*
1434 * nv_get_stats: dev->get_stats function
1435 * Get latest stats value from the nic.
1436 * Called with read_lock(&dev_base_lock) held for read -
1437 * only synchronized against unregister_netdevice.
1438 */
1439static struct net_device_stats *nv_get_stats(struct net_device *dev)
1440{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001441 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442
Ayaz Abdulla21828162007-01-23 12:27:21 -05001443 /* If the nic supports hw counters then retrieve latest values */
1444 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2)) {
1445 nv_get_hw_stats(dev);
1446
1447 /* copy to net_device stats */
1448 np->stats.tx_bytes = np->estats.tx_bytes;
1449 np->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1450 np->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1451 np->stats.rx_crc_errors = np->estats.rx_crc_errors;
1452 np->stats.rx_over_errors = np->estats.rx_over_errors;
1453 np->stats.rx_errors = np->estats.rx_errors_total;
1454 np->stats.tx_errors = np->estats.tx_errors_total;
1455 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001456 return &np->stats;
1457}
1458
1459/*
1460 * nv_alloc_rx: fill rx ring entries.
1461 * Return 1 if the allocations for the skbs failed and the
1462 * rx engine is without Available descriptors
1463 */
1464static int nv_alloc_rx(struct net_device *dev)
1465{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001466 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001467 struct ring_desc* less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001469 less_rx = np->get_rx.orig;
1470 if (less_rx-- == np->first_rx.orig)
1471 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001472
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001473 while (np->put_rx.orig != less_rx) {
1474 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001475 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001476 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001477 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1478 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001479 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001480 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001481 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001482 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1483 wmb();
1484 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001485 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001486 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001487 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001488 np->put_rx_ctx = np->first_rx_ctx;
1489 } else {
1490 return 1;
1491 }
1492 }
1493 return 0;
1494}
1495
1496static int nv_alloc_rx_optimized(struct net_device *dev)
1497{
1498 struct fe_priv *np = netdev_priv(dev);
1499 struct ring_desc_ex* less_rx;
1500
1501 less_rx = np->get_rx.ex;
1502 if (less_rx-- == np->first_rx.ex)
1503 less_rx = np->last_rx.ex;
1504
1505 while (np->put_rx.ex != less_rx) {
1506 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1507 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001508 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001509 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1510 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001511 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001512 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001513 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001514 np->put_rx.ex->bufhigh = cpu_to_le64(np->put_rx_ctx->dma) >> 32;
1515 np->put_rx.ex->buflow = cpu_to_le64(np->put_rx_ctx->dma) & 0x0FFFFFFFF;
1516 wmb();
1517 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001518 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001519 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001520 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001521 np->put_rx_ctx = np->first_rx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 } else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001523 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 return 0;
1527}
1528
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001529/* If rx bufs are exhausted called after 50ms to attempt to refresh */
1530#ifdef CONFIG_FORCEDETH_NAPI
1531static void nv_do_rx_refill(unsigned long data)
1532{
1533 struct net_device *dev = (struct net_device *) data;
1534
1535 /* Just reschedule NAPI rx processing */
1536 netif_rx_schedule(dev);
1537}
1538#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539static void nv_do_rx_refill(unsigned long data)
1540{
1541 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001542 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001543 int retcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001545 if (!using_multi_irqs(dev)) {
1546 if (np->msi_flags & NV_MSI_X_ENABLED)
1547 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1548 else
1549 disable_irq(dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001550 } else {
1551 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1552 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001553 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1554 retcode = nv_alloc_rx(dev);
1555 else
1556 retcode = nv_alloc_rx_optimized(dev);
1557 if (retcode) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001558 spin_lock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559 if (!np->in_shutdown)
1560 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001561 spin_unlock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001563 if (!using_multi_irqs(dev)) {
1564 if (np->msi_flags & NV_MSI_X_ENABLED)
1565 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1566 else
1567 enable_irq(dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001568 } else {
1569 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1570 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001572#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001574static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001575{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001576 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001577 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001578 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
1579 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1580 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1581 else
1582 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1583 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1584 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001585
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001586 for (i = 0; i < np->rx_ring_size; i++) {
1587 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001588 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001589 np->rx_ring.orig[i].buf = 0;
1590 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001591 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001592 np->rx_ring.ex[i].txvlan = 0;
1593 np->rx_ring.ex[i].bufhigh = 0;
1594 np->rx_ring.ex[i].buflow = 0;
1595 }
1596 np->rx_skb[i].skb = NULL;
1597 np->rx_skb[i].dma = 0;
1598 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001599}
1600
1601static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001603 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001604 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001605 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
1606 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1607 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1608 else
1609 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1610 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1611 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001613 for (i = 0; i < np->tx_ring_size; i++) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001614 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001615 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001616 np->tx_ring.orig[i].buf = 0;
1617 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001618 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001619 np->tx_ring.ex[i].txvlan = 0;
1620 np->tx_ring.ex[i].bufhigh = 0;
1621 np->tx_ring.ex[i].buflow = 0;
1622 }
1623 np->tx_skb[i].skb = NULL;
1624 np->tx_skb[i].dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001625 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001626}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Manfred Sprauld81c0982005-07-31 18:20:30 +02001628static int nv_init_ring(struct net_device *dev)
1629{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001630 struct fe_priv *np = netdev_priv(dev);
1631
Manfred Sprauld81c0982005-07-31 18:20:30 +02001632 nv_init_tx(dev);
1633 nv_init_rx(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001634 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
1635 return nv_alloc_rx(dev);
1636 else
1637 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638}
1639
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001640static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001641{
1642 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08001643
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001644 if (tx_skb->dma) {
1645 pci_unmap_page(np->pci_dev, tx_skb->dma,
1646 tx_skb->dma_len,
Ayaz Abdullafa454592006-01-05 22:45:45 -08001647 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001648 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001649 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001650 if (tx_skb->skb) {
1651 dev_kfree_skb_any(tx_skb->skb);
1652 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001653 return 1;
1654 } else {
1655 return 0;
1656 }
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001657}
1658
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659static void nv_drain_tx(struct net_device *dev)
1660{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001661 struct fe_priv *np = netdev_priv(dev);
1662 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001663
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001664 for (i = 0; i < np->tx_ring_size; i++) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001665 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001666 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001667 np->tx_ring.orig[i].buf = 0;
1668 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001669 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001670 np->tx_ring.ex[i].txvlan = 0;
1671 np->tx_ring.ex[i].bufhigh = 0;
1672 np->tx_ring.ex[i].buflow = 0;
1673 }
1674 if (nv_release_txskb(dev, &np->tx_skb[i]))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 np->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676 }
1677}
1678
1679static void nv_drain_rx(struct net_device *dev)
1680{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001681 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001683
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001684 for (i = 0; i < np->rx_ring_size; i++) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001685 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001686 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001687 np->rx_ring.orig[i].buf = 0;
1688 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001689 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001690 np->rx_ring.ex[i].txvlan = 0;
1691 np->rx_ring.ex[i].bufhigh = 0;
1692 np->rx_ring.ex[i].buflow = 0;
1693 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001695 if (np->rx_skb[i].skb) {
1696 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001697 (skb_end_pointer(np->rx_skb[i].skb) -
1698 np->rx_skb[i].skb->data),
1699 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001700 dev_kfree_skb(np->rx_skb[i].skb);
1701 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702 }
1703 }
1704}
1705
1706static void drain_ring(struct net_device *dev)
1707{
1708 nv_drain_tx(dev);
1709 nv_drain_rx(dev);
1710}
1711
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001712static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1713{
1714 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1715}
1716
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717/*
1718 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07001719 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720 */
1721static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
1722{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001723 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08001724 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001725 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
1726 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001727 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001728 u32 offset = 0;
1729 u32 bcnt;
1730 u32 size = skb->len-skb->data_len;
1731 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001732 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001733 struct ring_desc* put_tx;
1734 struct ring_desc* start_tx;
1735 struct ring_desc* prev_tx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001736 struct nv_skb_map* prev_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001737
1738 /* add fragments to entries count */
1739 for (i = 0; i < fragments; i++) {
1740 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
1741 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
1742 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001743
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001744 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001745 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05001746 spin_lock_irq(&np->lock);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001747 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05001748 np->tx_stop = 1;
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05001749 spin_unlock_irq(&np->lock);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001750 return NETDEV_TX_BUSY;
1751 }
1752
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001753 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001754
Ayaz Abdullafa454592006-01-05 22:45:45 -08001755 /* setup the header buffer */
1756 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001757 prev_tx = put_tx;
1758 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001759 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001760 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08001761 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001762 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001763 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
1764 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001765
Ayaz Abdullafa454592006-01-05 22:45:45 -08001766 tx_flags = np->tx_flags;
1767 offset += bcnt;
1768 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001769 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001770 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001771 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001772 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001773 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08001774
1775 /* setup the fragments */
1776 for (i = 0; i < fragments; i++) {
1777 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1778 u32 size = frag->size;
1779 offset = 0;
1780
1781 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001782 prev_tx = put_tx;
1783 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001784 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001785 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
1786 PCI_DMA_TODEVICE);
1787 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001788 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
1789 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001790
Ayaz Abdullafa454592006-01-05 22:45:45 -08001791 offset += bcnt;
1792 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001793 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001794 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001795 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001796 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001797 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001798 }
1799
Ayaz Abdullafa454592006-01-05 22:45:45 -08001800 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001801 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08001802
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001803 /* save skb in this slot's context area */
1804 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001805
Herbert Xu89114af2006-07-08 13:34:32 -07001806 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07001807 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02001808 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01001809 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07001810 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001811
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05001812 spin_lock_irq(&np->lock);
1813
Ayaz Abdullafa454592006-01-05 22:45:45 -08001814 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001815 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
1816 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001817
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05001818 spin_unlock_irq(&np->lock);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001819
1820 dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
1821 dev->name, entries, tx_flags_extra);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 {
1823 int j;
1824 for (j=0; j<64; j++) {
1825 if ((j%16) == 0)
1826 dprintk("\n%03x:", j);
1827 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
1828 }
1829 dprintk("\n");
1830 }
1831
Linus Torvalds1da177e2005-04-16 15:20:36 -07001832 dev->trans_start = jiffies;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001833 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001834 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835}
1836
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001837static int nv_start_xmit_optimized(struct sk_buff *skb, struct net_device *dev)
1838{
1839 struct fe_priv *np = netdev_priv(dev);
1840 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001841 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001842 unsigned int fragments = skb_shinfo(skb)->nr_frags;
1843 unsigned int i;
1844 u32 offset = 0;
1845 u32 bcnt;
1846 u32 size = skb->len-skb->data_len;
1847 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
1848 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001849 struct ring_desc_ex* put_tx;
1850 struct ring_desc_ex* start_tx;
1851 struct ring_desc_ex* prev_tx;
1852 struct nv_skb_map* prev_tx_ctx;
1853
1854 /* add fragments to entries count */
1855 for (i = 0; i < fragments; i++) {
1856 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
1857 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
1858 }
1859
1860 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001861 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001862 spin_lock_irq(&np->lock);
1863 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05001864 np->tx_stop = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001865 spin_unlock_irq(&np->lock);
1866 return NETDEV_TX_BUSY;
1867 }
1868
1869 start_tx = put_tx = np->put_tx.ex;
1870
1871 /* setup the header buffer */
1872 do {
1873 prev_tx = put_tx;
1874 prev_tx_ctx = np->put_tx_ctx;
1875 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
1876 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
1877 PCI_DMA_TODEVICE);
1878 np->put_tx_ctx->dma_len = bcnt;
1879 put_tx->bufhigh = cpu_to_le64(np->put_tx_ctx->dma) >> 32;
1880 put_tx->buflow = cpu_to_le64(np->put_tx_ctx->dma) & 0x0FFFFFFFF;
1881 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001882
1883 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001884 offset += bcnt;
1885 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001886 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001887 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001888 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001889 np->put_tx_ctx = np->first_tx_ctx;
1890 } while (size);
1891
1892 /* setup the fragments */
1893 for (i = 0; i < fragments; i++) {
1894 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
1895 u32 size = frag->size;
1896 offset = 0;
1897
1898 do {
1899 prev_tx = put_tx;
1900 prev_tx_ctx = np->put_tx_ctx;
1901 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
1902 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
1903 PCI_DMA_TODEVICE);
1904 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001905 put_tx->bufhigh = cpu_to_le64(np->put_tx_ctx->dma) >> 32;
1906 put_tx->buflow = cpu_to_le64(np->put_tx_ctx->dma) & 0x0FFFFFFFF;
1907 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001908
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001909 offset += bcnt;
1910 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001911 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001912 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001913 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001914 np->put_tx_ctx = np->first_tx_ctx;
1915 } while (size);
1916 }
1917
1918 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001919 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001920
1921 /* save skb in this slot's context area */
1922 prev_tx_ctx->skb = skb;
1923
1924 if (skb_is_gso(skb))
1925 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
1926 else
1927 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
1928 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
1929
1930 /* vlan tag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001931 if (likely(!np->vlangrp)) {
1932 start_tx->txvlan = 0;
1933 } else {
1934 if (vlan_tx_tag_present(skb))
1935 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
1936 else
1937 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001938 }
1939
1940 spin_lock_irq(&np->lock);
1941
1942 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001943 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
1944 np->put_tx.ex = put_tx;
1945
1946 spin_unlock_irq(&np->lock);
1947
1948 dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
1949 dev->name, entries, tx_flags_extra);
1950 {
1951 int j;
1952 for (j=0; j<64; j++) {
1953 if ((j%16) == 0)
1954 dprintk("\n%03x:", j);
1955 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
1956 }
1957 dprintk("\n");
1958 }
1959
1960 dev->trans_start = jiffies;
1961 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001962 return NETDEV_TX_OK;
1963}
1964
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965/*
1966 * nv_tx_done: check for completed packets, release the skbs.
1967 *
1968 * Caller must own np->lock.
1969 */
1970static void nv_tx_done(struct net_device *dev)
1971{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001972 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001973 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05001974 struct ring_desc* orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001976 while ((np->get_tx.orig != np->put_tx.orig) &&
1977 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001979 dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
1980 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001981
1982 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
1983 np->get_tx_ctx->dma_len,
1984 PCI_DMA_TODEVICE);
1985 np->get_tx_ctx->dma = 0;
1986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001988 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001989 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001990 if (flags & NV_TX_UNDERFLOW)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001991 np->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001992 if (flags & NV_TX_CARRIERLOST)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001993 np->stats.tx_carrier_errors++;
1994 np->stats.tx_errors++;
1995 } else {
1996 np->stats.tx_packets++;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001997 np->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001998 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05001999 dev_kfree_skb_any(np->get_tx_ctx->skb);
2000 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 }
2002 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002003 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002004 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002005 if (flags & NV_TX2_UNDERFLOW)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002006 np->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002007 if (flags & NV_TX2_CARRIERLOST)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002008 np->stats.tx_carrier_errors++;
2009 np->stats.tx_errors++;
2010 } else {
2011 np->stats.tx_packets++;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002012 np->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002013 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002014 dev_kfree_skb_any(np->get_tx_ctx->skb);
2015 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016 }
2017 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002018 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002019 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002020 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002021 np->get_tx_ctx = np->first_tx_ctx;
2022 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002023 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002024 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002025 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002026 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002027}
2028
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002029static void nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002030{
2031 struct fe_priv *np = netdev_priv(dev);
2032 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002033 struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002034
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002035 while ((np->get_tx.ex != np->put_tx.ex) &&
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002036 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
2037 (limit-- > 0)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002038
2039 dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
2040 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002041
2042 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2043 np->get_tx_ctx->dma_len,
2044 PCI_DMA_TODEVICE);
2045 np->get_tx_ctx->dma = 0;
2046
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002047 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002048 if (!(flags & NV_TX2_ERROR))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002049 np->stats.tx_packets++;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002050 dev_kfree_skb_any(np->get_tx_ctx->skb);
2051 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002052 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002053 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002054 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002055 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002056 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002058 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002059 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002061 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002062}
2063
2064/*
2065 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002066 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002067 */
2068static void nv_tx_timeout(struct net_device *dev)
2069{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002070 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002072 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002073
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002074 if (np->msi_flags & NV_MSI_X_ENABLED)
2075 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2076 else
2077 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2078
2079 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080
Manfred Spraulc2dba062005-07-31 18:29:47 +02002081 {
2082 int i;
2083
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002084 printk(KERN_INFO "%s: Ring at %lx\n",
2085 dev->name, (unsigned long)np->ring_addr);
Manfred Spraulc2dba062005-07-31 18:29:47 +02002086 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04002087 for (i=0;i<=np->register_size;i+= 32) {
Manfred Spraulc2dba062005-07-31 18:29:47 +02002088 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2089 i,
2090 readl(base + i + 0), readl(base + i + 4),
2091 readl(base + i + 8), readl(base + i + 12),
2092 readl(base + i + 16), readl(base + i + 20),
2093 readl(base + i + 24), readl(base + i + 28));
2094 }
2095 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002096 for (i=0;i<np->tx_ring_size;i+= 4) {
Manfred Spraulee733622005-07-31 18:32:26 +02002097 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
2098 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002099 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002100 le32_to_cpu(np->tx_ring.orig[i].buf),
2101 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2102 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2103 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2104 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2105 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2106 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2107 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002108 } else {
2109 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002110 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002111 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2112 le32_to_cpu(np->tx_ring.ex[i].buflow),
2113 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2114 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2115 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2116 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2117 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2118 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2119 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2120 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2121 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2122 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002123 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002124 }
2125 }
2126
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127 spin_lock_irq(&np->lock);
2128
2129 /* 1) stop tx engine */
2130 nv_stop_tx(dev);
2131
2132 /* 2) check that the packets were not sent already: */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002133 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
2134 nv_tx_done(dev);
2135 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002136 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137
2138 /* 3) if there are dead entries: clear everything */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002139 if (np->get_tx_ctx != np->put_tx_ctx) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
2141 nv_drain_tx(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002142 nv_init_tx(dev);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002143 setup_hw_rings(dev, NV_SETUP_TX_RING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 }
2145
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002146 netif_wake_queue(dev);
2147
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148 /* 4) restart tx engine */
2149 nv_start_tx(dev);
2150 spin_unlock_irq(&np->lock);
2151}
2152
Manfred Spraul22c6d142005-04-19 21:17:09 +02002153/*
2154 * Called when the nic notices a mismatch between the actual data len on the
2155 * wire and the len indicated in the 802 header
2156 */
2157static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2158{
2159 int hdrlen; /* length of the 802 header */
2160 int protolen; /* length as stored in the proto field */
2161
2162 /* 1) calculate len according to header */
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002163 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002164 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
2165 hdrlen = VLAN_HLEN;
2166 } else {
2167 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
2168 hdrlen = ETH_HLEN;
2169 }
2170 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
2171 dev->name, datalen, protolen, hdrlen);
2172 if (protolen > ETH_DATA_LEN)
2173 return datalen; /* Value in proto field not a len, no checks possible */
2174
2175 protolen += hdrlen;
2176 /* consistency checks: */
2177 if (datalen > ETH_ZLEN) {
2178 if (datalen >= protolen) {
2179 /* more data on wire than in 802 header, trim of
2180 * additional data.
2181 */
2182 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2183 dev->name, protolen);
2184 return protolen;
2185 } else {
2186 /* less data on wire than mentioned in header.
2187 * Discard the packet.
2188 */
2189 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
2190 dev->name);
2191 return -1;
2192 }
2193 } else {
2194 /* short packet. Accept only if 802 values are also short */
2195 if (protolen > ETH_ZLEN) {
2196 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
2197 dev->name);
2198 return -1;
2199 }
2200 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2201 dev->name, datalen);
2202 return datalen;
2203 }
2204}
2205
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002206static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002208 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002209 u32 flags;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002210 u32 rx_processed_cnt = 0;
2211 struct sk_buff *skb;
2212 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002213
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002214 while((np->get_rx.orig != np->put_rx.orig) &&
2215 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
2216 (rx_processed_cnt++ < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002217
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002218 dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
2219 dev->name, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 /*
2222 * the packet is for us - immediately tear down the pci mapping.
2223 * TODO: check if a prefetch of the first cacheline improves
2224 * the performance.
2225 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002226 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2227 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002228 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002229 skb = np->get_rx_ctx->skb;
2230 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002231
2232 {
2233 int j;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002234 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 for (j=0; j<64; j++) {
2236 if ((j%16) == 0)
2237 dprintk("\n%03x:", j);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002238 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 }
2240 dprintk("\n");
2241 }
2242 /* look at what we actually got: */
2243 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002244 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2245 len = flags & LEN_MASK_V1;
2246 if (unlikely(flags & NV_RX_ERROR)) {
2247 if (flags & NV_RX_ERROR4) {
2248 len = nv_getlen(dev, skb->data, len);
2249 if (len < 0) {
2250 np->stats.rx_errors++;
2251 dev_kfree_skb(skb);
2252 goto next_pkt;
2253 }
2254 }
2255 /* framing errors are soft errors */
2256 else if (flags & NV_RX_FRAMINGERR) {
2257 if (flags & NV_RX_SUBSTRACT1) {
2258 len--;
2259 }
2260 }
2261 /* the rest are hard errors */
2262 else {
2263 if (flags & NV_RX_MISSEDFRAME)
2264 np->stats.rx_missed_errors++;
2265 if (flags & NV_RX_CRCERR)
2266 np->stats.rx_crc_errors++;
2267 if (flags & NV_RX_OVERFLOW)
2268 np->stats.rx_over_errors++;
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002269 np->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002270 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002271 goto next_pkt;
2272 }
2273 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002274 } else {
2275 dev_kfree_skb(skb);
2276 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002277 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002279 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2280 len = flags & LEN_MASK_V2;
2281 if (unlikely(flags & NV_RX2_ERROR)) {
2282 if (flags & NV_RX2_ERROR4) {
2283 len = nv_getlen(dev, skb->data, len);
2284 if (len < 0) {
2285 np->stats.rx_errors++;
2286 dev_kfree_skb(skb);
2287 goto next_pkt;
2288 }
2289 }
2290 /* framing errors are soft errors */
2291 else if (flags & NV_RX2_FRAMINGERR) {
2292 if (flags & NV_RX2_SUBSTRACT1) {
2293 len--;
2294 }
2295 }
2296 /* the rest are hard errors */
2297 else {
2298 if (flags & NV_RX2_CRCERR)
2299 np->stats.rx_crc_errors++;
2300 if (flags & NV_RX2_OVERFLOW)
2301 np->stats.rx_over_errors++;
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002302 np->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002303 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002304 goto next_pkt;
2305 }
2306 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002307 if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK2)/*ip and tcp */ {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002308 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04002309 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002310 if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK1 ||
2311 (flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK3) {
2312 skb->ip_summed = CHECKSUM_UNNECESSARY;
2313 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04002314 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002315 } else {
2316 dev_kfree_skb(skb);
2317 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318 }
2319 }
2320 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002321 skb_put(skb, len);
2322 skb->protocol = eth_type_trans(skb, dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002323 dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
2324 dev->name, len, skb->protocol);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002325#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002326 netif_receive_skb(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002327#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002328 netif_rx(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002329#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 dev->last_rx = jiffies;
2331 np->stats.rx_packets++;
2332 np->stats.rx_bytes += len;
2333next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002334 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002335 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002336 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002337 np->get_rx_ctx = np->first_rx_ctx;
2338 }
2339
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002340 return rx_processed_cnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002341}
2342
2343static int nv_rx_process_optimized(struct net_device *dev, int limit)
2344{
2345 struct fe_priv *np = netdev_priv(dev);
2346 u32 flags;
2347 u32 vlanflags = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002348 u32 rx_processed_cnt = 0;
2349 struct sk_buff *skb;
2350 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002351
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002352 while((np->get_rx.ex != np->put_rx.ex) &&
2353 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
2354 (rx_processed_cnt++ < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002355
2356 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
2357 dev->name, flags);
2358
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002359 /*
2360 * the packet is for us - immediately tear down the pci mapping.
2361 * TODO: check if a prefetch of the first cacheline improves
2362 * the performance.
2363 */
2364 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2365 np->get_rx_ctx->dma_len,
2366 PCI_DMA_FROMDEVICE);
2367 skb = np->get_rx_ctx->skb;
2368 np->get_rx_ctx->skb = NULL;
2369
2370 {
2371 int j;
2372 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
2373 for (j=0; j<64; j++) {
2374 if ((j%16) == 0)
2375 dprintk("\n%03x:", j);
2376 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2377 }
2378 dprintk("\n");
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002379 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002380 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002381 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2382 len = flags & LEN_MASK_V2;
2383 if (unlikely(flags & NV_RX2_ERROR)) {
2384 if (flags & NV_RX2_ERROR4) {
2385 len = nv_getlen(dev, skb->data, len);
2386 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002387 dev_kfree_skb(skb);
2388 goto next_pkt;
2389 }
2390 }
2391 /* framing errors are soft errors */
2392 else if (flags & NV_RX2_FRAMINGERR) {
2393 if (flags & NV_RX2_SUBSTRACT1) {
2394 len--;
2395 }
2396 }
2397 /* the rest are hard errors */
2398 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002399 dev_kfree_skb(skb);
2400 goto next_pkt;
2401 }
2402 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002403
2404 if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK2)/*ip and tcp */ {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002405 skb->ip_summed = CHECKSUM_UNNECESSARY;
2406 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002407 if ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK1 ||
2408 (flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUMOK3) {
2409 skb->ip_summed = CHECKSUM_UNNECESSARY;
2410 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002411 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002412
2413 /* got a valid packet - forward it to the network core */
2414 skb_put(skb, len);
2415 skb->protocol = eth_type_trans(skb, dev);
2416 prefetch(skb->data);
2417
2418 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
2419 dev->name, len, skb->protocol);
2420
2421 if (likely(!np->vlangrp)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002422#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002423 netif_receive_skb(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002424#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002425 netif_rx(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002426#endif
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002427 } else {
2428 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2429 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
2430#ifdef CONFIG_FORCEDETH_NAPI
2431 vlan_hwaccel_receive_skb(skb, np->vlangrp,
2432 vlanflags & NV_RX3_VLAN_TAG_MASK);
2433#else
2434 vlan_hwaccel_rx(skb, np->vlangrp,
2435 vlanflags & NV_RX3_VLAN_TAG_MASK);
2436#endif
2437 } else {
2438#ifdef CONFIG_FORCEDETH_NAPI
2439 netif_receive_skb(skb);
2440#else
2441 netif_rx(skb);
2442#endif
2443 }
2444 }
2445
2446 dev->last_rx = jiffies;
2447 np->stats.rx_packets++;
2448 np->stats.rx_bytes += len;
2449 } else {
2450 dev_kfree_skb(skb);
2451 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002452next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002453 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002454 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002455 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002456 np->get_rx_ctx = np->first_rx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002457 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002458
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002459 return rx_processed_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460}
2461
Manfred Sprauld81c0982005-07-31 18:20:30 +02002462static void set_bufsize(struct net_device *dev)
2463{
2464 struct fe_priv *np = netdev_priv(dev);
2465
2466 if (dev->mtu <= ETH_DATA_LEN)
2467 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2468 else
2469 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2470}
2471
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472/*
2473 * nv_change_mtu: dev->change_mtu function
2474 * Called with dev_base_lock held for read.
2475 */
2476static int nv_change_mtu(struct net_device *dev, int new_mtu)
2477{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002478 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002479 int old_mtu;
2480
2481 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002483
2484 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002485 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002486
2487 /* return early if the buffer sizes will not change */
2488 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2489 return 0;
2490 if (old_mtu == new_mtu)
2491 return 0;
2492
2493 /* synchronized against open : rtnl_lock() held by caller */
2494 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002495 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002496 /*
2497 * It seems that the nic preloads valid ring entries into an
2498 * internal buffer. The procedure for flushing everything is
2499 * guessed, there is probably a simpler approach.
2500 * Changing the MTU is a rare event, it shouldn't matter.
2501 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002502 nv_disable_irq(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002503 netif_tx_lock_bh(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002504 spin_lock(&np->lock);
2505 /* stop engines */
2506 nv_stop_rx(dev);
2507 nv_stop_tx(dev);
2508 nv_txrx_reset(dev);
2509 /* drain rx queue */
2510 nv_drain_rx(dev);
2511 nv_drain_tx(dev);
2512 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002513 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002514 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002515 if (!np->in_shutdown)
2516 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2517 }
2518 /* reinit nic view of the rx queue */
2519 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002520 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002521 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002522 base + NvRegRingSizes);
2523 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002524 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002525 pci_push(base);
2526
2527 /* restart rx engine */
2528 nv_start_rx(dev);
2529 nv_start_tx(dev);
2530 spin_unlock(&np->lock);
Herbert Xu932ff272006-06-09 12:20:56 -07002531 netif_tx_unlock_bh(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002532 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002533 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534 return 0;
2535}
2536
Manfred Spraul72b31782005-07-31 18:33:34 +02002537static void nv_copy_mac_to_hw(struct net_device *dev)
2538{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002539 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002540 u32 mac[2];
2541
2542 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2543 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2544 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2545
2546 writel(mac[0], base + NvRegMacAddrA);
2547 writel(mac[1], base + NvRegMacAddrB);
2548}
2549
2550/*
2551 * nv_set_mac_address: dev->set_mac_address function
2552 * Called with rtnl_lock() held.
2553 */
2554static int nv_set_mac_address(struct net_device *dev, void *addr)
2555{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002556 struct fe_priv *np = netdev_priv(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002557 struct sockaddr *macaddr = (struct sockaddr*)addr;
2558
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002559 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002560 return -EADDRNOTAVAIL;
2561
2562 /* synchronized against open : rtnl_lock() held by caller */
2563 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2564
2565 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002566 netif_tx_lock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002567 spin_lock_irq(&np->lock);
2568
2569 /* stop rx engine */
2570 nv_stop_rx(dev);
2571
2572 /* set mac address */
2573 nv_copy_mac_to_hw(dev);
2574
2575 /* restart rx engine */
2576 nv_start_rx(dev);
2577 spin_unlock_irq(&np->lock);
Herbert Xu932ff272006-06-09 12:20:56 -07002578 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002579 } else {
2580 nv_copy_mac_to_hw(dev);
2581 }
2582 return 0;
2583}
2584
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585/*
2586 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002587 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588 */
2589static void nv_set_multicast(struct net_device *dev)
2590{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002591 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592 u8 __iomem *base = get_hwbase(dev);
2593 u32 addr[2];
2594 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002595 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596
2597 memset(addr, 0, sizeof(addr));
2598 memset(mask, 0, sizeof(mask));
2599
2600 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002601 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002603 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
2605 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
2606 u32 alwaysOff[2];
2607 u32 alwaysOn[2];
2608
2609 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2610 if (dev->flags & IFF_ALLMULTI) {
2611 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2612 } else {
2613 struct dev_mc_list *walk;
2614
2615 walk = dev->mc_list;
2616 while (walk != NULL) {
2617 u32 a, b;
2618 a = le32_to_cpu(*(u32 *) walk->dmi_addr);
2619 b = le16_to_cpu(*(u16 *) (&walk->dmi_addr[4]));
2620 alwaysOn[0] &= a;
2621 alwaysOff[0] &= ~a;
2622 alwaysOn[1] &= b;
2623 alwaysOff[1] &= ~b;
2624 walk = walk->next;
2625 }
2626 }
2627 addr[0] = alwaysOn[0];
2628 addr[1] = alwaysOn[1];
2629 mask[0] = alwaysOn[0] | alwaysOff[0];
2630 mask[1] = alwaysOn[1] | alwaysOff[1];
2631 }
2632 }
2633 addr[0] |= NVREG_MCASTADDRA_FORCE;
2634 pff |= NVREG_PFF_ALWAYS;
2635 spin_lock_irq(&np->lock);
2636 nv_stop_rx(dev);
2637 writel(addr[0], base + NvRegMulticastAddrA);
2638 writel(addr[1], base + NvRegMulticastAddrB);
2639 writel(mask[0], base + NvRegMulticastMaskA);
2640 writel(mask[1], base + NvRegMulticastMaskB);
2641 writel(pff, base + NvRegPacketFilterFlags);
2642 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
2643 dev->name);
2644 nv_start_rx(dev);
2645 spin_unlock_irq(&np->lock);
2646}
2647
Adrian Bunkc7985052006-06-22 12:03:29 +02002648static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002649{
2650 struct fe_priv *np = netdev_priv(dev);
2651 u8 __iomem *base = get_hwbase(dev);
2652
2653 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2654
2655 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2656 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2657 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2658 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2659 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2660 } else {
2661 writel(pff, base + NvRegPacketFilterFlags);
2662 }
2663 }
2664 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
2665 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
2666 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
2667 writel(NVREG_TX_PAUSEFRAME_ENABLE, base + NvRegTxPauseFrame);
2668 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
2669 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2670 } else {
2671 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
2672 writel(regmisc, base + NvRegMisc1);
2673 }
2674 }
2675}
2676
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05002677/**
2678 * nv_update_linkspeed: Setup the MAC according to the link partner
2679 * @dev: Network device to be configured
2680 *
2681 * The function queries the PHY and checks if there is a link partner.
2682 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
2683 * set to 10 MBit HD.
2684 *
2685 * The function returns 0 if there is no link partner and 1 if there is
2686 * a good link partner.
2687 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002688static int nv_update_linkspeed(struct net_device *dev)
2689{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002690 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002691 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002692 int adv = 0;
2693 int lpa = 0;
2694 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002695 int newls = np->linkspeed;
2696 int newdup = np->duplex;
2697 int mii_status;
2698 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04002699 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700
2701 /* BMSR_LSTATUS is latched, read it twice:
2702 * we want the current value.
2703 */
2704 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
2705 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
2706
2707 if (!(mii_status & BMSR_LSTATUS)) {
2708 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
2709 dev->name);
2710 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2711 newdup = 0;
2712 retval = 0;
2713 goto set_speed;
2714 }
2715
2716 if (np->autoneg == 0) {
2717 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
2718 dev->name, np->fixed_mode);
2719 if (np->fixed_mode & LPA_100FULL) {
2720 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2721 newdup = 1;
2722 } else if (np->fixed_mode & LPA_100HALF) {
2723 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2724 newdup = 0;
2725 } else if (np->fixed_mode & LPA_10FULL) {
2726 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2727 newdup = 1;
2728 } else {
2729 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2730 newdup = 0;
2731 }
2732 retval = 1;
2733 goto set_speed;
2734 }
2735 /* check auto negotiation is complete */
2736 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
2737 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
2738 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2739 newdup = 0;
2740 retval = 0;
2741 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
2742 goto set_speed;
2743 }
2744
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002745 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
2746 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
2747 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
2748 dev->name, adv, lpa);
2749
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750 retval = 1;
2751 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002752 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
2753 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002754
2755 if ((control_1000 & ADVERTISE_1000FULL) &&
2756 (status_1000 & LPA_1000FULL)) {
2757 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
2758 dev->name);
2759 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
2760 newdup = 1;
2761 goto set_speed;
2762 }
2763 }
2764
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002766 adv_lpa = lpa & adv;
2767 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002768 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2769 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002770 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
2772 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002773 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2775 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002776 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2778 newdup = 0;
2779 } else {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002780 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002781 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
2782 newdup = 0;
2783 }
2784
2785set_speed:
2786 if (np->duplex == newdup && np->linkspeed == newls)
2787 return retval;
2788
2789 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
2790 dev->name, np->linkspeed, np->duplex, newls, newdup);
2791
2792 np->duplex = newdup;
2793 np->linkspeed = newls;
2794
2795 if (np->gigabit == PHY_GIGABIT) {
2796 phyreg = readl(base + NvRegRandomSeed);
2797 phyreg &= ~(0x3FF00);
2798 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
2799 phyreg |= NVREG_RNDSEED_FORCE3;
2800 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
2801 phyreg |= NVREG_RNDSEED_FORCE2;
2802 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
2803 phyreg |= NVREG_RNDSEED_FORCE;
2804 writel(phyreg, base + NvRegRandomSeed);
2805 }
2806
2807 phyreg = readl(base + NvRegPhyInterface);
2808 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
2809 if (np->duplex == 0)
2810 phyreg |= PHY_HALF;
2811 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
2812 phyreg |= PHY_100;
2813 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2814 phyreg |= PHY_1000;
2815 writel(phyreg, base + NvRegPhyInterface);
2816
Ayaz Abdulla9744e212006-07-06 16:45:58 -04002817 if (phyreg & PHY_RGMII) {
2818 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2819 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
2820 else
2821 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
2822 } else {
2823 txreg = NVREG_TX_DEFERRAL_DEFAULT;
2824 }
2825 writel(txreg, base + NvRegTxDeferral);
2826
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04002827 if (np->desc_ver == DESC_VER_1) {
2828 txreg = NVREG_TX_WM_DESC1_DEFAULT;
2829 } else {
2830 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
2831 txreg = NVREG_TX_WM_DESC2_3_1000;
2832 else
2833 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
2834 }
2835 writel(txreg, base + NvRegTxWatermark);
2836
Linus Torvalds1da177e2005-04-16 15:20:36 -07002837 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
2838 base + NvRegMisc1);
2839 pci_push(base);
2840 writel(np->linkspeed, base + NvRegLinkSpeed);
2841 pci_push(base);
2842
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002843 pause_flags = 0;
2844 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002845 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002846 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
2847 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
2848 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002849
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002850 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002851 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002852 if (lpa_pause & LPA_PAUSE_CAP) {
2853 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2854 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
2855 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2856 }
2857 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002858 case ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002859 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
2860 {
2861 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2862 }
2863 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002864 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002865 if (lpa_pause & LPA_PAUSE_CAP)
2866 {
2867 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2868 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
2869 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2870 }
2871 if (lpa_pause == LPA_PAUSE_ASYM)
2872 {
2873 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2874 }
2875 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002876 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002877 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002878 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002879 }
2880 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002881 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04002882
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883 return retval;
2884}
2885
2886static void nv_linkchange(struct net_device *dev)
2887{
2888 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05002889 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002890 netif_carrier_on(dev);
2891 printk(KERN_INFO "%s: link up.\n", dev->name);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05002892 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002893 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002894 } else {
2895 if (netif_carrier_ok(dev)) {
2896 netif_carrier_off(dev);
2897 printk(KERN_INFO "%s: link down.\n", dev->name);
2898 nv_stop_rx(dev);
2899 }
2900 }
2901}
2902
2903static void nv_link_irq(struct net_device *dev)
2904{
2905 u8 __iomem *base = get_hwbase(dev);
2906 u32 miistat;
2907
2908 miistat = readl(base + NvRegMIIStatus);
2909 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
2910 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
2911
2912 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
2913 nv_linkchange(dev);
2914 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
2915}
2916
David Howells7d12e782006-10-05 14:55:46 +01002917static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002918{
2919 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002920 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002921 u8 __iomem *base = get_hwbase(dev);
2922 u32 events;
2923 int i;
2924
2925 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
2926
2927 for (i=0; ; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002928 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
2929 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2930 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
2931 } else {
2932 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2933 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
2934 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
2936 if (!(events & np->irqmask))
2937 break;
2938
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002939 spin_lock(&np->lock);
2940 nv_tx_done(dev);
2941 spin_unlock(&np->lock);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002942
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05002943#ifdef CONFIG_FORCEDETH_NAPI
2944 if (events & NVREG_IRQ_RX_ALL) {
2945 netif_rx_schedule(dev);
2946
2947 /* Disable furthur receive irq's */
2948 spin_lock(&np->lock);
2949 np->irqmask &= ~NVREG_IRQ_RX_ALL;
2950
2951 if (np->msi_flags & NV_MSI_X_ENABLED)
2952 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
2953 else
2954 writel(np->irqmask, base + NvRegIrqMask);
2955 spin_unlock(&np->lock);
2956 }
2957#else
2958 if (nv_rx_process(dev, dev->weight)) {
2959 if (unlikely(nv_alloc_rx(dev))) {
2960 spin_lock(&np->lock);
2961 if (!np->in_shutdown)
2962 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2963 spin_unlock(&np->lock);
2964 }
2965 }
2966#endif
2967 if (unlikely(events & NVREG_IRQ_LINK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002968 spin_lock(&np->lock);
2969 nv_link_irq(dev);
2970 spin_unlock(&np->lock);
2971 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05002972 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002973 spin_lock(&np->lock);
2974 nv_linkchange(dev);
2975 spin_unlock(&np->lock);
2976 np->link_timeout = jiffies + LINK_TIMEOUT;
2977 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05002978 if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002979 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
2980 dev->name, events);
2981 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05002982 if (unlikely(events & (NVREG_IRQ_UNKNOWN))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002983 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
2984 dev->name, events);
2985 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05002986 if (unlikely(events & NVREG_IRQ_RECOVER_ERROR)) {
2987 spin_lock(&np->lock);
2988 /* disable interrupts on the nic */
2989 if (!(np->msi_flags & NV_MSI_X_ENABLED))
2990 writel(0, base + NvRegIrqMask);
2991 else
2992 writel(np->irqmask, base + NvRegIrqMask);
2993 pci_push(base);
2994
2995 if (!np->in_shutdown) {
2996 np->nic_poll_irq = np->irqmask;
2997 np->recover_error = 1;
2998 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
2999 }
3000 spin_unlock(&np->lock);
3001 break;
3002 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003003 if (unlikely(i > max_interrupt_work)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003004 spin_lock(&np->lock);
3005 /* disable interrupts on the nic */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003006 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3007 writel(0, base + NvRegIrqMask);
3008 else
3009 writel(np->irqmask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010 pci_push(base);
3011
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003012 if (!np->in_shutdown) {
3013 np->nic_poll_irq = np->irqmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003015 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
3017 spin_unlock(&np->lock);
3018 break;
3019 }
3020
3021 }
3022 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
3023
3024 return IRQ_RETVAL(i);
3025}
3026
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003027#define TX_WORK_PER_LOOP 64
3028#define RX_WORK_PER_LOOP 64
3029/**
3030 * All _optimized functions are used to help increase performance
3031 * (reduce CPU and increase throughput). They use descripter version 3,
3032 * compiler directives, and reduce memory accesses.
3033 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003034static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3035{
3036 struct net_device *dev = (struct net_device *) data;
3037 struct fe_priv *np = netdev_priv(dev);
3038 u8 __iomem *base = get_hwbase(dev);
3039 u32 events;
3040 int i;
3041
3042 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
3043
3044 for (i=0; ; i++) {
3045 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3046 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3047 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3048 } else {
3049 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3050 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3051 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003052 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3053 if (!(events & np->irqmask))
3054 break;
3055
3056 spin_lock(&np->lock);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003057 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003058 spin_unlock(&np->lock);
3059
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003060#ifdef CONFIG_FORCEDETH_NAPI
3061 if (events & NVREG_IRQ_RX_ALL) {
3062 netif_rx_schedule(dev);
3063
3064 /* Disable furthur receive irq's */
3065 spin_lock(&np->lock);
3066 np->irqmask &= ~NVREG_IRQ_RX_ALL;
3067
3068 if (np->msi_flags & NV_MSI_X_ENABLED)
3069 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3070 else
3071 writel(np->irqmask, base + NvRegIrqMask);
3072 spin_unlock(&np->lock);
3073 }
3074#else
3075 if (nv_rx_process_optimized(dev, dev->weight)) {
3076 if (unlikely(nv_alloc_rx_optimized(dev))) {
3077 spin_lock(&np->lock);
3078 if (!np->in_shutdown)
3079 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3080 spin_unlock(&np->lock);
3081 }
3082 }
3083#endif
3084 if (unlikely(events & NVREG_IRQ_LINK)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003085 spin_lock(&np->lock);
3086 nv_link_irq(dev);
3087 spin_unlock(&np->lock);
3088 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003089 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003090 spin_lock(&np->lock);
3091 nv_linkchange(dev);
3092 spin_unlock(&np->lock);
3093 np->link_timeout = jiffies + LINK_TIMEOUT;
3094 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003095 if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003096 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
3097 dev->name, events);
3098 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003099 if (unlikely(events & (NVREG_IRQ_UNKNOWN))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003100 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
3101 dev->name, events);
3102 }
3103 if (unlikely(events & NVREG_IRQ_RECOVER_ERROR)) {
3104 spin_lock(&np->lock);
3105 /* disable interrupts on the nic */
3106 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3107 writel(0, base + NvRegIrqMask);
3108 else
3109 writel(np->irqmask, base + NvRegIrqMask);
3110 pci_push(base);
3111
3112 if (!np->in_shutdown) {
3113 np->nic_poll_irq = np->irqmask;
3114 np->recover_error = 1;
3115 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3116 }
3117 spin_unlock(&np->lock);
3118 break;
3119 }
3120
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003121 if (unlikely(i > max_interrupt_work)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003122 spin_lock(&np->lock);
3123 /* disable interrupts on the nic */
3124 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3125 writel(0, base + NvRegIrqMask);
3126 else
3127 writel(np->irqmask, base + NvRegIrqMask);
3128 pci_push(base);
3129
3130 if (!np->in_shutdown) {
3131 np->nic_poll_irq = np->irqmask;
3132 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3133 }
3134 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
3135 spin_unlock(&np->lock);
3136 break;
3137 }
3138
3139 }
3140 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
3141
3142 return IRQ_RETVAL(i);
3143}
3144
David Howells7d12e782006-10-05 14:55:46 +01003145static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003146{
3147 struct net_device *dev = (struct net_device *) data;
3148 struct fe_priv *np = netdev_priv(dev);
3149 u8 __iomem *base = get_hwbase(dev);
3150 u32 events;
3151 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003152 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003153
3154 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
3155
3156 for (i=0; ; i++) {
3157 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3158 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003159 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
3160 if (!(events & np->irqmask))
3161 break;
3162
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003163 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003164 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003165 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003166
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003167 if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003168 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
3169 dev->name, events);
3170 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003171 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003172 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003173 /* disable interrupts on the nic */
3174 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3175 pci_push(base);
3176
3177 if (!np->in_shutdown) {
3178 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3179 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3180 }
3181 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003182 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003183 break;
3184 }
3185
3186 }
3187 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
3188
3189 return IRQ_RETVAL(i);
3190}
3191
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003192#ifdef CONFIG_FORCEDETH_NAPI
3193static int nv_napi_poll(struct net_device *dev, int *budget)
3194{
3195 int pkts, limit = min(*budget, dev->quota);
3196 struct fe_priv *np = netdev_priv(dev);
3197 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003198 unsigned long flags;
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003199 int retcode;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003200
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003201 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003202 pkts = nv_rx_process(dev, limit);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003203 retcode = nv_alloc_rx(dev);
3204 } else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003205 pkts = nv_rx_process_optimized(dev, limit);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003206 retcode = nv_alloc_rx_optimized(dev);
3207 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003208
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003209 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003210 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003211 if (!np->in_shutdown)
3212 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003213 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003214 }
3215
3216 if (pkts < limit) {
3217 /* all done, no more packets present */
3218 netif_rx_complete(dev);
3219
3220 /* re-enable receive interrupts */
Francois Romieud15e9c42006-12-17 23:03:15 +01003221 spin_lock_irqsave(&np->lock, flags);
3222
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003223 np->irqmask |= NVREG_IRQ_RX_ALL;
3224 if (np->msi_flags & NV_MSI_X_ENABLED)
3225 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3226 else
3227 writel(np->irqmask, base + NvRegIrqMask);
Francois Romieud15e9c42006-12-17 23:03:15 +01003228
3229 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003230 return 0;
3231 } else {
3232 /* used up our quantum, so reschedule */
3233 dev->quota -= pkts;
3234 *budget -= pkts;
3235 return 1;
3236 }
3237}
3238#endif
3239
3240#ifdef CONFIG_FORCEDETH_NAPI
David Howells7d12e782006-10-05 14:55:46 +01003241static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003242{
3243 struct net_device *dev = (struct net_device *) data;
3244 u8 __iomem *base = get_hwbase(dev);
3245 u32 events;
3246
3247 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3248 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
3249
3250 if (events) {
3251 netif_rx_schedule(dev);
3252 /* disable receive interrupts on the nic */
3253 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3254 pci_push(base);
3255 }
3256 return IRQ_HANDLED;
3257}
3258#else
David Howells7d12e782006-10-05 14:55:46 +01003259static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003260{
3261 struct net_device *dev = (struct net_device *) data;
3262 struct fe_priv *np = netdev_priv(dev);
3263 u8 __iomem *base = get_hwbase(dev);
3264 u32 events;
3265 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003266 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003267
3268 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
3269
3270 for (i=0; ; i++) {
3271 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3272 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003273 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
3274 if (!(events & np->irqmask))
3275 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003276
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003277 if (nv_rx_process_optimized(dev, dev->weight)) {
3278 if (unlikely(nv_alloc_rx_optimized(dev))) {
3279 spin_lock_irqsave(&np->lock, flags);
3280 if (!np->in_shutdown)
3281 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3282 spin_unlock_irqrestore(&np->lock, flags);
3283 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003284 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003285
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003286 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003287 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003288 /* disable interrupts on the nic */
3289 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3290 pci_push(base);
3291
3292 if (!np->in_shutdown) {
3293 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3294 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3295 }
3296 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003297 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003298 break;
3299 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003300 }
3301 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
3302
3303 return IRQ_RETVAL(i);
3304}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003305#endif
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003306
David Howells7d12e782006-10-05 14:55:46 +01003307static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003308{
3309 struct net_device *dev = (struct net_device *) data;
3310 struct fe_priv *np = netdev_priv(dev);
3311 u8 __iomem *base = get_hwbase(dev);
3312 u32 events;
3313 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003314 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003315
3316 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
3317
3318 for (i=0; ; i++) {
3319 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3320 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003321 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3322 if (!(events & np->irqmask))
3323 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003324
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003325 /* check tx in case we reached max loop limit in tx isr */
3326 spin_lock_irqsave(&np->lock, flags);
3327 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3328 spin_unlock_irqrestore(&np->lock, flags);
3329
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003330 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003331 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003332 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003333 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003334 }
3335 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003336 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003337 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003338 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003339 np->link_timeout = jiffies + LINK_TIMEOUT;
3340 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003341 if (events & NVREG_IRQ_RECOVER_ERROR) {
3342 spin_lock_irq(&np->lock);
3343 /* disable interrupts on the nic */
3344 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3345 pci_push(base);
3346
3347 if (!np->in_shutdown) {
3348 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3349 np->recover_error = 1;
3350 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3351 }
3352 spin_unlock_irq(&np->lock);
3353 break;
3354 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003355 if (events & (NVREG_IRQ_UNKNOWN)) {
3356 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
3357 dev->name, events);
3358 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003359 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003360 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003361 /* disable interrupts on the nic */
3362 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3363 pci_push(base);
3364
3365 if (!np->in_shutdown) {
3366 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3367 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3368 }
3369 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003370 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003371 break;
3372 }
3373
3374 }
3375 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
3376
3377 return IRQ_RETVAL(i);
3378}
3379
David Howells7d12e782006-10-05 14:55:46 +01003380static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003381{
3382 struct net_device *dev = (struct net_device *) data;
3383 struct fe_priv *np = netdev_priv(dev);
3384 u8 __iomem *base = get_hwbase(dev);
3385 u32 events;
3386
3387 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
3388
3389 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3390 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3391 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3392 } else {
3393 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3394 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3395 }
3396 pci_push(base);
3397 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3398 if (!(events & NVREG_IRQ_TIMER))
3399 return IRQ_RETVAL(0);
3400
3401 spin_lock(&np->lock);
3402 np->intr_test = 1;
3403 spin_unlock(&np->lock);
3404
3405 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
3406
3407 return IRQ_RETVAL(1);
3408}
3409
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003410static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3411{
3412 u8 __iomem *base = get_hwbase(dev);
3413 int i;
3414 u32 msixmap = 0;
3415
3416 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3417 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3418 * the remaining 8 interrupts.
3419 */
3420 for (i = 0; i < 8; i++) {
3421 if ((irqmask >> i) & 0x1) {
3422 msixmap |= vector << (i << 2);
3423 }
3424 }
3425 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3426
3427 msixmap = 0;
3428 for (i = 0; i < 8; i++) {
3429 if ((irqmask >> (i + 8)) & 0x1) {
3430 msixmap |= vector << (i << 2);
3431 }
3432 }
3433 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3434}
3435
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003436static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003437{
3438 struct fe_priv *np = get_nvpriv(dev);
3439 u8 __iomem *base = get_hwbase(dev);
3440 int ret = 1;
3441 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003442 irqreturn_t (*handler)(int foo, void *data);
3443
3444 if (intr_test) {
3445 handler = nv_nic_irq_test;
3446 } else {
3447 if (np->desc_ver == DESC_VER_3)
3448 handler = nv_nic_irq_optimized;
3449 else
3450 handler = nv_nic_irq;
3451 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003452
3453 if (np->msi_flags & NV_MSI_X_CAPABLE) {
3454 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3455 np->msi_x_entry[i].entry = i;
3456 }
3457 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
3458 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003459 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003460 /* Request irq for rx handling */
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003461 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, &nv_nic_irq_rx, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003462 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
3463 pci_disable_msix(np->pci_dev);
3464 np->msi_flags &= ~NV_MSI_X_ENABLED;
3465 goto out_err;
3466 }
3467 /* Request irq for tx handling */
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003468 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, &nv_nic_irq_tx, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003469 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
3470 pci_disable_msix(np->pci_dev);
3471 np->msi_flags &= ~NV_MSI_X_ENABLED;
3472 goto out_free_rx;
3473 }
3474 /* Request irq for link and timer handling */
Thomas Gleixner1fb9df52006-07-01 19:29:39 -07003475 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector, &nv_nic_irq_other, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003476 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
3477 pci_disable_msix(np->pci_dev);
3478 np->msi_flags &= ~NV_MSI_X_ENABLED;
3479 goto out_free_tx;
3480 }
3481 /* map interrupts to their respective vector */
3482 writel(0, base + NvRegMSIXMap0);
3483 writel(0, base + NvRegMSIXMap1);
3484 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3485 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3486 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3487 } else {
3488 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003489 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003490 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3491 pci_disable_msix(np->pci_dev);
3492 np->msi_flags &= ~NV_MSI_X_ENABLED;
3493 goto out_err;
3494 }
3495
3496 /* map interrupts to vector 0 */
3497 writel(0, base + NvRegMSIXMap0);
3498 writel(0, base + NvRegMSIXMap1);
3499 }
3500 }
3501 }
3502 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
3503 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
3504 np->msi_flags |= NV_MSI_ENABLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003505 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003506 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3507 pci_disable_msi(np->pci_dev);
3508 np->msi_flags &= ~NV_MSI_ENABLED;
3509 goto out_err;
3510 }
3511
3512 /* map interrupts to vector 0 */
3513 writel(0, base + NvRegMSIMap0);
3514 writel(0, base + NvRegMSIMap1);
3515 /* enable msi vector 0 */
3516 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3517 }
3518 }
3519 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003520 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003521 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003522
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003523 }
3524
3525 return 0;
3526out_free_tx:
3527 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3528out_free_rx:
3529 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3530out_err:
3531 return 1;
3532}
3533
3534static void nv_free_irq(struct net_device *dev)
3535{
3536 struct fe_priv *np = get_nvpriv(dev);
3537 int i;
3538
3539 if (np->msi_flags & NV_MSI_X_ENABLED) {
3540 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3541 free_irq(np->msi_x_entry[i].vector, dev);
3542 }
3543 pci_disable_msix(np->pci_dev);
3544 np->msi_flags &= ~NV_MSI_X_ENABLED;
3545 } else {
3546 free_irq(np->pci_dev->irq, dev);
3547 if (np->msi_flags & NV_MSI_ENABLED) {
3548 pci_disable_msi(np->pci_dev);
3549 np->msi_flags &= ~NV_MSI_ENABLED;
3550 }
3551 }
3552}
3553
Linus Torvalds1da177e2005-04-16 15:20:36 -07003554static void nv_do_nic_poll(unsigned long data)
3555{
3556 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003557 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003558 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003559 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003560
Linus Torvalds1da177e2005-04-16 15:20:36 -07003561 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003562 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003563 * reenable interrupts on the nic, we have to do this before calling
3564 * nv_nic_irq because that may decide to do otherwise
3565 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003566
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003567 if (!using_multi_irqs(dev)) {
3568 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003569 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003570 else
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003571 disable_irq_lockdep(dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003572 mask = np->irqmask;
3573 } else {
3574 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003575 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003576 mask |= NVREG_IRQ_RX_ALL;
3577 }
3578 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003579 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003580 mask |= NVREG_IRQ_TX_ALL;
3581 }
3582 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003583 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003584 mask |= NVREG_IRQ_OTHER;
3585 }
3586 }
3587 np->nic_poll_irq = 0;
3588
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003589 if (np->recover_error) {
3590 np->recover_error = 0;
3591 printk(KERN_INFO "forcedeth: MAC in recoverable error state\n");
3592 if (netif_running(dev)) {
3593 netif_tx_lock_bh(dev);
3594 spin_lock(&np->lock);
3595 /* stop engines */
3596 nv_stop_rx(dev);
3597 nv_stop_tx(dev);
3598 nv_txrx_reset(dev);
3599 /* drain rx queue */
3600 nv_drain_rx(dev);
3601 nv_drain_tx(dev);
3602 /* reinit driver view of the rx queue */
3603 set_bufsize(dev);
3604 if (nv_init_ring(dev)) {
3605 if (!np->in_shutdown)
3606 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3607 }
3608 /* reinit nic view of the rx queue */
3609 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3610 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
3611 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
3612 base + NvRegRingSizes);
3613 pci_push(base);
3614 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3615 pci_push(base);
3616
3617 /* restart rx engine */
3618 nv_start_rx(dev);
3619 nv_start_tx(dev);
3620 spin_unlock(&np->lock);
3621 netif_tx_unlock_bh(dev);
3622 }
3623 }
3624
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003625 /* FIXME: Do we need synchronize_irq(dev->irq) here? */
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003626
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003627 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003628 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003629
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003630 if (!using_multi_irqs(dev)) {
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003631 if (np->desc_ver == DESC_VER_3)
3632 nv_nic_irq_optimized(0, dev);
3633 else
3634 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003635 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003636 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003637 else
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003638 enable_irq_lockdep(dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003639 } else {
3640 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
David Howells7d12e782006-10-05 14:55:46 +01003641 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003642 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003643 }
3644 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
David Howells7d12e782006-10-05 14:55:46 +01003645 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003646 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003647 }
3648 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
David Howells7d12e782006-10-05 14:55:46 +01003649 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003650 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003651 }
3652 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003653}
3654
Michal Schmidt2918c352005-05-12 19:42:06 -04003655#ifdef CONFIG_NET_POLL_CONTROLLER
3656static void nv_poll_controller(struct net_device *dev)
3657{
3658 nv_do_nic_poll((unsigned long) dev);
3659}
3660#endif
3661
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003662static void nv_do_stats_poll(unsigned long data)
3663{
3664 struct net_device *dev = (struct net_device *) data;
3665 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003666
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003667 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003668
3669 if (!np->in_shutdown)
3670 mod_timer(&np->stats_poll, jiffies + STATS_INTERVAL);
3671}
3672
Linus Torvalds1da177e2005-04-16 15:20:36 -07003673static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3674{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003675 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676 strcpy(info->driver, "forcedeth");
3677 strcpy(info->version, FORCEDETH_VERSION);
3678 strcpy(info->bus_info, pci_name(np->pci_dev));
3679}
3680
3681static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3682{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003683 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003684 wolinfo->supported = WAKE_MAGIC;
3685
3686 spin_lock_irq(&np->lock);
3687 if (np->wolenabled)
3688 wolinfo->wolopts = WAKE_MAGIC;
3689 spin_unlock_irq(&np->lock);
3690}
3691
3692static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3693{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003694 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003695 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003696 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003697
Linus Torvalds1da177e2005-04-16 15:20:36 -07003698 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003700 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003701 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003702 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003703 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04003704 if (netif_running(dev)) {
3705 spin_lock_irq(&np->lock);
3706 writel(flags, base + NvRegWakeUpFlags);
3707 spin_unlock_irq(&np->lock);
3708 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003709 return 0;
3710}
3711
3712static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3713{
3714 struct fe_priv *np = netdev_priv(dev);
3715 int adv;
3716
3717 spin_lock_irq(&np->lock);
3718 ecmd->port = PORT_MII;
3719 if (!netif_running(dev)) {
3720 /* We do not track link speed / duplex setting if the
3721 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003722 if (nv_update_linkspeed(dev)) {
3723 if (!netif_carrier_ok(dev))
3724 netif_carrier_on(dev);
3725 } else {
3726 if (netif_carrier_ok(dev))
3727 netif_carrier_off(dev);
3728 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003729 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003730
3731 if (netif_carrier_ok(dev)) {
3732 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003733 case NVREG_LINKSPEED_10:
3734 ecmd->speed = SPEED_10;
3735 break;
3736 case NVREG_LINKSPEED_100:
3737 ecmd->speed = SPEED_100;
3738 break;
3739 case NVREG_LINKSPEED_1000:
3740 ecmd->speed = SPEED_1000;
3741 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003742 }
3743 ecmd->duplex = DUPLEX_HALF;
3744 if (np->duplex)
3745 ecmd->duplex = DUPLEX_FULL;
3746 } else {
3747 ecmd->speed = -1;
3748 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003750
3751 ecmd->autoneg = np->autoneg;
3752
3753 ecmd->advertising = ADVERTISED_MII;
3754 if (np->autoneg) {
3755 ecmd->advertising |= ADVERTISED_Autoneg;
3756 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003757 if (adv & ADVERTISE_10HALF)
3758 ecmd->advertising |= ADVERTISED_10baseT_Half;
3759 if (adv & ADVERTISE_10FULL)
3760 ecmd->advertising |= ADVERTISED_10baseT_Full;
3761 if (adv & ADVERTISE_100HALF)
3762 ecmd->advertising |= ADVERTISED_100baseT_Half;
3763 if (adv & ADVERTISE_100FULL)
3764 ecmd->advertising |= ADVERTISED_100baseT_Full;
3765 if (np->gigabit == PHY_GIGABIT) {
3766 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3767 if (adv & ADVERTISE_1000FULL)
3768 ecmd->advertising |= ADVERTISED_1000baseT_Full;
3769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003770 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003771 ecmd->supported = (SUPPORTED_Autoneg |
3772 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
3773 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
3774 SUPPORTED_MII);
3775 if (np->gigabit == PHY_GIGABIT)
3776 ecmd->supported |= SUPPORTED_1000baseT_Full;
3777
3778 ecmd->phy_address = np->phyaddr;
3779 ecmd->transceiver = XCVR_EXTERNAL;
3780
3781 /* ignore maxtxpkt, maxrxpkt for now */
3782 spin_unlock_irq(&np->lock);
3783 return 0;
3784}
3785
3786static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3787{
3788 struct fe_priv *np = netdev_priv(dev);
3789
3790 if (ecmd->port != PORT_MII)
3791 return -EINVAL;
3792 if (ecmd->transceiver != XCVR_EXTERNAL)
3793 return -EINVAL;
3794 if (ecmd->phy_address != np->phyaddr) {
3795 /* TODO: support switching between multiple phys. Should be
3796 * trivial, but not enabled due to lack of test hardware. */
3797 return -EINVAL;
3798 }
3799 if (ecmd->autoneg == AUTONEG_ENABLE) {
3800 u32 mask;
3801
3802 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
3803 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
3804 if (np->gigabit == PHY_GIGABIT)
3805 mask |= ADVERTISED_1000baseT_Full;
3806
3807 if ((ecmd->advertising & mask) == 0)
3808 return -EINVAL;
3809
3810 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
3811 /* Note: autonegotiation disable, speed 1000 intentionally
3812 * forbidden - noone should need that. */
3813
3814 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
3815 return -EINVAL;
3816 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
3817 return -EINVAL;
3818 } else {
3819 return -EINVAL;
3820 }
3821
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003822 netif_carrier_off(dev);
3823 if (netif_running(dev)) {
3824 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10003825 netif_tx_lock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003826 spin_lock(&np->lock);
3827 /* stop engines */
3828 nv_stop_rx(dev);
3829 nv_stop_tx(dev);
3830 spin_unlock(&np->lock);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10003831 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003832 }
3833
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834 if (ecmd->autoneg == AUTONEG_ENABLE) {
3835 int adv, bmcr;
3836
3837 np->autoneg = 1;
3838
3839 /* advertise only what has been requested */
3840 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003841 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003842 if (ecmd->advertising & ADVERTISED_10baseT_Half)
3843 adv |= ADVERTISE_10HALF;
3844 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003845 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003846 if (ecmd->advertising & ADVERTISED_100baseT_Half)
3847 adv |= ADVERTISE_100HALF;
3848 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003849 adv |= ADVERTISE_100FULL;
3850 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
3851 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3852 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3853 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003854 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
3855
3856 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003857 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003858 adv &= ~ADVERTISE_1000FULL;
3859 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
3860 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003861 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003862 }
3863
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003864 if (netif_running(dev))
3865 printk(KERN_INFO "%s: link down.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003866 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04003867 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
3868 bmcr |= BMCR_ANENABLE;
3869 /* reset the phy in order for settings to stick,
3870 * and cause autoneg to start */
3871 if (phy_reset(dev, bmcr)) {
3872 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
3873 return -EINVAL;
3874 }
3875 } else {
3876 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
3877 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
3878 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003879 } else {
3880 int adv, bmcr;
3881
3882 np->autoneg = 0;
3883
3884 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003885 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003886 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
3887 adv |= ADVERTISE_10HALF;
3888 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003889 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003890 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
3891 adv |= ADVERTISE_100HALF;
3892 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003893 adv |= ADVERTISE_100FULL;
3894 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
3895 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
3896 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3897 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3898 }
3899 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
3900 adv |= ADVERTISE_PAUSE_ASYM;
3901 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3902 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003903 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
3904 np->fixed_mode = adv;
3905
3906 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003907 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003908 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003909 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003910 }
3911
3912 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003913 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
3914 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003915 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003916 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003918 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04003919 /* reset the phy in order for forced mode settings to stick */
3920 if (phy_reset(dev, bmcr)) {
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003921 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
3922 return -EINVAL;
3923 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04003924 } else {
3925 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
3926 if (netif_running(dev)) {
3927 /* Wait a bit and then reconfigure the nic. */
3928 udelay(10);
3929 nv_linkchange(dev);
3930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003931 }
3932 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003933
3934 if (netif_running(dev)) {
3935 nv_start_rx(dev);
3936 nv_start_tx(dev);
3937 nv_enable_irq(dev);
3938 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003939
3940 return 0;
3941}
3942
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003943#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003944
3945static int nv_get_regs_len(struct net_device *dev)
3946{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04003947 struct fe_priv *np = netdev_priv(dev);
3948 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003949}
3950
3951static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
3952{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003953 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003954 u8 __iomem *base = get_hwbase(dev);
3955 u32 *rbuf = buf;
3956 int i;
3957
3958 regs->version = FORCEDETH_REGS_VER;
3959 spin_lock_irq(&np->lock);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04003960 for (i = 0;i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003961 rbuf[i] = readl(base + i*sizeof(u32));
3962 spin_unlock_irq(&np->lock);
3963}
3964
3965static int nv_nway_reset(struct net_device *dev)
3966{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003967 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003968 int ret;
3969
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003970 if (np->autoneg) {
3971 int bmcr;
3972
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003973 netif_carrier_off(dev);
3974 if (netif_running(dev)) {
3975 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10003976 netif_tx_lock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003977 spin_lock(&np->lock);
3978 /* stop engines */
3979 nv_stop_rx(dev);
3980 nv_stop_tx(dev);
3981 spin_unlock(&np->lock);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10003982 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003983 printk(KERN_INFO "%s: link down.\n", dev->name);
3984 }
3985
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003986 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04003987 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
3988 bmcr |= BMCR_ANENABLE;
3989 /* reset the phy in order for settings to stick*/
3990 if (phy_reset(dev, bmcr)) {
3991 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
3992 return -EINVAL;
3993 }
3994 } else {
3995 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
3996 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
3997 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02003998
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04003999 if (netif_running(dev)) {
4000 nv_start_rx(dev);
4001 nv_start_tx(dev);
4002 nv_enable_irq(dev);
4003 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004004 ret = 0;
4005 } else {
4006 ret = -EINVAL;
4007 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004008
4009 return ret;
4010}
4011
Zachary Amsden0674d592006-06-04 02:51:38 -07004012static int nv_set_tso(struct net_device *dev, u32 value)
4013{
4014 struct fe_priv *np = netdev_priv(dev);
4015
4016 if ((np->driver_data & DEV_HAS_CHECKSUM))
4017 return ethtool_op_set_tso(dev, value);
4018 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004019 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004020}
Zachary Amsden0674d592006-06-04 02:51:38 -07004021
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004022static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4023{
4024 struct fe_priv *np = netdev_priv(dev);
4025
4026 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4027 ring->rx_mini_max_pending = 0;
4028 ring->rx_jumbo_max_pending = 0;
4029 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4030
4031 ring->rx_pending = np->rx_ring_size;
4032 ring->rx_mini_pending = 0;
4033 ring->rx_jumbo_pending = 0;
4034 ring->tx_pending = np->tx_ring_size;
4035}
4036
4037static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4038{
4039 struct fe_priv *np = netdev_priv(dev);
4040 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004041 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004042 dma_addr_t ring_addr;
4043
4044 if (ring->rx_pending < RX_RING_MIN ||
4045 ring->tx_pending < TX_RING_MIN ||
4046 ring->rx_mini_pending != 0 ||
4047 ring->rx_jumbo_pending != 0 ||
4048 (np->desc_ver == DESC_VER_1 &&
4049 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4050 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4051 (np->desc_ver != DESC_VER_1 &&
4052 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4053 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4054 return -EINVAL;
4055 }
4056
4057 /* allocate new rings */
4058 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
4059 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4060 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4061 &ring_addr);
4062 } else {
4063 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4064 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4065 &ring_addr);
4066 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004067 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4068 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4069 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004070 /* fall back to old rings */
4071 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004072 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004073 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4074 rxtx_ring, ring_addr);
4075 } else {
4076 if (rxtx_ring)
4077 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4078 rxtx_ring, ring_addr);
4079 }
4080 if (rx_skbuff)
4081 kfree(rx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004082 if (tx_skbuff)
4083 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004084 goto exit;
4085 }
4086
4087 if (netif_running(dev)) {
4088 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004089 netif_tx_lock_bh(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004090 spin_lock(&np->lock);
4091 /* stop engines */
4092 nv_stop_rx(dev);
4093 nv_stop_tx(dev);
4094 nv_txrx_reset(dev);
4095 /* drain queues */
4096 nv_drain_rx(dev);
4097 nv_drain_tx(dev);
4098 /* delete queues */
4099 free_rings(dev);
4100 }
4101
4102 /* set new values */
4103 np->rx_ring_size = ring->rx_pending;
4104 np->tx_ring_size = ring->tx_pending;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004105 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
4106 np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
4107 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4108 } else {
4109 np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
4110 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4111 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004112 np->rx_skb = (struct nv_skb_map*)rx_skbuff;
4113 np->tx_skb = (struct nv_skb_map*)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004114 np->ring_addr = ring_addr;
4115
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004116 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4117 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004118
4119 if (netif_running(dev)) {
4120 /* reinit driver view of the queues */
4121 set_bufsize(dev);
4122 if (nv_init_ring(dev)) {
4123 if (!np->in_shutdown)
4124 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4125 }
4126
4127 /* reinit nic view of the queues */
4128 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4129 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4130 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4131 base + NvRegRingSizes);
4132 pci_push(base);
4133 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4134 pci_push(base);
4135
4136 /* restart engines */
4137 nv_start_rx(dev);
4138 nv_start_tx(dev);
4139 spin_unlock(&np->lock);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004140 netif_tx_unlock_bh(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004141 nv_enable_irq(dev);
4142 }
4143 return 0;
4144exit:
4145 return -ENOMEM;
4146}
4147
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004148static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4149{
4150 struct fe_priv *np = netdev_priv(dev);
4151
4152 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4153 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4154 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4155}
4156
4157static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4158{
4159 struct fe_priv *np = netdev_priv(dev);
4160 int adv, bmcr;
4161
4162 if ((!np->autoneg && np->duplex == 0) ||
4163 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4164 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
4165 dev->name);
4166 return -EINVAL;
4167 }
4168 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4169 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
4170 return -EINVAL;
4171 }
4172
4173 netif_carrier_off(dev);
4174 if (netif_running(dev)) {
4175 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004176 netif_tx_lock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004177 spin_lock(&np->lock);
4178 /* stop engines */
4179 nv_stop_rx(dev);
4180 nv_stop_tx(dev);
4181 spin_unlock(&np->lock);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004182 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004183 }
4184
4185 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4186 if (pause->rx_pause)
4187 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4188 if (pause->tx_pause)
4189 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4190
4191 if (np->autoneg && pause->autoneg) {
4192 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4193
4194 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4195 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4196 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4197 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4198 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4199 adv |= ADVERTISE_PAUSE_ASYM;
4200 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4201
4202 if (netif_running(dev))
4203 printk(KERN_INFO "%s: link down.\n", dev->name);
4204 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4205 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4206 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4207 } else {
4208 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4209 if (pause->rx_pause)
4210 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4211 if (pause->tx_pause)
4212 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4213
4214 if (!netif_running(dev))
4215 nv_update_linkspeed(dev);
4216 else
4217 nv_update_pause(dev, np->pause_flags);
4218 }
4219
4220 if (netif_running(dev)) {
4221 nv_start_rx(dev);
4222 nv_start_tx(dev);
4223 nv_enable_irq(dev);
4224 }
4225 return 0;
4226}
4227
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004228static u32 nv_get_rx_csum(struct net_device *dev)
4229{
4230 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004231 return (np->rx_csum) != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004232}
4233
4234static int nv_set_rx_csum(struct net_device *dev, u32 data)
4235{
4236 struct fe_priv *np = netdev_priv(dev);
4237 u8 __iomem *base = get_hwbase(dev);
4238 int retcode = 0;
4239
4240 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004241 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004242 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004243 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004244 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004245 np->rx_csum = 0;
4246 /* vlan is dependent on rx checksum offload */
4247 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4248 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004249 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004250 if (netif_running(dev)) {
4251 spin_lock_irq(&np->lock);
4252 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4253 spin_unlock_irq(&np->lock);
4254 }
4255 } else {
4256 return -EINVAL;
4257 }
4258
4259 return retcode;
4260}
4261
4262static int nv_set_tx_csum(struct net_device *dev, u32 data)
4263{
4264 struct fe_priv *np = netdev_priv(dev);
4265
4266 if (np->driver_data & DEV_HAS_CHECKSUM)
4267 return ethtool_op_set_tx_hw_csum(dev, data);
4268 else
4269 return -EOPNOTSUPP;
4270}
4271
4272static int nv_set_sg(struct net_device *dev, u32 data)
4273{
4274 struct fe_priv *np = netdev_priv(dev);
4275
4276 if (np->driver_data & DEV_HAS_CHECKSUM)
4277 return ethtool_op_set_sg(dev, data);
4278 else
4279 return -EOPNOTSUPP;
4280}
4281
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004282static int nv_get_stats_count(struct net_device *dev)
4283{
4284 struct fe_priv *np = netdev_priv(dev);
4285
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004286 if (np->driver_data & DEV_HAS_STATISTICS_V1)
4287 return NV_DEV_STATISTICS_V1_COUNT;
4288 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4289 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004290 else
4291 return 0;
4292}
4293
4294static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4295{
4296 struct fe_priv *np = netdev_priv(dev);
4297
4298 /* update stats */
4299 nv_do_stats_poll((unsigned long)dev);
4300
4301 memcpy(buffer, &np->estats, nv_get_stats_count(dev)*sizeof(u64));
4302}
4303
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004304static int nv_self_test_count(struct net_device *dev)
4305{
4306 struct fe_priv *np = netdev_priv(dev);
4307
4308 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4309 return NV_TEST_COUNT_EXTENDED;
4310 else
4311 return NV_TEST_COUNT_BASE;
4312}
4313
4314static int nv_link_test(struct net_device *dev)
4315{
4316 struct fe_priv *np = netdev_priv(dev);
4317 int mii_status;
4318
4319 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4320 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4321
4322 /* check phy link status */
4323 if (!(mii_status & BMSR_LSTATUS))
4324 return 0;
4325 else
4326 return 1;
4327}
4328
4329static int nv_register_test(struct net_device *dev)
4330{
4331 u8 __iomem *base = get_hwbase(dev);
4332 int i = 0;
4333 u32 orig_read, new_read;
4334
4335 do {
4336 orig_read = readl(base + nv_registers_test[i].reg);
4337
4338 /* xor with mask to toggle bits */
4339 orig_read ^= nv_registers_test[i].mask;
4340
4341 writel(orig_read, base + nv_registers_test[i].reg);
4342
4343 new_read = readl(base + nv_registers_test[i].reg);
4344
4345 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4346 return 0;
4347
4348 /* restore original value */
4349 orig_read ^= nv_registers_test[i].mask;
4350 writel(orig_read, base + nv_registers_test[i].reg);
4351
4352 } while (nv_registers_test[++i].reg != 0);
4353
4354 return 1;
4355}
4356
4357static int nv_interrupt_test(struct net_device *dev)
4358{
4359 struct fe_priv *np = netdev_priv(dev);
4360 u8 __iomem *base = get_hwbase(dev);
4361 int ret = 1;
4362 int testcnt;
4363 u32 save_msi_flags, save_poll_interval = 0;
4364
4365 if (netif_running(dev)) {
4366 /* free current irq */
4367 nv_free_irq(dev);
4368 save_poll_interval = readl(base+NvRegPollingInterval);
4369 }
4370
4371 /* flag to test interrupt handler */
4372 np->intr_test = 0;
4373
4374 /* setup test irq */
4375 save_msi_flags = np->msi_flags;
4376 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4377 np->msi_flags |= 0x001; /* setup 1 vector */
4378 if (nv_request_irq(dev, 1))
4379 return 0;
4380
4381 /* setup timer interrupt */
4382 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4383 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4384
4385 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4386
4387 /* wait for at least one interrupt */
4388 msleep(100);
4389
4390 spin_lock_irq(&np->lock);
4391
4392 /* flag should be set within ISR */
4393 testcnt = np->intr_test;
4394 if (!testcnt)
4395 ret = 2;
4396
4397 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4398 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4399 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4400 else
4401 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4402
4403 spin_unlock_irq(&np->lock);
4404
4405 nv_free_irq(dev);
4406
4407 np->msi_flags = save_msi_flags;
4408
4409 if (netif_running(dev)) {
4410 writel(save_poll_interval, base + NvRegPollingInterval);
4411 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4412 /* restore original irq */
4413 if (nv_request_irq(dev, 0))
4414 return 0;
4415 }
4416
4417 return ret;
4418}
4419
4420static int nv_loopback_test(struct net_device *dev)
4421{
4422 struct fe_priv *np = netdev_priv(dev);
4423 u8 __iomem *base = get_hwbase(dev);
4424 struct sk_buff *tx_skb, *rx_skb;
4425 dma_addr_t test_dma_addr;
4426 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004427 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004428 int len, i, pkt_len;
4429 u8 *pkt_data;
4430 u32 filter_flags = 0;
4431 u32 misc1_flags = 0;
4432 int ret = 1;
4433
4434 if (netif_running(dev)) {
4435 nv_disable_irq(dev);
4436 filter_flags = readl(base + NvRegPacketFilterFlags);
4437 misc1_flags = readl(base + NvRegMisc1);
4438 } else {
4439 nv_txrx_reset(dev);
4440 }
4441
4442 /* reinit driver view of the rx queue */
4443 set_bufsize(dev);
4444 nv_init_ring(dev);
4445
4446 /* setup hardware for loopback */
4447 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4448 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4449
4450 /* reinit nic view of the rx queue */
4451 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4452 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4453 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4454 base + NvRegRingSizes);
4455 pci_push(base);
4456
4457 /* restart rx engine */
4458 nv_start_rx(dev);
4459 nv_start_tx(dev);
4460
4461 /* setup packet for tx */
4462 pkt_len = ETH_DATA_LEN;
4463 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004464 if (!tx_skb) {
4465 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
4466 " of %s\n", dev->name);
4467 ret = 0;
4468 goto out;
4469 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004470 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4471 skb_tailroom(tx_skb),
4472 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004473 pkt_data = skb_put(tx_skb, pkt_len);
4474 for (i = 0; i < pkt_len; i++)
4475 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004476
4477 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004478 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4479 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004480 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004481 np->tx_ring.ex[0].bufhigh = cpu_to_le64(test_dma_addr) >> 32;
4482 np->tx_ring.ex[0].buflow = cpu_to_le64(test_dma_addr) & 0x0FFFFFFFF;
4483 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004484 }
4485 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4486 pci_push(get_hwbase(dev));
4487
4488 msleep(500);
4489
4490 /* check for rx of the packet */
4491 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004492 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004493 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4494
4495 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004496 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004497 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4498 }
4499
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004500 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004501 ret = 0;
4502 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004503 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004504 ret = 0;
4505 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004506 if (flags & NV_RX2_ERROR) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004507 ret = 0;
4508 }
4509 }
4510
4511 if (ret) {
4512 if (len != pkt_len) {
4513 ret = 0;
4514 dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
4515 dev->name, len, pkt_len);
4516 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004517 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004518 for (i = 0; i < pkt_len; i++) {
4519 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4520 ret = 0;
4521 dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
4522 dev->name, i);
4523 break;
4524 }
4525 }
4526 }
4527 } else {
4528 dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
4529 }
4530
4531 pci_unmap_page(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004532 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004533 PCI_DMA_TODEVICE);
4534 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004535 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004536 /* stop engines */
4537 nv_stop_rx(dev);
4538 nv_stop_tx(dev);
4539 nv_txrx_reset(dev);
4540 /* drain rx queue */
4541 nv_drain_rx(dev);
4542 nv_drain_tx(dev);
4543
4544 if (netif_running(dev)) {
4545 writel(misc1_flags, base + NvRegMisc1);
4546 writel(filter_flags, base + NvRegPacketFilterFlags);
4547 nv_enable_irq(dev);
4548 }
4549
4550 return ret;
4551}
4552
4553static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4554{
4555 struct fe_priv *np = netdev_priv(dev);
4556 u8 __iomem *base = get_hwbase(dev);
4557 int result;
4558 memset(buffer, 0, nv_self_test_count(dev)*sizeof(u64));
4559
4560 if (!nv_link_test(dev)) {
4561 test->flags |= ETH_TEST_FL_FAILED;
4562 buffer[0] = 1;
4563 }
4564
4565 if (test->flags & ETH_TEST_FL_OFFLINE) {
4566 if (netif_running(dev)) {
4567 netif_stop_queue(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07004568 netif_poll_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004569 netif_tx_lock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004570 spin_lock_irq(&np->lock);
4571 nv_disable_hw_interrupts(dev, np->irqmask);
4572 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
4573 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4574 } else {
4575 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4576 }
4577 /* stop engines */
4578 nv_stop_rx(dev);
4579 nv_stop_tx(dev);
4580 nv_txrx_reset(dev);
4581 /* drain rx queue */
4582 nv_drain_rx(dev);
4583 nv_drain_tx(dev);
4584 spin_unlock_irq(&np->lock);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004585 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004586 }
4587
4588 if (!nv_register_test(dev)) {
4589 test->flags |= ETH_TEST_FL_FAILED;
4590 buffer[1] = 1;
4591 }
4592
4593 result = nv_interrupt_test(dev);
4594 if (result != 1) {
4595 test->flags |= ETH_TEST_FL_FAILED;
4596 buffer[2] = 1;
4597 }
4598 if (result == 0) {
4599 /* bail out */
4600 return;
4601 }
4602
4603 if (!nv_loopback_test(dev)) {
4604 test->flags |= ETH_TEST_FL_FAILED;
4605 buffer[3] = 1;
4606 }
4607
4608 if (netif_running(dev)) {
4609 /* reinit driver view of the rx queue */
4610 set_bufsize(dev);
4611 if (nv_init_ring(dev)) {
4612 if (!np->in_shutdown)
4613 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4614 }
4615 /* reinit nic view of the rx queue */
4616 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4617 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4618 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4619 base + NvRegRingSizes);
4620 pci_push(base);
4621 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4622 pci_push(base);
4623 /* restart rx engine */
4624 nv_start_rx(dev);
4625 nv_start_tx(dev);
4626 netif_start_queue(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07004627 netif_poll_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004628 nv_enable_hw_interrupts(dev, np->irqmask);
4629 }
4630 }
4631}
4632
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004633static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4634{
4635 switch (stringset) {
4636 case ETH_SS_STATS:
4637 memcpy(buffer, &nv_estats_str, nv_get_stats_count(dev)*sizeof(struct nv_ethtool_str));
4638 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004639 case ETH_SS_TEST:
4640 memcpy(buffer, &nv_etests_str, nv_self_test_count(dev)*sizeof(struct nv_ethtool_str));
4641 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004642 }
4643}
4644
Jeff Garzik7282d492006-09-13 14:30:00 -04004645static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004646 .get_drvinfo = nv_get_drvinfo,
4647 .get_link = ethtool_op_get_link,
4648 .get_wol = nv_get_wol,
4649 .set_wol = nv_set_wol,
4650 .get_settings = nv_get_settings,
4651 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004652 .get_regs_len = nv_get_regs_len,
4653 .get_regs = nv_get_regs,
4654 .nway_reset = nv_nway_reset,
John W. Linvillec704b852005-09-12 10:48:56 -04004655 .get_perm_addr = ethtool_op_get_perm_addr,
Zachary Amsden0674d592006-06-04 02:51:38 -07004656 .get_tso = ethtool_op_get_tso,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004657 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004658 .get_ringparam = nv_get_ringparam,
4659 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004660 .get_pauseparam = nv_get_pauseparam,
4661 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004662 .get_rx_csum = nv_get_rx_csum,
4663 .set_rx_csum = nv_set_rx_csum,
4664 .get_tx_csum = ethtool_op_get_tx_csum,
4665 .set_tx_csum = nv_set_tx_csum,
4666 .get_sg = ethtool_op_get_sg,
4667 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004668 .get_strings = nv_get_strings,
4669 .get_stats_count = nv_get_stats_count,
4670 .get_ethtool_stats = nv_get_ethtool_stats,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004671 .self_test_count = nv_self_test_count,
4672 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07004673};
4674
Ayaz Abdullaee407b02006-02-04 13:13:17 -05004675static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
4676{
4677 struct fe_priv *np = get_nvpriv(dev);
4678
4679 spin_lock_irq(&np->lock);
4680
4681 /* save vlan group */
4682 np->vlangrp = grp;
4683
4684 if (grp) {
4685 /* enable vlan on MAC */
4686 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
4687 } else {
4688 /* disable vlan on MAC */
4689 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4690 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4691 }
4692
4693 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4694
4695 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07004696}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05004697
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004698/* The mgmt unit and driver use a semaphore to access the phy during init */
4699static int nv_mgmt_acquire_sema(struct net_device *dev)
4700{
4701 u8 __iomem *base = get_hwbase(dev);
4702 int i;
4703 u32 tx_ctrl, mgmt_sema;
4704
4705 for (i = 0; i < 10; i++) {
4706 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
4707 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
4708 break;
4709 msleep(500);
4710 }
4711
4712 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
4713 return 0;
4714
4715 for (i = 0; i < 2; i++) {
4716 tx_ctrl = readl(base + NvRegTransmitterControl);
4717 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
4718 writel(tx_ctrl, base + NvRegTransmitterControl);
4719
4720 /* verify that semaphore was acquired */
4721 tx_ctrl = readl(base + NvRegTransmitterControl);
4722 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
4723 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE))
4724 return 1;
4725 else
4726 udelay(50);
4727 }
4728
4729 return 0;
4730}
4731
Linus Torvalds1da177e2005-04-16 15:20:36 -07004732static int nv_open(struct net_device *dev)
4733{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004734 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004735 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004736 int ret = 1;
4737 int oom, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738
4739 dprintk(KERN_DEBUG "nv_open: begin\n");
4740
Ayaz Abdullaf1489652006-07-31 12:04:45 -04004741 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004742 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4743 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004744 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
4745 writel(0, base + NvRegMulticastAddrB);
4746 writel(0, base + NvRegMulticastMaskA);
4747 writel(0, base + NvRegMulticastMaskB);
4748 writel(0, base + NvRegPacketFilterFlags);
4749
4750 writel(0, base + NvRegTransmitterControl);
4751 writel(0, base + NvRegReceiverControl);
4752
4753 writel(0, base + NvRegAdapterControl);
4754
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004755 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
4756 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
4757
Ayaz Abdullaf1489652006-07-31 12:04:45 -04004758 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02004759 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004760 oom = nv_init_ring(dev);
4761
4762 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04004763 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004764 nv_txrx_reset(dev);
4765 writel(0, base + NvRegUnknownSetupReg6);
4766
4767 np->in_shutdown = 0;
4768
Ayaz Abdullaf1489652006-07-31 12:04:45 -04004769 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05004770 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004771 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07004772 base + NvRegRingSizes);
4773
Linus Torvalds1da177e2005-04-16 15:20:36 -07004774 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04004775 if (np->desc_ver == DESC_VER_1)
4776 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
4777 else
4778 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04004779 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05004780 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004781 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04004782 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004783 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
4784 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
4785 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
4786
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004787 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004788 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4789 writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
4790
Linus Torvalds1da177e2005-04-16 15:20:36 -07004791 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
4792 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
4793 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02004794 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004795
4796 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
4797 get_random_bytes(&i, sizeof(i));
4798 writel(NVREG_RNDSEED_FORCE | (i&NVREG_RNDSEED_MASK), base + NvRegRandomSeed);
Ayaz Abdulla9744e212006-07-06 16:45:58 -04004799 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
4800 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05004801 if (poll_interval == -1) {
4802 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
4803 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
4804 else
4805 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4806 }
4807 else
4808 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004809 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4810 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
4811 base + NvRegAdapterControl);
4812 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004813 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004814 if (np->wolenabled)
4815 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004816
4817 i = readl(base + NvRegPowerState);
4818 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
4819 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
4820
4821 pci_push(base);
4822 udelay(10);
4823 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
4824
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004825 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004826 pci_push(base);
4827 writel(NVREG_MIISTAT_MASK2, base + NvRegMIIStatus);
4828 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4829 pci_push(base);
4830
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004831 if (nv_request_irq(dev, 0)) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004832 goto out_drain;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004834
4835 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004836 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004837
4838 spin_lock_irq(&np->lock);
4839 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
4840 writel(0, base + NvRegMulticastAddrB);
4841 writel(0, base + NvRegMulticastMaskA);
4842 writel(0, base + NvRegMulticastMaskB);
4843 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
4844 /* One manual link speed update: Interrupts are enabled, future link
4845 * speed changes cause interrupts and are handled by nv_link_irq().
4846 */
4847 {
4848 u32 miistat;
4849 miistat = readl(base + NvRegMIIStatus);
4850 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
4851 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
4852 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02004853 /* set linkspeed to invalid value, thus force nv_update_linkspeed
4854 * to init hw */
4855 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004856 ret = nv_update_linkspeed(dev);
4857 nv_start_rx(dev);
4858 nv_start_tx(dev);
4859 netif_start_queue(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07004860 netif_poll_enable(dev);
4861
Linus Torvalds1da177e2005-04-16 15:20:36 -07004862 if (ret) {
4863 netif_carrier_on(dev);
4864 } else {
4865 printk("%s: no link during initialization.\n", dev->name);
4866 netif_carrier_off(dev);
4867 }
4868 if (oom)
4869 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004870
4871 /* start statistics timer */
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004872 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2))
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004873 mod_timer(&np->stats_poll, jiffies + STATS_INTERVAL);
4874
Linus Torvalds1da177e2005-04-16 15:20:36 -07004875 spin_unlock_irq(&np->lock);
4876
4877 return 0;
4878out_drain:
4879 drain_ring(dev);
4880 return ret;
4881}
4882
4883static int nv_close(struct net_device *dev)
4884{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004885 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004886 u8 __iomem *base;
4887
4888 spin_lock_irq(&np->lock);
4889 np->in_shutdown = 1;
4890 spin_unlock_irq(&np->lock);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07004891 netif_poll_disable(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004892 synchronize_irq(dev->irq);
4893
4894 del_timer_sync(&np->oom_kick);
4895 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004896 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004897
4898 netif_stop_queue(dev);
4899 spin_lock_irq(&np->lock);
4900 nv_stop_tx(dev);
4901 nv_stop_rx(dev);
4902 nv_txrx_reset(dev);
4903
4904 /* disable interrupts on the nic or we will lock up */
4905 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004906 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004907 pci_push(base);
4908 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
4909
4910 spin_unlock_irq(&np->lock);
4911
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004912 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004913
4914 drain_ring(dev);
4915
Tim Mann2cc49a52007-06-14 13:16:38 -07004916 if (np->wolenabled) {
4917 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004918 nv_start_rx(dev);
Tim Mann2cc49a52007-06-14 13:16:38 -07004919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004920
4921 /* FIXME: power down nic */
4922
4923 return 0;
4924}
4925
4926static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
4927{
4928 struct net_device *dev;
4929 struct fe_priv *np;
4930 unsigned long addr;
4931 u8 __iomem *base;
4932 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04004933 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05004934 u32 phystate_orig = 0, phystate;
4935 int phyinitialized = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004936
4937 dev = alloc_etherdev(sizeof(struct fe_priv));
4938 err = -ENOMEM;
4939 if (!dev)
4940 goto out;
4941
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004942 np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004943 np->pci_dev = pci_dev;
4944 spin_lock_init(&np->lock);
4945 SET_MODULE_OWNER(dev);
4946 SET_NETDEV_DEV(dev, &pci_dev->dev);
4947
4948 init_timer(&np->oom_kick);
4949 np->oom_kick.data = (unsigned long) dev;
4950 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
4951 init_timer(&np->nic_poll);
4952 np->nic_poll.data = (unsigned long) dev;
4953 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004954 init_timer(&np->stats_poll);
4955 np->stats_poll.data = (unsigned long) dev;
4956 np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004957
4958 err = pci_enable_device(pci_dev);
4959 if (err) {
4960 printk(KERN_INFO "forcedeth: pci_enable_dev failed (%d) for device %s\n",
4961 err, pci_name(pci_dev));
4962 goto out_free;
4963 }
4964
4965 pci_set_master(pci_dev);
4966
4967 err = pci_request_regions(pci_dev, DRV_NAME);
4968 if (err < 0)
4969 goto out_disable;
4970
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004971 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2))
4972 np->register_size = NV_PCI_REGSZ_VER3;
4973 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004974 np->register_size = NV_PCI_REGSZ_VER2;
4975 else
4976 np->register_size = NV_PCI_REGSZ_VER1;
4977
Linus Torvalds1da177e2005-04-16 15:20:36 -07004978 err = -EINVAL;
4979 addr = 0;
4980 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
4981 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
4982 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
4983 pci_resource_len(pci_dev, i),
4984 pci_resource_flags(pci_dev, i));
4985 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004986 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004987 addr = pci_resource_start(pci_dev, i);
4988 break;
4989 }
4990 }
4991 if (i == DEVICE_COUNT_RESOURCE) {
4992 printk(KERN_INFO "forcedeth: Couldn't find register window for device %s.\n",
4993 pci_name(pci_dev));
4994 goto out_relreg;
4995 }
4996
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004997 /* copy of driver data */
4998 np->driver_data = id->driver_data;
4999
Linus Torvalds1da177e2005-04-16 15:20:36 -07005000 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005001 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5002 /* packet format 3: supports 40-bit addressing */
5003 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005004 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005005 if (dma_64bit) {
5006 if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK)) {
5007 printk(KERN_INFO "forcedeth: 64-bit DMA failed, using 32-bit addressing for device %s.\n",
5008 pci_name(pci_dev));
5009 } else {
5010 dev->features |= NETIF_F_HIGHDMA;
5011 printk(KERN_INFO "forcedeth: using HIGHDMA\n");
5012 }
5013 if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
5014 printk(KERN_INFO "forcedeth: 64-bit DMA (consistent) failed, using 32-bit ring buffers for device %s.\n",
5015 pci_name(pci_dev));
5016 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005017 }
Manfred Spraulee733622005-07-31 18:32:26 +02005018 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5019 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005020 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005021 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005022 } else {
5023 /* original packet format */
5024 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005025 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005026 }
Manfred Spraulee733622005-07-31 18:32:26 +02005027
5028 np->pkt_limit = NV_PKTLIMIT_1;
5029 if (id->driver_data & DEV_HAS_LARGEDESC)
5030 np->pkt_limit = NV_PKTLIMIT_2;
5031
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005032 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005033 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005034 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005035 dev->features |= NETIF_F_HW_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005036 dev->features |= NETIF_F_TSO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005037 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005038
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005039 np->vlanctl_bits = 0;
5040 if (id->driver_data & DEV_HAS_VLAN) {
5041 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5042 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
5043 dev->vlan_rx_register = nv_vlan_rx_register;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005044 }
5045
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005046 np->msi_flags = 0;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005047 if ((id->driver_data & DEV_HAS_MSI) && msi) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005048 np->msi_flags |= NV_MSI_CAPABLE;
5049 }
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005050 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005051 np->msi_flags |= NV_MSI_X_CAPABLE;
5052 }
5053
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005054 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005055 if (id->driver_data & DEV_HAS_PAUSEFRAME_TX) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005056 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005057 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005058
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005059
Linus Torvalds1da177e2005-04-16 15:20:36 -07005060 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005061 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005062 if (!np->base)
5063 goto out_relreg;
5064 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005065
Linus Torvalds1da177e2005-04-16 15:20:36 -07005066 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005067
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005068 np->rx_ring_size = RX_RING_DEFAULT;
5069 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005070
Manfred Spraulee733622005-07-31 18:32:26 +02005071 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2) {
5072 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005073 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005074 &np->ring_addr);
5075 if (!np->rx_ring.orig)
5076 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005077 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005078 } else {
5079 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005080 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005081 &np->ring_addr);
5082 if (!np->rx_ring.ex)
5083 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005084 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005085 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005086 np->rx_skb = kmalloc(sizeof(struct nv_skb_map) * np->rx_ring_size, GFP_KERNEL);
5087 np->tx_skb = kmalloc(sizeof(struct nv_skb_map) * np->tx_ring_size, GFP_KERNEL);
5088 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005089 goto out_freering;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005090 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
5091 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005092
5093 dev->open = nv_open;
5094 dev->stop = nv_close;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005095 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
5096 dev->hard_start_xmit = nv_start_xmit;
5097 else
5098 dev->hard_start_xmit = nv_start_xmit_optimized;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005099 dev->get_stats = nv_get_stats;
5100 dev->change_mtu = nv_change_mtu;
Manfred Spraul72b31782005-07-31 18:33:34 +02005101 dev->set_mac_address = nv_set_mac_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005102 dev->set_multicast_list = nv_set_multicast;
Michal Schmidt2918c352005-05-12 19:42:06 -04005103#ifdef CONFIG_NET_POLL_CONTROLLER
5104 dev->poll_controller = nv_poll_controller;
5105#endif
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05005106 dev->weight = RX_WORK_PER_LOOP;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005107#ifdef CONFIG_FORCEDETH_NAPI
5108 dev->poll = nv_napi_poll;
5109#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07005110 SET_ETHTOOL_OPS(dev, &ops);
5111 dev->tx_timeout = nv_tx_timeout;
5112 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5113
5114 pci_set_drvdata(pci_dev, dev);
5115
5116 /* read the mac address */
5117 base = get_hwbase(dev);
5118 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5119 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5120
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005121 /* check the workaround bit for correct mac address order */
5122 txreg = readl(base + NvRegTransmitPoll);
5123 if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5124 /* mac address is already in correct order */
5125 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5126 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5127 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5128 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5129 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5130 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5131 } else {
5132 /* need to reverse mac address to correct order */
5133 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5134 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5135 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5136 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5137 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5138 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
5139 /* set permanent address to be correct aswell */
5140 np->orig_mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
5141 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
5142 np->orig_mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
5143 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
5144 }
John W. Linvillec704b852005-09-12 10:48:56 -04005145 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005146
John W. Linvillec704b852005-09-12 10:48:56 -04005147 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005148 /*
5149 * Bad mac address. At least one bios sets the mac address
5150 * to 01:23:45:67:89:ab
5151 */
5152 printk(KERN_ERR "%s: Invalid Mac address detected: %02x:%02x:%02x:%02x:%02x:%02x\n",
5153 pci_name(pci_dev),
5154 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
5155 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
5156 printk(KERN_ERR "Please complain to your hardware vendor. Switching to a random MAC.\n");
5157 dev->dev_addr[0] = 0x00;
5158 dev->dev_addr[1] = 0x00;
5159 dev->dev_addr[2] = 0x6c;
5160 get_random_bytes(&dev->dev_addr[3], 3);
5161 }
5162
5163 dprintk(KERN_DEBUG "%s: MAC Address %02x:%02x:%02x:%02x:%02x:%02x\n", pci_name(pci_dev),
5164 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
5165 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
5166
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005167 /* set mac address */
5168 nv_copy_mac_to_hw(dev);
5169
Linus Torvalds1da177e2005-04-16 15:20:36 -07005170 /* disable WOL */
5171 writel(0, base + NvRegWakeUpFlags);
5172 np->wolenabled = 0;
5173
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005174 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
5175 u8 revision_id;
5176 pci_read_config_byte(pci_dev, PCI_REVISION_ID, &revision_id);
5177
5178 /* take phy and nic out of low power mode */
5179 powerstate = readl(base + NvRegPowerState2);
5180 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
5181 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
5182 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
5183 revision_id >= 0xA3)
5184 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5185 writel(powerstate, base + NvRegPowerState2);
5186 }
5187
Linus Torvalds1da177e2005-04-16 15:20:36 -07005188 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005189 np->tx_flags = NV_TX_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005190 } else {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005191 np->tx_flags = NV_TX2_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005192 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005193 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005194 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005195 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5196 np->msi_flags |= 0x0003;
5197 } else {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005198 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005199 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5200 np->msi_flags |= 0x0001;
5201 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005202
Linus Torvalds1da177e2005-04-16 15:20:36 -07005203 if (id->driver_data & DEV_NEED_TIMERIRQ)
5204 np->irqmask |= NVREG_IRQ_TIMER;
5205 if (id->driver_data & DEV_NEED_LINKTIMER) {
5206 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
5207 np->need_linktimer = 1;
5208 np->link_timeout = jiffies + LINK_TIMEOUT;
5209 } else {
5210 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
5211 np->need_linktimer = 0;
5212 }
5213
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005214 /* clear phy state and temporarily halt phy interrupts */
5215 writel(0, base + NvRegMIIMask);
5216 phystate = readl(base + NvRegAdapterControl);
5217 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5218 phystate_orig = 1;
5219 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5220 writel(phystate, base + NvRegAdapterControl);
5221 }
5222 writel(NVREG_MIISTAT_MASK, base + NvRegMIIStatus);
5223
5224 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005225 /* management unit running on the mac? */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005226 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) {
5227 np->mac_in_use = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST;
5228 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n", pci_name(pci_dev), np->mac_in_use);
5229 for (i = 0; i < 5000; i++) {
5230 msleep(1);
5231 if (nv_mgmt_acquire_sema(dev)) {
5232 /* management unit setup the phy already? */
5233 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5234 NVREG_XMITCTL_SYNC_PHY_INIT) {
5235 /* phy is inited by mgmt unit */
5236 phyinitialized = 1;
5237 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n", pci_name(pci_dev));
5238 } else {
5239 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005240 }
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005241 break;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005242 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005243 }
5244 }
5245 }
5246
Linus Torvalds1da177e2005-04-16 15:20:36 -07005247 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005248 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005249 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005250 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005251
5252 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005253 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005254 spin_unlock_irq(&np->lock);
5255 if (id1 < 0 || id1 == 0xffff)
5256 continue;
5257 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005258 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005259 spin_unlock_irq(&np->lock);
5260 if (id2 < 0 || id2 == 0xffff)
5261 continue;
5262
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005263 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5265 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
5266 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005267 pci_name(pci_dev), id1, id2, phyaddr);
5268 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005269 np->phy_oui = id1 | id2;
5270 break;
5271 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005272 if (i == 33) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005273 printk(KERN_INFO "%s: open: Could not find a valid PHY.\n",
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005274 pci_name(pci_dev));
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005275 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005276 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005277
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005278 if (!phyinitialized) {
5279 /* reset it */
5280 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005281 } else {
5282 /* see if it is a gigabit phy */
5283 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5284 if (mii_status & PHY_GIGABIT) {
5285 np->gigabit = PHY_GIGABIT;
5286 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005287 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005288
5289 /* set default link speed settings */
5290 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5291 np->duplex = 0;
5292 np->autoneg = 1;
5293
5294 err = register_netdev(dev);
5295 if (err) {
5296 printk(KERN_INFO "forcedeth: unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005297 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005298 }
5299 printk(KERN_INFO "%s: forcedeth.c: subsystem: %05x:%04x bound to %s\n",
5300 dev->name, pci_dev->subsystem_vendor, pci_dev->subsystem_device,
5301 pci_name(pci_dev));
5302
5303 return 0;
5304
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005305out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005306 if (phystate_orig)
5307 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005308 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005309out_freering:
5310 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005311out_unmap:
5312 iounmap(get_hwbase(dev));
5313out_relreg:
5314 pci_release_regions(pci_dev);
5315out_disable:
5316 pci_disable_device(pci_dev);
5317out_free:
5318 free_netdev(dev);
5319out:
5320 return err;
5321}
5322
5323static void __devexit nv_remove(struct pci_dev *pci_dev)
5324{
5325 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005326 struct fe_priv *np = netdev_priv(dev);
5327 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005328
5329 unregister_netdev(dev);
5330
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005331 /* special op: write back the misordered MAC address - otherwise
5332 * the next nv_probe would see a wrong address.
5333 */
5334 writel(np->orig_mac[0], base + NvRegMacAddrA);
5335 writel(np->orig_mac[1], base + NvRegMacAddrB);
5336
Linus Torvalds1da177e2005-04-16 15:20:36 -07005337 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005338 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005339 iounmap(get_hwbase(dev));
5340 pci_release_regions(pci_dev);
5341 pci_disable_device(pci_dev);
5342 free_netdev(dev);
5343 pci_set_drvdata(pci_dev, NULL);
5344}
5345
Francois Romieua1893172006-10-10 14:33:27 -07005346#ifdef CONFIG_PM
5347static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
5348{
5349 struct net_device *dev = pci_get_drvdata(pdev);
5350 struct fe_priv *np = netdev_priv(dev);
5351
5352 if (!netif_running(dev))
5353 goto out;
5354
5355 netif_device_detach(dev);
5356
5357 // Gross.
5358 nv_close(dev);
5359
5360 pci_save_state(pdev);
5361 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
5362 pci_set_power_state(pdev, pci_choose_state(pdev, state));
5363out:
5364 return 0;
5365}
5366
5367static int nv_resume(struct pci_dev *pdev)
5368{
5369 struct net_device *dev = pci_get_drvdata(pdev);
5370 int rc = 0;
5371
5372 if (!netif_running(dev))
5373 goto out;
5374
5375 netif_device_attach(dev);
5376
5377 pci_set_power_state(pdev, PCI_D0);
5378 pci_restore_state(pdev);
5379 pci_enable_wake(pdev, PCI_D0, 0);
5380
5381 rc = nv_open(dev);
5382out:
5383 return rc;
5384}
5385#else
5386#define nv_suspend NULL
5387#define nv_resume NULL
5388#endif /* CONFIG_PM */
5389
Linus Torvalds1da177e2005-04-16 15:20:36 -07005390static struct pci_device_id pci_tbl[] = {
5391 { /* nForce Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005392 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005393 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005394 },
5395 { /* nForce2 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005396 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005397 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005398 },
5399 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005400 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005401 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402 },
5403 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005404 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005405 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005406 },
5407 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005408 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005409 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005410 },
5411 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005412 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005413 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005414 },
5415 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005416 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005417 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005418 },
5419 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005420 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005421 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422 },
5423 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005424 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005425 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005426 },
5427 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005428 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005429 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005430 },
5431 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005432 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005433 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005434 },
5435 { /* MCP51 Ethernet Controller */
5436 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005437 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005438 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005439 { /* MCP51 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005440 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005441 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005442 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005443 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005444 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005445 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005446 },
5447 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005448 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005449 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005450 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005451 { /* MCP61 Ethernet Controller */
5452 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005453 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005454 },
5455 { /* MCP61 Ethernet Controller */
5456 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005457 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005458 },
5459 { /* MCP61 Ethernet Controller */
5460 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005461 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005462 },
5463 { /* MCP61 Ethernet Controller */
5464 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005465 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005466 },
5467 { /* MCP65 Ethernet Controller */
5468 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
Ayaz Abdulla6fedae12007-02-20 03:34:44 -05005469 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005470 },
5471 { /* MCP65 Ethernet Controller */
5472 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
Ayaz Abdulla6fedae12007-02-20 03:34:44 -05005473 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005474 },
5475 { /* MCP65 Ethernet Controller */
5476 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
Ayaz Abdulla6fedae12007-02-20 03:34:44 -05005477 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005478 },
5479 { /* MCP65 Ethernet Controller */
5480 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
Ayaz Abdulla6fedae12007-02-20 03:34:44 -05005481 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04005482 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005483 { /* MCP67 Ethernet Controller */
5484 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005485 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005486 },
5487 { /* MCP67 Ethernet Controller */
5488 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005489 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005490 },
5491 { /* MCP67 Ethernet Controller */
5492 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005493 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005494 },
5495 { /* MCP67 Ethernet Controller */
5496 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005497 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08005498 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07005499 {0,},
5500};
5501
5502static struct pci_driver driver = {
5503 .name = "forcedeth",
5504 .id_table = pci_tbl,
5505 .probe = nv_probe,
5506 .remove = __devexit_p(nv_remove),
Francois Romieua1893172006-10-10 14:33:27 -07005507 .suspend = nv_suspend,
5508 .resume = nv_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005509};
5510
Linus Torvalds1da177e2005-04-16 15:20:36 -07005511static int __init init_nic(void)
5512{
5513 printk(KERN_INFO "forcedeth.c: Reverse Engineered nForce ethernet driver. Version %s.\n", FORCEDETH_VERSION);
Jeff Garzik29917622006-08-19 17:48:59 -04005514 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005515}
5516
5517static void __exit exit_nic(void)
5518{
5519 pci_unregister_driver(&driver);
5520}
5521
5522module_param(max_interrupt_work, int, 0);
5523MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005524module_param(optimization_mode, int, 0);
5525MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
5526module_param(poll_interval, int, 0);
5527MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005528module_param(msi, int, 0);
5529MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
5530module_param(msix, int, 0);
5531MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
5532module_param(dma_64bit, int, 0);
5533MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005534
5535MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
5536MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
5537MODULE_LICENSE("GPL");
5538
5539MODULE_DEVICE_TABLE(pci, pci_tbl);
5540
5541module_init(init_nic);
5542module_exit(exit_nic);