blob: c9aac7f15cd29461a41496fc58bbbbbd9e474c21 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Alexander Duyck86d5d382009-02-06 23:23:12 +00004 Copyright(c) 2007-2009 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/module.h>
29#include <linux/types.h>
30#include <linux/init.h>
31#include <linux/vmalloc.h>
32#include <linux/pagemap.h>
33#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080034#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080036#include <net/checksum.h>
37#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000038#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080039#include <linux/mii.h>
40#include <linux/ethtool.h>
41#include <linux/if_vlan.h>
42#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070043#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080044#include <linux/delay.h>
45#include <linux/interrupt.h>
46#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080047#include <linux/aer.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070048#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070049#include <linux/dca.h>
50#endif
Auke Kok9d5c8242008-01-24 02:22:38 -080051#include "igb.h"
52
Alexander Duyck55cac242009-11-19 12:42:21 +000053#define DRV_VERSION "2.1.0-k2"
Auke Kok9d5c8242008-01-24 02:22:38 -080054char igb_driver_name[] = "igb";
55char igb_driver_version[] = DRV_VERSION;
56static const char igb_driver_string[] =
57 "Intel(R) Gigabit Ethernet Network Driver";
Alexander Duyck86d5d382009-02-06 23:23:12 +000058static const char igb_copyright[] = "Copyright (c) 2007-2009 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080059
Auke Kok9d5c8242008-01-24 02:22:38 -080060static const struct e1000_info *igb_info_tbl[] = {
61 [board_82575] = &e1000_82575_info,
62};
63
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000064static DEFINE_PCI_DEVICE_TABLE(igb_pci_tbl) = {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000065 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
66 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
67 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
68 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000069 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
70 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
71 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
72 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
73 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000074 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
75 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070076 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +000077 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +000078 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -070079 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +000081 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +000082 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +000083 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -080084 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
86 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
87 /* required last entry */
88 {0, }
89};
90
91MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
92
93void igb_reset(struct igb_adapter *);
94static int igb_setup_all_tx_resources(struct igb_adapter *);
95static int igb_setup_all_rx_resources(struct igb_adapter *);
96static void igb_free_all_tx_resources(struct igb_adapter *);
97static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +000098static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -080099static int igb_probe(struct pci_dev *, const struct pci_device_id *);
100static void __devexit igb_remove(struct pci_dev *pdev);
101static int igb_sw_init(struct igb_adapter *);
102static int igb_open(struct net_device *);
103static int igb_close(struct net_device *);
104static void igb_configure_tx(struct igb_adapter *);
105static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800106static void igb_clean_all_tx_rings(struct igb_adapter *);
107static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700108static void igb_clean_tx_ring(struct igb_ring *);
109static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000110static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800111static void igb_update_phy_info(unsigned long);
112static void igb_watchdog(unsigned long);
113static void igb_watchdog_task(struct work_struct *);
Alexander Duyckb1a436c2009-10-27 15:54:43 +0000114static netdev_tx_t igb_xmit_frame_adv(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000115static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
116 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800117static int igb_change_mtu(struct net_device *, int);
118static int igb_set_mac(struct net_device *, void *);
Alexander Duyck68d480c2009-10-05 06:33:08 +0000119static void igb_set_uta(struct igb_adapter *adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800120static irqreturn_t igb_intr(int irq, void *);
121static irqreturn_t igb_intr_msi(int irq, void *);
122static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000123static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700124#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000125static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700126static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700127#endif /* CONFIG_IGB_DCA */
Alexander Duyck047e0032009-10-27 15:49:27 +0000128static bool igb_clean_tx_irq(struct igb_q_vector *);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700129static int igb_poll(struct napi_struct *, int);
Alexander Duyck047e0032009-10-27 15:49:27 +0000130static bool igb_clean_rx_irq_adv(struct igb_q_vector *, int *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800131static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
132static void igb_tx_timeout(struct net_device *);
133static void igb_reset_task(struct work_struct *);
134static void igb_vlan_rx_register(struct net_device *, struct vlan_group *);
135static void igb_vlan_rx_add_vid(struct net_device *, u16);
136static void igb_vlan_rx_kill_vid(struct net_device *, u16);
137static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000138static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800139static void igb_ping_all_vfs(struct igb_adapter *);
140static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800141static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000142static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800143static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000144static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
145static int igb_ndo_set_vf_vlan(struct net_device *netdev,
146 int vf, u16 vlan, u8 qos);
147static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate);
148static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
149 struct ifla_vf_info *ivi);
Auke Kok9d5c8242008-01-24 02:22:38 -0800150
Auke Kok9d5c8242008-01-24 02:22:38 -0800151#ifdef CONFIG_PM
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +0000152static int igb_suspend(struct pci_dev *, pm_message_t);
Auke Kok9d5c8242008-01-24 02:22:38 -0800153static int igb_resume(struct pci_dev *);
154#endif
155static void igb_shutdown(struct pci_dev *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700156#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700157static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
158static struct notifier_block dca_notifier = {
159 .notifier_call = igb_notify_dca,
160 .next = NULL,
161 .priority = 0
162};
163#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800164#ifdef CONFIG_NET_POLL_CONTROLLER
165/* for netdump / net console */
166static void igb_netpoll(struct net_device *);
167#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800168#ifdef CONFIG_PCI_IOV
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000169static unsigned int max_vfs = 0;
170module_param(max_vfs, uint, 0);
171MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate "
172 "per physical function");
173#endif /* CONFIG_PCI_IOV */
174
Auke Kok9d5c8242008-01-24 02:22:38 -0800175static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
176 pci_channel_state_t);
177static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
178static void igb_io_resume(struct pci_dev *);
179
180static struct pci_error_handlers igb_err_handler = {
181 .error_detected = igb_io_error_detected,
182 .slot_reset = igb_io_slot_reset,
183 .resume = igb_io_resume,
184};
185
186
187static struct pci_driver igb_driver = {
188 .name = igb_driver_name,
189 .id_table = igb_pci_tbl,
190 .probe = igb_probe,
191 .remove = __devexit_p(igb_remove),
192#ifdef CONFIG_PM
193 /* Power Managment Hooks */
194 .suspend = igb_suspend,
195 .resume = igb_resume,
196#endif
197 .shutdown = igb_shutdown,
198 .err_handler = &igb_err_handler
199};
200
201MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
202MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
203MODULE_LICENSE("GPL");
204MODULE_VERSION(DRV_VERSION);
205
Taku Izumic97ec422010-04-27 14:39:30 +0000206struct igb_reg_info {
207 u32 ofs;
208 char *name;
209};
210
211static const struct igb_reg_info igb_reg_info_tbl[] = {
212
213 /* General Registers */
214 {E1000_CTRL, "CTRL"},
215 {E1000_STATUS, "STATUS"},
216 {E1000_CTRL_EXT, "CTRL_EXT"},
217
218 /* Interrupt Registers */
219 {E1000_ICR, "ICR"},
220
221 /* RX Registers */
222 {E1000_RCTL, "RCTL"},
223 {E1000_RDLEN(0), "RDLEN"},
224 {E1000_RDH(0), "RDH"},
225 {E1000_RDT(0), "RDT"},
226 {E1000_RXDCTL(0), "RXDCTL"},
227 {E1000_RDBAL(0), "RDBAL"},
228 {E1000_RDBAH(0), "RDBAH"},
229
230 /* TX Registers */
231 {E1000_TCTL, "TCTL"},
232 {E1000_TDBAL(0), "TDBAL"},
233 {E1000_TDBAH(0), "TDBAH"},
234 {E1000_TDLEN(0), "TDLEN"},
235 {E1000_TDH(0), "TDH"},
236 {E1000_TDT(0), "TDT"},
237 {E1000_TXDCTL(0), "TXDCTL"},
238 {E1000_TDFH, "TDFH"},
239 {E1000_TDFT, "TDFT"},
240 {E1000_TDFHS, "TDFHS"},
241 {E1000_TDFPC, "TDFPC"},
242
243 /* List Terminator */
244 {}
245};
246
247/*
248 * igb_regdump - register printout routine
249 */
250static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
251{
252 int n = 0;
253 char rname[16];
254 u32 regs[8];
255
256 switch (reginfo->ofs) {
257 case E1000_RDLEN(0):
258 for (n = 0; n < 4; n++)
259 regs[n] = rd32(E1000_RDLEN(n));
260 break;
261 case E1000_RDH(0):
262 for (n = 0; n < 4; n++)
263 regs[n] = rd32(E1000_RDH(n));
264 break;
265 case E1000_RDT(0):
266 for (n = 0; n < 4; n++)
267 regs[n] = rd32(E1000_RDT(n));
268 break;
269 case E1000_RXDCTL(0):
270 for (n = 0; n < 4; n++)
271 regs[n] = rd32(E1000_RXDCTL(n));
272 break;
273 case E1000_RDBAL(0):
274 for (n = 0; n < 4; n++)
275 regs[n] = rd32(E1000_RDBAL(n));
276 break;
277 case E1000_RDBAH(0):
278 for (n = 0; n < 4; n++)
279 regs[n] = rd32(E1000_RDBAH(n));
280 break;
281 case E1000_TDBAL(0):
282 for (n = 0; n < 4; n++)
283 regs[n] = rd32(E1000_RDBAL(n));
284 break;
285 case E1000_TDBAH(0):
286 for (n = 0; n < 4; n++)
287 regs[n] = rd32(E1000_TDBAH(n));
288 break;
289 case E1000_TDLEN(0):
290 for (n = 0; n < 4; n++)
291 regs[n] = rd32(E1000_TDLEN(n));
292 break;
293 case E1000_TDH(0):
294 for (n = 0; n < 4; n++)
295 regs[n] = rd32(E1000_TDH(n));
296 break;
297 case E1000_TDT(0):
298 for (n = 0; n < 4; n++)
299 regs[n] = rd32(E1000_TDT(n));
300 break;
301 case E1000_TXDCTL(0):
302 for (n = 0; n < 4; n++)
303 regs[n] = rd32(E1000_TXDCTL(n));
304 break;
305 default:
306 printk(KERN_INFO "%-15s %08x\n",
307 reginfo->name, rd32(reginfo->ofs));
308 return;
309 }
310
311 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
312 printk(KERN_INFO "%-15s ", rname);
313 for (n = 0; n < 4; n++)
314 printk(KERN_CONT "%08x ", regs[n]);
315 printk(KERN_CONT "\n");
316}
317
318/*
319 * igb_dump - Print registers, tx-rings and rx-rings
320 */
321static void igb_dump(struct igb_adapter *adapter)
322{
323 struct net_device *netdev = adapter->netdev;
324 struct e1000_hw *hw = &adapter->hw;
325 struct igb_reg_info *reginfo;
326 int n = 0;
327 struct igb_ring *tx_ring;
328 union e1000_adv_tx_desc *tx_desc;
329 struct my_u0 { u64 a; u64 b; } *u0;
330 struct igb_buffer *buffer_info;
331 struct igb_ring *rx_ring;
332 union e1000_adv_rx_desc *rx_desc;
333 u32 staterr;
334 int i = 0;
335
336 if (!netif_msg_hw(adapter))
337 return;
338
339 /* Print netdevice Info */
340 if (netdev) {
341 dev_info(&adapter->pdev->dev, "Net device Info\n");
342 printk(KERN_INFO "Device Name state "
343 "trans_start last_rx\n");
344 printk(KERN_INFO "%-15s %016lX %016lX %016lX\n",
345 netdev->name,
346 netdev->state,
347 netdev->trans_start,
348 netdev->last_rx);
349 }
350
351 /* Print Registers */
352 dev_info(&adapter->pdev->dev, "Register Dump\n");
353 printk(KERN_INFO " Register Name Value\n");
354 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
355 reginfo->name; reginfo++) {
356 igb_regdump(hw, reginfo);
357 }
358
359 /* Print TX Ring Summary */
360 if (!netdev || !netif_running(netdev))
361 goto exit;
362
363 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
364 printk(KERN_INFO "Queue [NTU] [NTC] [bi(ntc)->dma ]"
365 " leng ntw timestamp\n");
366 for (n = 0; n < adapter->num_tx_queues; n++) {
367 tx_ring = adapter->tx_ring[n];
368 buffer_info = &tx_ring->buffer_info[tx_ring->next_to_clean];
369 printk(KERN_INFO " %5d %5X %5X %016llX %04X %3X %016llX\n",
370 n, tx_ring->next_to_use, tx_ring->next_to_clean,
371 (u64)buffer_info->dma,
372 buffer_info->length,
373 buffer_info->next_to_watch,
374 (u64)buffer_info->time_stamp);
375 }
376
377 /* Print TX Rings */
378 if (!netif_msg_tx_done(adapter))
379 goto rx_ring_summary;
380
381 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
382
383 /* Transmit Descriptor Formats
384 *
385 * Advanced Transmit Descriptor
386 * +--------------------------------------------------------------+
387 * 0 | Buffer Address [63:0] |
388 * +--------------------------------------------------------------+
389 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
390 * +--------------------------------------------------------------+
391 * 63 46 45 40 39 38 36 35 32 31 24 15 0
392 */
393
394 for (n = 0; n < adapter->num_tx_queues; n++) {
395 tx_ring = adapter->tx_ring[n];
396 printk(KERN_INFO "------------------------------------\n");
397 printk(KERN_INFO "TX QUEUE INDEX = %d\n", tx_ring->queue_index);
398 printk(KERN_INFO "------------------------------------\n");
399 printk(KERN_INFO "T [desc] [address 63:0 ] "
400 "[PlPOCIStDDM Ln] [bi->dma ] "
401 "leng ntw timestamp bi->skb\n");
402
403 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
404 tx_desc = E1000_TX_DESC_ADV(*tx_ring, i);
405 buffer_info = &tx_ring->buffer_info[i];
406 u0 = (struct my_u0 *)tx_desc;
407 printk(KERN_INFO "T [0x%03X] %016llX %016llX %016llX"
408 " %04X %3X %016llX %p", i,
409 le64_to_cpu(u0->a),
410 le64_to_cpu(u0->b),
411 (u64)buffer_info->dma,
412 buffer_info->length,
413 buffer_info->next_to_watch,
414 (u64)buffer_info->time_stamp,
415 buffer_info->skb);
416 if (i == tx_ring->next_to_use &&
417 i == tx_ring->next_to_clean)
418 printk(KERN_CONT " NTC/U\n");
419 else if (i == tx_ring->next_to_use)
420 printk(KERN_CONT " NTU\n");
421 else if (i == tx_ring->next_to_clean)
422 printk(KERN_CONT " NTC\n");
423 else
424 printk(KERN_CONT "\n");
425
426 if (netif_msg_pktdata(adapter) && buffer_info->dma != 0)
427 print_hex_dump(KERN_INFO, "",
428 DUMP_PREFIX_ADDRESS,
429 16, 1, phys_to_virt(buffer_info->dma),
430 buffer_info->length, true);
431 }
432 }
433
434 /* Print RX Rings Summary */
435rx_ring_summary:
436 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
437 printk(KERN_INFO "Queue [NTU] [NTC]\n");
438 for (n = 0; n < adapter->num_rx_queues; n++) {
439 rx_ring = adapter->rx_ring[n];
440 printk(KERN_INFO " %5d %5X %5X\n", n,
441 rx_ring->next_to_use, rx_ring->next_to_clean);
442 }
443
444 /* Print RX Rings */
445 if (!netif_msg_rx_status(adapter))
446 goto exit;
447
448 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
449
450 /* Advanced Receive Descriptor (Read) Format
451 * 63 1 0
452 * +-----------------------------------------------------+
453 * 0 | Packet Buffer Address [63:1] |A0/NSE|
454 * +----------------------------------------------+------+
455 * 8 | Header Buffer Address [63:1] | DD |
456 * +-----------------------------------------------------+
457 *
458 *
459 * Advanced Receive Descriptor (Write-Back) Format
460 *
461 * 63 48 47 32 31 30 21 20 17 16 4 3 0
462 * +------------------------------------------------------+
463 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
464 * | Checksum Ident | | | | Type | Type |
465 * +------------------------------------------------------+
466 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
467 * +------------------------------------------------------+
468 * 63 48 47 32 31 20 19 0
469 */
470
471 for (n = 0; n < adapter->num_rx_queues; n++) {
472 rx_ring = adapter->rx_ring[n];
473 printk(KERN_INFO "------------------------------------\n");
474 printk(KERN_INFO "RX QUEUE INDEX = %d\n", rx_ring->queue_index);
475 printk(KERN_INFO "------------------------------------\n");
476 printk(KERN_INFO "R [desc] [ PktBuf A0] "
477 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
478 "<-- Adv Rx Read format\n");
479 printk(KERN_INFO "RWB[desc] [PcsmIpSHl PtRs] "
480 "[vl er S cks ln] ---------------- [bi->skb] "
481 "<-- Adv Rx Write-Back format\n");
482
483 for (i = 0; i < rx_ring->count; i++) {
484 buffer_info = &rx_ring->buffer_info[i];
485 rx_desc = E1000_RX_DESC_ADV(*rx_ring, i);
486 u0 = (struct my_u0 *)rx_desc;
487 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
488 if (staterr & E1000_RXD_STAT_DD) {
489 /* Descriptor Done */
490 printk(KERN_INFO "RWB[0x%03X] %016llX "
491 "%016llX ---------------- %p", i,
492 le64_to_cpu(u0->a),
493 le64_to_cpu(u0->b),
494 buffer_info->skb);
495 } else {
496 printk(KERN_INFO "R [0x%03X] %016llX "
497 "%016llX %016llX %p", i,
498 le64_to_cpu(u0->a),
499 le64_to_cpu(u0->b),
500 (u64)buffer_info->dma,
501 buffer_info->skb);
502
503 if (netif_msg_pktdata(adapter)) {
504 print_hex_dump(KERN_INFO, "",
505 DUMP_PREFIX_ADDRESS,
506 16, 1,
507 phys_to_virt(buffer_info->dma),
508 rx_ring->rx_buffer_len, true);
509 if (rx_ring->rx_buffer_len
510 < IGB_RXBUFFER_1024)
511 print_hex_dump(KERN_INFO, "",
512 DUMP_PREFIX_ADDRESS,
513 16, 1,
514 phys_to_virt(
515 buffer_info->page_dma +
516 buffer_info->page_offset),
517 PAGE_SIZE/2, true);
518 }
519 }
520
521 if (i == rx_ring->next_to_use)
522 printk(KERN_CONT " NTU\n");
523 else if (i == rx_ring->next_to_clean)
524 printk(KERN_CONT " NTC\n");
525 else
526 printk(KERN_CONT "\n");
527
528 }
529 }
530
531exit:
532 return;
533}
534
535
Patrick Ohly38c845c2009-02-12 05:03:41 +0000536/**
Patrick Ohly38c845c2009-02-12 05:03:41 +0000537 * igb_read_clock - read raw cycle counter (to be used by time counter)
538 */
539static cycle_t igb_read_clock(const struct cyclecounter *tc)
540{
541 struct igb_adapter *adapter =
542 container_of(tc, struct igb_adapter, cycles);
543 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000544 u64 stamp = 0;
545 int shift = 0;
Patrick Ohly38c845c2009-02-12 05:03:41 +0000546
Alexander Duyck55cac242009-11-19 12:42:21 +0000547 /*
548 * The timestamp latches on lowest register read. For the 82580
549 * the lowest register is SYSTIMR instead of SYSTIML. However we never
550 * adjusted TIMINCA so SYSTIMR will just read as all 0s so ignore it.
551 */
552 if (hw->mac.type == e1000_82580) {
553 stamp = rd32(E1000_SYSTIMR) >> 8;
554 shift = IGB_82580_TSYNC_SHIFT;
555 }
556
Alexander Duyckc5b9bd52009-10-27 23:46:01 +0000557 stamp |= (u64)rd32(E1000_SYSTIML) << shift;
558 stamp |= (u64)rd32(E1000_SYSTIMH) << (shift + 32);
Patrick Ohly38c845c2009-02-12 05:03:41 +0000559 return stamp;
560}
561
Auke Kok9d5c8242008-01-24 02:22:38 -0800562/**
Alexander Duyckc0410762010-03-25 13:10:08 +0000563 * igb_get_hw_dev - return device
Auke Kok9d5c8242008-01-24 02:22:38 -0800564 * used by hardware layer to print debugging information
565 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000566struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800567{
568 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000569 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800570}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000571
572/**
Auke Kok9d5c8242008-01-24 02:22:38 -0800573 * igb_init_module - Driver Registration Routine
574 *
575 * igb_init_module is the first routine called when the driver is
576 * loaded. All it does is register with the PCI subsystem.
577 **/
578static int __init igb_init_module(void)
579{
580 int ret;
581 printk(KERN_INFO "%s - version %s\n",
582 igb_driver_string, igb_driver_version);
583
584 printk(KERN_INFO "%s\n", igb_copyright);
585
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700586#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700587 dca_register_notify(&dca_notifier);
588#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800589 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800590 return ret;
591}
592
593module_init(igb_init_module);
594
595/**
596 * igb_exit_module - Driver Exit Cleanup Routine
597 *
598 * igb_exit_module is called just before the driver is removed
599 * from memory.
600 **/
601static void __exit igb_exit_module(void)
602{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700603#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700604 dca_unregister_notify(&dca_notifier);
605#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800606 pci_unregister_driver(&igb_driver);
607}
608
609module_exit(igb_exit_module);
610
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800611#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
612/**
613 * igb_cache_ring_register - Descriptor ring to register mapping
614 * @adapter: board private structure to initialize
615 *
616 * Once we know the feature-set enabled for the device, we'll cache
617 * the register offset the descriptor ring is assigned to.
618 **/
619static void igb_cache_ring_register(struct igb_adapter *adapter)
620{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000621 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000622 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800623
624 switch (adapter->hw.mac.type) {
625 case e1000_82576:
626 /* The queues are allocated for virtualization such that VF 0
627 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
628 * In order to avoid collision we start at the first free queue
629 * and continue consuming queues in the same sequence
630 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000631 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000632 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000633 adapter->rx_ring[i]->reg_idx = rbase_offset +
634 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000635 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800636 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000637 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000638 case e1000_i350:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800639 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000640 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000641 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000642 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000643 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800644 break;
645 }
646}
647
Alexander Duyck047e0032009-10-27 15:49:27 +0000648static void igb_free_queues(struct igb_adapter *adapter)
649{
Alexander Duyck3025a442010-02-17 01:02:39 +0000650 int i;
Alexander Duyck047e0032009-10-27 15:49:27 +0000651
Alexander Duyck3025a442010-02-17 01:02:39 +0000652 for (i = 0; i < adapter->num_tx_queues; i++) {
653 kfree(adapter->tx_ring[i]);
654 adapter->tx_ring[i] = NULL;
655 }
656 for (i = 0; i < adapter->num_rx_queues; i++) {
657 kfree(adapter->rx_ring[i]);
658 adapter->rx_ring[i] = NULL;
659 }
Alexander Duyck047e0032009-10-27 15:49:27 +0000660 adapter->num_rx_queues = 0;
661 adapter->num_tx_queues = 0;
662}
663
Auke Kok9d5c8242008-01-24 02:22:38 -0800664/**
665 * igb_alloc_queues - Allocate memory for all rings
666 * @adapter: board private structure to initialize
667 *
668 * We allocate one ring per queue at run-time since we don't know the
669 * number of queues at compile-time.
670 **/
671static int igb_alloc_queues(struct igb_adapter *adapter)
672{
Alexander Duyck3025a442010-02-17 01:02:39 +0000673 struct igb_ring *ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800674 int i;
675
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700676 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000677 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
678 if (!ring)
679 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800680 ring->count = adapter->tx_ring_count;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700681 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000682 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000683 ring->netdev = adapter->netdev;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000684 /* For 82575, context index must be unique per ring. */
685 if (adapter->hw.mac.type == e1000_82575)
686 ring->flags = IGB_RING_FLAG_TX_CTX_IDX;
Alexander Duyck3025a442010-02-17 01:02:39 +0000687 adapter->tx_ring[i] = ring;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700688 }
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000689
Auke Kok9d5c8242008-01-24 02:22:38 -0800690 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +0000691 ring = kzalloc(sizeof(struct igb_ring), GFP_KERNEL);
692 if (!ring)
693 goto err;
Alexander Duyck68fd9912008-11-20 00:48:10 -0800694 ring->count = adapter->rx_ring_count;
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700695 ring->queue_index = i;
Alexander Duyck59d71982010-04-27 13:09:25 +0000696 ring->dev = &adapter->pdev->dev;
Alexander Duycke694e962009-10-27 15:53:06 +0000697 ring->netdev = adapter->netdev;
Alexander Duyck4c844852009-10-27 15:52:07 +0000698 ring->rx_buffer_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Alexander Duyck85ad76b2009-10-27 15:52:46 +0000699 ring->flags = IGB_RING_FLAG_RX_CSUM; /* enable rx checksum */
700 /* set flag indicating ring supports SCTP checksum offload */
701 if (adapter->hw.mac.type >= e1000_82576)
702 ring->flags |= IGB_RING_FLAG_RX_SCTP_CSUM;
Alexander Duyck3025a442010-02-17 01:02:39 +0000703 adapter->rx_ring[i] = ring;
Auke Kok9d5c8242008-01-24 02:22:38 -0800704 }
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800705
706 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +0000707
Auke Kok9d5c8242008-01-24 02:22:38 -0800708 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800709
Alexander Duyck047e0032009-10-27 15:49:27 +0000710err:
711 igb_free_queues(adapter);
Alexander Duycka88f10e2008-07-08 15:13:38 -0700712
Alexander Duyck047e0032009-10-27 15:49:27 +0000713 return -ENOMEM;
Alexander Duycka88f10e2008-07-08 15:13:38 -0700714}
715
Auke Kok9d5c8242008-01-24 02:22:38 -0800716#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000717static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800718{
719 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000720 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800721 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700722 u32 ivar, index;
Alexander Duyck047e0032009-10-27 15:49:27 +0000723 int rx_queue = IGB_N0_QUEUE;
724 int tx_queue = IGB_N0_QUEUE;
725
726 if (q_vector->rx_ring)
727 rx_queue = q_vector->rx_ring->reg_idx;
728 if (q_vector->tx_ring)
729 tx_queue = q_vector->tx_ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700730
731 switch (hw->mac.type) {
732 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800733 /* The 82575 assigns vectors using a bitmask, which matches the
734 bitmask for the EICR/EIMS/EIMC registers. To assign one
735 or more queues to a vector, we write the appropriate bits
736 into the MSIXBM register for that vector. */
Alexander Duyck047e0032009-10-27 15:49:27 +0000737 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800738 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000739 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800740 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000741 if (!adapter->msix_entries && msix_vector == 0)
742 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800743 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000744 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700745 break;
746 case e1000_82576:
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800747 /* 82576 uses a table-based method for assigning vectors.
Alexander Duyck2d064c02008-07-08 15:10:12 -0700748 Each queue has a single entry in the table to which we write
749 a vector number along with a "valid" bit. Sadly, the layout
750 of the table is somewhat counterintuitive. */
751 if (rx_queue > IGB_N0_QUEUE) {
Alexander Duyck047e0032009-10-27 15:49:27 +0000752 index = (rx_queue & 0x7);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700753 ivar = array_rd32(E1000_IVAR0, index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000754 if (rx_queue < 8) {
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800755 /* vector goes into low byte of register */
756 ivar = ivar & 0xFFFFFF00;
757 ivar |= msix_vector | E1000_IVAR_VALID;
Alexander Duyck047e0032009-10-27 15:49:27 +0000758 } else {
759 /* vector goes into third byte of register */
760 ivar = ivar & 0xFF00FFFF;
761 ivar |= (msix_vector | E1000_IVAR_VALID) << 16;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700762 }
Alexander Duyck2d064c02008-07-08 15:10:12 -0700763 array_wr32(E1000_IVAR0, index, ivar);
764 }
765 if (tx_queue > IGB_N0_QUEUE) {
Alexander Duyck047e0032009-10-27 15:49:27 +0000766 index = (tx_queue & 0x7);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700767 ivar = array_rd32(E1000_IVAR0, index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000768 if (tx_queue < 8) {
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800769 /* vector goes into second byte of register */
770 ivar = ivar & 0xFFFF00FF;
771 ivar |= (msix_vector | E1000_IVAR_VALID) << 8;
Alexander Duyck047e0032009-10-27 15:49:27 +0000772 } else {
773 /* vector goes into high byte of register */
774 ivar = ivar & 0x00FFFFFF;
775 ivar |= (msix_vector | E1000_IVAR_VALID) << 24;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700776 }
Alexander Duyck2d064c02008-07-08 15:10:12 -0700777 array_wr32(E1000_IVAR0, index, ivar);
778 }
Alexander Duyck047e0032009-10-27 15:49:27 +0000779 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700780 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000781 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000782 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +0000783 /* 82580 uses the same table-based approach as 82576 but has fewer
784 entries as a result we carry over for queues greater than 4. */
785 if (rx_queue > IGB_N0_QUEUE) {
786 index = (rx_queue >> 1);
787 ivar = array_rd32(E1000_IVAR0, index);
788 if (rx_queue & 0x1) {
789 /* vector goes into third byte of register */
790 ivar = ivar & 0xFF00FFFF;
791 ivar |= (msix_vector | E1000_IVAR_VALID) << 16;
792 } else {
793 /* vector goes into low byte of register */
794 ivar = ivar & 0xFFFFFF00;
795 ivar |= msix_vector | E1000_IVAR_VALID;
796 }
797 array_wr32(E1000_IVAR0, index, ivar);
798 }
799 if (tx_queue > IGB_N0_QUEUE) {
800 index = (tx_queue >> 1);
801 ivar = array_rd32(E1000_IVAR0, index);
802 if (tx_queue & 0x1) {
803 /* vector goes into high byte of register */
804 ivar = ivar & 0x00FFFFFF;
805 ivar |= (msix_vector | E1000_IVAR_VALID) << 24;
806 } else {
807 /* vector goes into second byte of register */
808 ivar = ivar & 0xFFFF00FF;
809 ivar |= (msix_vector | E1000_IVAR_VALID) << 8;
810 }
811 array_wr32(E1000_IVAR0, index, ivar);
812 }
813 q_vector->eims_value = 1 << msix_vector;
814 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700815 default:
816 BUG();
817 break;
818 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000819
820 /* add q_vector eims value to global eims_enable_mask */
821 adapter->eims_enable_mask |= q_vector->eims_value;
822
823 /* configure q_vector to set itr on first interrupt */
824 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800825}
826
827/**
828 * igb_configure_msix - Configure MSI-X hardware
829 *
830 * igb_configure_msix sets up the hardware to properly
831 * generate MSI-X interrupts.
832 **/
833static void igb_configure_msix(struct igb_adapter *adapter)
834{
835 u32 tmp;
836 int i, vector = 0;
837 struct e1000_hw *hw = &adapter->hw;
838
839 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800840
841 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700842 switch (hw->mac.type) {
843 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800844 tmp = rd32(E1000_CTRL_EXT);
845 /* enable MSI-X PBA support*/
846 tmp |= E1000_CTRL_EXT_PBA_CLR;
847
848 /* Auto-Mask interrupts upon ICR read. */
849 tmp |= E1000_CTRL_EXT_EIAME;
850 tmp |= E1000_CTRL_EXT_IRCA;
851
852 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000853
854 /* enable msix_other interrupt */
855 array_wr32(E1000_MSIXBM(0), vector++,
856 E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700857 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800858
Alexander Duyck2d064c02008-07-08 15:10:12 -0700859 break;
860
861 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000862 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000863 case e1000_i350:
Alexander Duyck047e0032009-10-27 15:49:27 +0000864 /* Turn on MSI-X capability first, or our settings
865 * won't stick. And it will take days to debug. */
866 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
867 E1000_GPIE_PBA | E1000_GPIE_EIAME |
868 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700869
Alexander Duyck047e0032009-10-27 15:49:27 +0000870 /* enable msix_other interrupt */
871 adapter->eims_other = 1 << vector;
872 tmp = (vector++ | E1000_IVAR_VALID) << 8;
873
874 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700875 break;
876 default:
877 /* do nothing, since nothing else supports MSI-X */
878 break;
879 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000880
881 adapter->eims_enable_mask |= adapter->eims_other;
882
Alexander Duyck26b39272010-02-17 01:00:41 +0000883 for (i = 0; i < adapter->num_q_vectors; i++)
884 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000885
Auke Kok9d5c8242008-01-24 02:22:38 -0800886 wrfl();
887}
888
889/**
890 * igb_request_msix - Initialize MSI-X interrupts
891 *
892 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
893 * kernel.
894 **/
895static int igb_request_msix(struct igb_adapter *adapter)
896{
897 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +0000898 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -0800899 int i, err = 0, vector = 0;
900
Auke Kok9d5c8242008-01-24 02:22:38 -0800901 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800902 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800903 if (err)
904 goto out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000905 vector++;
906
907 for (i = 0; i < adapter->num_q_vectors; i++) {
908 struct igb_q_vector *q_vector = adapter->q_vector[i];
909
910 q_vector->itr_register = hw->hw_addr + E1000_EITR(vector);
911
912 if (q_vector->rx_ring && q_vector->tx_ring)
913 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
914 q_vector->rx_ring->queue_index);
915 else if (q_vector->tx_ring)
916 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
917 q_vector->tx_ring->queue_index);
918 else if (q_vector->rx_ring)
919 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
920 q_vector->rx_ring->queue_index);
921 else
922 sprintf(q_vector->name, "%s-unused", netdev->name);
923
924 err = request_irq(adapter->msix_entries[vector].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -0800925 igb_msix_ring, 0, q_vector->name,
Alexander Duyck047e0032009-10-27 15:49:27 +0000926 q_vector);
927 if (err)
928 goto out;
929 vector++;
930 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800931
Auke Kok9d5c8242008-01-24 02:22:38 -0800932 igb_configure_msix(adapter);
933 return 0;
934out:
935 return err;
936}
937
938static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
939{
940 if (adapter->msix_entries) {
941 pci_disable_msix(adapter->pdev);
942 kfree(adapter->msix_entries);
943 adapter->msix_entries = NULL;
Alexander Duyck047e0032009-10-27 15:49:27 +0000944 } else if (adapter->flags & IGB_FLAG_HAS_MSI) {
Auke Kok9d5c8242008-01-24 02:22:38 -0800945 pci_disable_msi(adapter->pdev);
Alexander Duyck047e0032009-10-27 15:49:27 +0000946 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800947}
948
Alexander Duyck047e0032009-10-27 15:49:27 +0000949/**
950 * igb_free_q_vectors - Free memory allocated for interrupt vectors
951 * @adapter: board private structure to initialize
952 *
953 * This function frees the memory allocated to the q_vectors. In addition if
954 * NAPI is enabled it will delete any references to the NAPI struct prior
955 * to freeing the q_vector.
956 **/
957static void igb_free_q_vectors(struct igb_adapter *adapter)
958{
959 int v_idx;
960
961 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
962 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
963 adapter->q_vector[v_idx] = NULL;
Nick Nunleyfe0592b2010-02-17 01:05:35 +0000964 if (!q_vector)
965 continue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000966 netif_napi_del(&q_vector->napi);
967 kfree(q_vector);
968 }
969 adapter->num_q_vectors = 0;
970}
971
972/**
973 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
974 *
975 * This function resets the device so that it has 0 rx queues, tx queues, and
976 * MSI-X interrupts allocated.
977 */
978static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
979{
980 igb_free_queues(adapter);
981 igb_free_q_vectors(adapter);
982 igb_reset_interrupt_capability(adapter);
983}
Auke Kok9d5c8242008-01-24 02:22:38 -0800984
985/**
986 * igb_set_interrupt_capability - set MSI or MSI-X if supported
987 *
988 * Attempt to configure interrupts using the best available
989 * capabilities of the hardware and kernel.
990 **/
Ben Hutchings21adef32010-09-27 08:28:39 +0000991static int igb_set_interrupt_capability(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -0800992{
993 int err;
994 int numvecs, i;
995
Alexander Duyck83b71802009-02-06 23:15:45 +0000996 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +0000997 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +0000998 if (adapter->vfs_allocated_count)
999 adapter->num_tx_queues = 1;
1000 else
1001 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001002
Alexander Duyck047e0032009-10-27 15:49:27 +00001003 /* start with one vector for every rx queue */
1004 numvecs = adapter->num_rx_queues;
1005
Daniel Mack3ad2f3f2010-02-03 08:01:28 +08001006 /* if tx handler is separate add 1 for every tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001007 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1008 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001009
1010 /* store the number of vectors reserved for queues */
1011 adapter->num_q_vectors = numvecs;
1012
1013 /* add 1 vector for link status interrupts */
1014 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001015 adapter->msix_entries = kcalloc(numvecs, sizeof(struct msix_entry),
1016 GFP_KERNEL);
1017 if (!adapter->msix_entries)
1018 goto msi_only;
1019
1020 for (i = 0; i < numvecs; i++)
1021 adapter->msix_entries[i].entry = i;
1022
1023 err = pci_enable_msix(adapter->pdev,
1024 adapter->msix_entries,
1025 numvecs);
1026 if (err == 0)
Alexander Duyck34a20e82008-08-26 04:25:13 -07001027 goto out;
Auke Kok9d5c8242008-01-24 02:22:38 -08001028
1029 igb_reset_interrupt_capability(adapter);
1030
1031 /* If we can't do MSI-X, try MSI */
1032msi_only:
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001033#ifdef CONFIG_PCI_IOV
1034 /* disable SR-IOV for non MSI-X configurations */
1035 if (adapter->vf_data) {
1036 struct e1000_hw *hw = &adapter->hw;
1037 /* disable iov and allow time for transactions to clear */
1038 pci_disable_sriov(adapter->pdev);
1039 msleep(500);
1040
1041 kfree(adapter->vf_data);
1042 adapter->vf_data = NULL;
1043 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
1044 msleep(100);
1045 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1046 }
1047#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001048 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001049 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001050 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001051 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001052 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001053 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001054 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001055 adapter->flags |= IGB_FLAG_HAS_MSI;
Alexander Duyck34a20e82008-08-26 04:25:13 -07001056out:
Ben Hutchings21adef32010-09-27 08:28:39 +00001057 /* Notify the stack of the (possibly) reduced queue counts. */
1058 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
1059 return netif_set_real_num_rx_queues(adapter->netdev,
1060 adapter->num_rx_queues);
Auke Kok9d5c8242008-01-24 02:22:38 -08001061}
1062
1063/**
Alexander Duyck047e0032009-10-27 15:49:27 +00001064 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1065 * @adapter: board private structure to initialize
1066 *
1067 * We allocate one q_vector per queue interrupt. If allocation fails we
1068 * return -ENOMEM.
1069 **/
1070static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1071{
1072 struct igb_q_vector *q_vector;
1073 struct e1000_hw *hw = &adapter->hw;
1074 int v_idx;
1075
1076 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
1077 q_vector = kzalloc(sizeof(struct igb_q_vector), GFP_KERNEL);
1078 if (!q_vector)
1079 goto err_out;
1080 q_vector->adapter = adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00001081 q_vector->itr_register = hw->hw_addr + E1000_EITR(0);
1082 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001083 netif_napi_add(adapter->netdev, &q_vector->napi, igb_poll, 64);
1084 adapter->q_vector[v_idx] = q_vector;
1085 }
1086 return 0;
1087
1088err_out:
Nick Nunleyfe0592b2010-02-17 01:05:35 +00001089 igb_free_q_vectors(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001090 return -ENOMEM;
1091}
1092
1093static void igb_map_rx_ring_to_vector(struct igb_adapter *adapter,
1094 int ring_idx, int v_idx)
1095{
Alexander Duyck3025a442010-02-17 01:02:39 +00001096 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001097
Alexander Duyck3025a442010-02-17 01:02:39 +00001098 q_vector->rx_ring = adapter->rx_ring[ring_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001099 q_vector->rx_ring->q_vector = q_vector;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001100 q_vector->itr_val = adapter->rx_itr_setting;
1101 if (q_vector->itr_val && q_vector->itr_val <= 3)
1102 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001103}
1104
1105static void igb_map_tx_ring_to_vector(struct igb_adapter *adapter,
1106 int ring_idx, int v_idx)
1107{
Alexander Duyck3025a442010-02-17 01:02:39 +00001108 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001109
Alexander Duyck3025a442010-02-17 01:02:39 +00001110 q_vector->tx_ring = adapter->tx_ring[ring_idx];
Alexander Duyck047e0032009-10-27 15:49:27 +00001111 q_vector->tx_ring->q_vector = q_vector;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001112 q_vector->itr_val = adapter->tx_itr_setting;
1113 if (q_vector->itr_val && q_vector->itr_val <= 3)
1114 q_vector->itr_val = IGB_START_ITR;
Alexander Duyck047e0032009-10-27 15:49:27 +00001115}
1116
1117/**
1118 * igb_map_ring_to_vector - maps allocated queues to vectors
1119 *
1120 * This function maps the recently allocated queues to vectors.
1121 **/
1122static int igb_map_ring_to_vector(struct igb_adapter *adapter)
1123{
1124 int i;
1125 int v_idx = 0;
1126
1127 if ((adapter->num_q_vectors < adapter->num_rx_queues) ||
1128 (adapter->num_q_vectors < adapter->num_tx_queues))
1129 return -ENOMEM;
1130
1131 if (adapter->num_q_vectors >=
1132 (adapter->num_rx_queues + adapter->num_tx_queues)) {
1133 for (i = 0; i < adapter->num_rx_queues; i++)
1134 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1135 for (i = 0; i < adapter->num_tx_queues; i++)
1136 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1137 } else {
1138 for (i = 0; i < adapter->num_rx_queues; i++) {
1139 if (i < adapter->num_tx_queues)
1140 igb_map_tx_ring_to_vector(adapter, i, v_idx);
1141 igb_map_rx_ring_to_vector(adapter, i, v_idx++);
1142 }
1143 for (; i < adapter->num_tx_queues; i++)
1144 igb_map_tx_ring_to_vector(adapter, i, v_idx++);
1145 }
1146 return 0;
1147}
1148
1149/**
1150 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1151 *
1152 * This function initializes the interrupts and allocates all of the queues.
1153 **/
1154static int igb_init_interrupt_scheme(struct igb_adapter *adapter)
1155{
1156 struct pci_dev *pdev = adapter->pdev;
1157 int err;
1158
Ben Hutchings21adef32010-09-27 08:28:39 +00001159 err = igb_set_interrupt_capability(adapter);
1160 if (err)
1161 return err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001162
1163 err = igb_alloc_q_vectors(adapter);
1164 if (err) {
1165 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1166 goto err_alloc_q_vectors;
1167 }
1168
1169 err = igb_alloc_queues(adapter);
1170 if (err) {
1171 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
1172 goto err_alloc_queues;
1173 }
1174
1175 err = igb_map_ring_to_vector(adapter);
1176 if (err) {
1177 dev_err(&pdev->dev, "Invalid q_vector to ring mapping\n");
1178 goto err_map_queues;
1179 }
1180
1181
1182 return 0;
1183err_map_queues:
1184 igb_free_queues(adapter);
1185err_alloc_queues:
1186 igb_free_q_vectors(adapter);
1187err_alloc_q_vectors:
1188 igb_reset_interrupt_capability(adapter);
1189 return err;
1190}
1191
1192/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001193 * igb_request_irq - initialize interrupts
1194 *
1195 * Attempts to configure interrupts using the best available
1196 * capabilities of the hardware and kernel.
1197 **/
1198static int igb_request_irq(struct igb_adapter *adapter)
1199{
1200 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001201 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001202 int err = 0;
1203
1204 if (adapter->msix_entries) {
1205 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001206 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001207 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001208 /* fall back to MSI */
Alexander Duyck047e0032009-10-27 15:49:27 +00001209 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001210 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001211 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001212 igb_free_all_tx_resources(adapter);
1213 igb_free_all_rx_resources(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001214 adapter->num_tx_queues = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001215 adapter->num_rx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001216 adapter->num_q_vectors = 1;
1217 err = igb_alloc_q_vectors(adapter);
1218 if (err) {
1219 dev_err(&pdev->dev,
1220 "Unable to allocate memory for vectors\n");
1221 goto request_done;
1222 }
1223 err = igb_alloc_queues(adapter);
1224 if (err) {
1225 dev_err(&pdev->dev,
1226 "Unable to allocate memory for queues\n");
1227 igb_free_q_vectors(adapter);
1228 goto request_done;
1229 }
1230 igb_setup_all_tx_resources(adapter);
1231 igb_setup_all_rx_resources(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001232 } else {
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001233 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001234 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001235
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001236 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08001237 err = request_irq(adapter->pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001238 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001239 if (!err)
1240 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001241
Auke Kok9d5c8242008-01-24 02:22:38 -08001242 /* fall back to legacy interrupts */
1243 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001244 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001245 }
1246
Joe Perchesa0607fd2009-11-18 23:29:17 -08001247 err = request_irq(adapter->pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001248 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001249
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001250 if (err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001251 dev_err(&adapter->pdev->dev, "Error %d getting interrupt\n",
1252 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001253
1254request_done:
1255 return err;
1256}
1257
1258static void igb_free_irq(struct igb_adapter *adapter)
1259{
Auke Kok9d5c8242008-01-24 02:22:38 -08001260 if (adapter->msix_entries) {
1261 int vector = 0, i;
1262
Alexander Duyck047e0032009-10-27 15:49:27 +00001263 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001264
Alexander Duyck047e0032009-10-27 15:49:27 +00001265 for (i = 0; i < adapter->num_q_vectors; i++) {
1266 struct igb_q_vector *q_vector = adapter->q_vector[i];
1267 free_irq(adapter->msix_entries[vector++].vector,
1268 q_vector);
1269 }
1270 } else {
1271 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001272 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001273}
1274
1275/**
1276 * igb_irq_disable - Mask off interrupt generation on the NIC
1277 * @adapter: board private structure
1278 **/
1279static void igb_irq_disable(struct igb_adapter *adapter)
1280{
1281 struct e1000_hw *hw = &adapter->hw;
1282
Alexander Duyck25568a52009-10-27 23:49:59 +00001283 /*
1284 * we need to be careful when disabling interrupts. The VFs are also
1285 * mapped into these registers and so clearing the bits can cause
1286 * issues on the VF drivers so we only need to clear what we set
1287 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001288 if (adapter->msix_entries) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001289 u32 regval = rd32(E1000_EIAM);
1290 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1291 wr32(E1000_EIMC, adapter->eims_enable_mask);
1292 regval = rd32(E1000_EIAC);
1293 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001294 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001295
1296 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001297 wr32(E1000_IMC, ~0);
1298 wrfl();
Emil Tantilov81a61852010-08-02 14:40:52 +00001299 if (adapter->msix_entries) {
1300 int i;
1301 for (i = 0; i < adapter->num_q_vectors; i++)
1302 synchronize_irq(adapter->msix_entries[i].vector);
1303 } else {
1304 synchronize_irq(adapter->pdev->irq);
1305 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001306}
1307
1308/**
1309 * igb_irq_enable - Enable default interrupt generation settings
1310 * @adapter: board private structure
1311 **/
1312static void igb_irq_enable(struct igb_adapter *adapter)
1313{
1314 struct e1000_hw *hw = &adapter->hw;
1315
1316 if (adapter->msix_entries) {
Alexander Duyck25568a52009-10-27 23:49:59 +00001317 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001318 u32 regval = rd32(E1000_EIAC);
1319 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1320 regval = rd32(E1000_EIAM);
1321 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001322 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001323 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001324 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001325 ims |= E1000_IMS_VMMB;
1326 }
Alexander Duyck55cac242009-11-19 12:42:21 +00001327 if (adapter->hw.mac.type == e1000_82580)
1328 ims |= E1000_IMS_DRSTA;
1329
Alexander Duyck25568a52009-10-27 23:49:59 +00001330 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001331 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001332 wr32(E1000_IMS, IMS_ENABLE_MASK |
1333 E1000_IMS_DRSTA);
1334 wr32(E1000_IAM, IMS_ENABLE_MASK |
1335 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001336 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001337}
1338
1339static void igb_update_mng_vlan(struct igb_adapter *adapter)
1340{
Alexander Duyck51466232009-10-27 23:47:35 +00001341 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001342 u16 vid = adapter->hw.mng_cookie.vlan_id;
1343 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001344
Alexander Duyck51466232009-10-27 23:47:35 +00001345 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1346 /* add VID to filter table */
1347 igb_vfta_set(hw, vid, true);
1348 adapter->mng_vlan_id = vid;
1349 } else {
1350 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1351 }
1352
1353 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1354 (vid != old_vid) &&
1355 !vlan_group_get_device(adapter->vlgrp, old_vid)) {
1356 /* remove VID from filter table */
1357 igb_vfta_set(hw, old_vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08001358 }
1359}
1360
1361/**
1362 * igb_release_hw_control - release control of the h/w to f/w
1363 * @adapter: address of board private structure
1364 *
1365 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1366 * For ASF and Pass Through versions of f/w this means that the
1367 * driver is no longer loaded.
1368 *
1369 **/
1370static void igb_release_hw_control(struct igb_adapter *adapter)
1371{
1372 struct e1000_hw *hw = &adapter->hw;
1373 u32 ctrl_ext;
1374
1375 /* Let firmware take over control of h/w */
1376 ctrl_ext = rd32(E1000_CTRL_EXT);
1377 wr32(E1000_CTRL_EXT,
1378 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1379}
1380
Auke Kok9d5c8242008-01-24 02:22:38 -08001381/**
1382 * igb_get_hw_control - get control of the h/w from f/w
1383 * @adapter: address of board private structure
1384 *
1385 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1386 * For ASF and Pass Through versions of f/w this means that
1387 * the driver is loaded.
1388 *
1389 **/
1390static void igb_get_hw_control(struct igb_adapter *adapter)
1391{
1392 struct e1000_hw *hw = &adapter->hw;
1393 u32 ctrl_ext;
1394
1395 /* Let firmware know the driver has taken over */
1396 ctrl_ext = rd32(E1000_CTRL_EXT);
1397 wr32(E1000_CTRL_EXT,
1398 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1399}
1400
Auke Kok9d5c8242008-01-24 02:22:38 -08001401/**
1402 * igb_configure - configure the hardware for RX and TX
1403 * @adapter: private board structure
1404 **/
1405static void igb_configure(struct igb_adapter *adapter)
1406{
1407 struct net_device *netdev = adapter->netdev;
1408 int i;
1409
1410 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001411 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001412
1413 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001414
Alexander Duyck85b430b2009-10-27 15:50:29 +00001415 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001416 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001417 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001418
1419 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001420 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001421
1422 igb_rx_fifo_flush_82575(&adapter->hw);
1423
Alexander Duyckc493ea42009-03-20 00:16:50 +00001424 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001425 * at least 1 descriptor unused to make sure
1426 * next_to_use != next_to_clean */
1427 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001428 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckc493ea42009-03-20 00:16:50 +00001429 igb_alloc_rx_buffers_adv(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001430 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001431}
1432
Nick Nunley88a268c2010-02-17 01:01:59 +00001433/**
1434 * igb_power_up_link - Power up the phy/serdes link
1435 * @adapter: address of board private structure
1436 **/
1437void igb_power_up_link(struct igb_adapter *adapter)
1438{
1439 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1440 igb_power_up_phy_copper(&adapter->hw);
1441 else
1442 igb_power_up_serdes_link_82575(&adapter->hw);
1443}
1444
1445/**
1446 * igb_power_down_link - Power down the phy/serdes link
1447 * @adapter: address of board private structure
1448 */
1449static void igb_power_down_link(struct igb_adapter *adapter)
1450{
1451 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1452 igb_power_down_phy_copper_82575(&adapter->hw);
1453 else
1454 igb_shutdown_serdes_link_82575(&adapter->hw);
1455}
Auke Kok9d5c8242008-01-24 02:22:38 -08001456
1457/**
1458 * igb_up - Open the interface and prepare it to handle traffic
1459 * @adapter: board private structure
1460 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001461int igb_up(struct igb_adapter *adapter)
1462{
1463 struct e1000_hw *hw = &adapter->hw;
1464 int i;
1465
1466 /* hardware has been reset, we need to reload some things */
1467 igb_configure(adapter);
1468
1469 clear_bit(__IGB_DOWN, &adapter->state);
1470
Alexander Duyck047e0032009-10-27 15:49:27 +00001471 for (i = 0; i < adapter->num_q_vectors; i++) {
1472 struct igb_q_vector *q_vector = adapter->q_vector[i];
1473 napi_enable(&q_vector->napi);
1474 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001475 if (adapter->msix_entries)
Auke Kok9d5c8242008-01-24 02:22:38 -08001476 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001477 else
1478 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001479
1480 /* Clear any pending interrupts. */
1481 rd32(E1000_ICR);
1482 igb_irq_enable(adapter);
1483
Alexander Duyckd4960302009-10-27 15:53:45 +00001484 /* notify VFs that reset has been completed */
1485 if (adapter->vfs_allocated_count) {
1486 u32 reg_data = rd32(E1000_CTRL_EXT);
1487 reg_data |= E1000_CTRL_EXT_PFRSTD;
1488 wr32(E1000_CTRL_EXT, reg_data);
1489 }
1490
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001491 netif_tx_start_all_queues(adapter->netdev);
1492
Alexander Duyck25568a52009-10-27 23:49:59 +00001493 /* start the watchdog. */
1494 hw->mac.get_link_status = 1;
1495 schedule_work(&adapter->watchdog_task);
1496
Auke Kok9d5c8242008-01-24 02:22:38 -08001497 return 0;
1498}
1499
1500void igb_down(struct igb_adapter *adapter)
1501{
Auke Kok9d5c8242008-01-24 02:22:38 -08001502 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001503 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001504 u32 tctl, rctl;
1505 int i;
1506
1507 /* signal that we're down so the interrupt handler does not
1508 * reschedule our watchdog timer */
1509 set_bit(__IGB_DOWN, &adapter->state);
1510
1511 /* disable receives in the hardware */
1512 rctl = rd32(E1000_RCTL);
1513 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1514 /* flush and sleep below */
1515
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001516 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001517
1518 /* disable transmits in the hardware */
1519 tctl = rd32(E1000_TCTL);
1520 tctl &= ~E1000_TCTL_EN;
1521 wr32(E1000_TCTL, tctl);
1522 /* flush both disables and wait for them to finish */
1523 wrfl();
1524 msleep(10);
1525
Alexander Duyck047e0032009-10-27 15:49:27 +00001526 for (i = 0; i < adapter->num_q_vectors; i++) {
1527 struct igb_q_vector *q_vector = adapter->q_vector[i];
1528 napi_disable(&q_vector->napi);
1529 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001530
Auke Kok9d5c8242008-01-24 02:22:38 -08001531 igb_irq_disable(adapter);
1532
1533 del_timer_sync(&adapter->watchdog_timer);
1534 del_timer_sync(&adapter->phy_info_timer);
1535
Auke Kok9d5c8242008-01-24 02:22:38 -08001536 netif_carrier_off(netdev);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001537
1538 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001539 spin_lock(&adapter->stats64_lock);
1540 igb_update_stats(adapter, &adapter->stats64);
1541 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001542
Auke Kok9d5c8242008-01-24 02:22:38 -08001543 adapter->link_speed = 0;
1544 adapter->link_duplex = 0;
1545
Jeff Kirsher30236822008-06-24 17:01:15 -07001546 if (!pci_channel_offline(adapter->pdev))
1547 igb_reset(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001548 igb_clean_all_tx_rings(adapter);
1549 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001550#ifdef CONFIG_IGB_DCA
1551
1552 /* since we reset the hardware DCA settings were cleared */
1553 igb_setup_dca(adapter);
1554#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001555}
1556
1557void igb_reinit_locked(struct igb_adapter *adapter)
1558{
1559 WARN_ON(in_interrupt());
1560 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
1561 msleep(1);
1562 igb_down(adapter);
1563 igb_up(adapter);
1564 clear_bit(__IGB_RESETTING, &adapter->state);
1565}
1566
1567void igb_reset(struct igb_adapter *adapter)
1568{
Alexander Duyck090b1792009-10-27 23:51:55 +00001569 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001570 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001571 struct e1000_mac_info *mac = &hw->mac;
1572 struct e1000_fc_info *fc = &hw->fc;
Auke Kok9d5c8242008-01-24 02:22:38 -08001573 u32 pba = 0, tx_space, min_tx_space, min_rx_space;
1574 u16 hwm;
1575
1576 /* Repartition Pba for greater than 9k mtu
1577 * To take effect CTRL.RST is required.
1578 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001579 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001580 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00001581 case e1000_82580:
1582 pba = rd32(E1000_RXPBS);
1583 pba = igb_rxpbs_adjust_82580(pba);
1584 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001585 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001586 pba = rd32(E1000_RXPBS);
1587 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001588 break;
1589 case e1000_82575:
1590 default:
1591 pba = E1000_PBA_34K;
1592 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001593 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001594
Alexander Duyck2d064c02008-07-08 15:10:12 -07001595 if ((adapter->max_frame_size > ETH_FRAME_LEN + ETH_FCS_LEN) &&
1596 (mac->type < e1000_82576)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001597 /* adjust PBA for jumbo frames */
1598 wr32(E1000_PBA, pba);
1599
1600 /* To maintain wire speed transmits, the Tx FIFO should be
1601 * large enough to accommodate two full transmit packets,
1602 * rounded up to the next 1KB and expressed in KB. Likewise,
1603 * the Rx FIFO should be large enough to accommodate at least
1604 * one full receive packet and is similarly rounded up and
1605 * expressed in KB. */
1606 pba = rd32(E1000_PBA);
1607 /* upper 16 bits has Tx packet buffer allocation size in KB */
1608 tx_space = pba >> 16;
1609 /* lower 16 bits has Rx packet buffer allocation size in KB */
1610 pba &= 0xffff;
1611 /* the tx fifo also stores 16 bytes of information about the tx
1612 * but don't include ethernet FCS because hardware appends it */
1613 min_tx_space = (adapter->max_frame_size +
Alexander Duyck85e8d002009-02-16 00:00:20 -08001614 sizeof(union e1000_adv_tx_desc) -
Auke Kok9d5c8242008-01-24 02:22:38 -08001615 ETH_FCS_LEN) * 2;
1616 min_tx_space = ALIGN(min_tx_space, 1024);
1617 min_tx_space >>= 10;
1618 /* software strips receive CRC, so leave room for it */
1619 min_rx_space = adapter->max_frame_size;
1620 min_rx_space = ALIGN(min_rx_space, 1024);
1621 min_rx_space >>= 10;
1622
1623 /* If current Tx allocation is less than the min Tx FIFO size,
1624 * and the min Tx FIFO size is less than the current Rx FIFO
1625 * allocation, take space away from current Rx allocation */
1626 if (tx_space < min_tx_space &&
1627 ((min_tx_space - tx_space) < pba)) {
1628 pba = pba - (min_tx_space - tx_space);
1629
1630 /* if short on rx space, rx wins and must trump tx
1631 * adjustment */
1632 if (pba < min_rx_space)
1633 pba = min_rx_space;
1634 }
Alexander Duyck2d064c02008-07-08 15:10:12 -07001635 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001636 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001637
1638 /* flow control settings */
1639 /* The high water mark must be low enough to fit one full frame
1640 * (or the size used for early receive) above it in the Rx FIFO.
1641 * Set it to the lower of:
1642 * - 90% of the Rx FIFO size, or
1643 * - the full Rx FIFO size minus one full frame */
1644 hwm = min(((pba << 10) * 9 / 10),
Alexander Duyck2d064c02008-07-08 15:10:12 -07001645 ((pba << 10) - 2 * adapter->max_frame_size));
Auke Kok9d5c8242008-01-24 02:22:38 -08001646
Alexander Duyckd405ea32009-12-23 13:21:27 +00001647 fc->high_water = hwm & 0xFFF0; /* 16-byte granularity */
1648 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001649 fc->pause_time = 0xFFFF;
1650 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001651 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001652
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001653 /* disable receive for all VFs and wait one second */
1654 if (adapter->vfs_allocated_count) {
1655 int i;
1656 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001657 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001658
1659 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001660 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001661
1662 /* disable transmits and receives */
1663 wr32(E1000_VFRE, 0);
1664 wr32(E1000_VFTE, 0);
1665 }
1666
Auke Kok9d5c8242008-01-24 02:22:38 -08001667 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001668 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001669 wr32(E1000_WUC, 0);
1670
Alexander Duyck330a6d62009-10-27 23:51:35 +00001671 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001672 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001673
Alexander Duyck55cac242009-11-19 12:42:21 +00001674 if (hw->mac.type == e1000_82580) {
1675 u32 reg = rd32(E1000_PCIEMISC);
1676 wr32(E1000_PCIEMISC,
1677 reg & ~E1000_PCIEMISC_LX_DECISION);
1678 }
Nick Nunley88a268c2010-02-17 01:01:59 +00001679 if (!netif_running(adapter->netdev))
1680 igb_power_down_link(adapter);
1681
Auke Kok9d5c8242008-01-24 02:22:38 -08001682 igb_update_mng_vlan(adapter);
1683
1684 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
1685 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
1686
Alexander Duyck330a6d62009-10-27 23:51:35 +00001687 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001688}
1689
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001690static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00001691 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001692 .ndo_stop = igb_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08001693 .ndo_start_xmit = igb_xmit_frame_adv,
Eric Dumazet12dcd862010-10-15 17:27:10 +00001694 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001695 .ndo_set_rx_mode = igb_set_rx_mode,
1696 .ndo_set_multicast_list = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001697 .ndo_set_mac_address = igb_set_mac,
1698 .ndo_change_mtu = igb_change_mtu,
1699 .ndo_do_ioctl = igb_ioctl,
1700 .ndo_tx_timeout = igb_tx_timeout,
1701 .ndo_validate_addr = eth_validate_addr,
1702 .ndo_vlan_rx_register = igb_vlan_rx_register,
1703 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
1704 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00001705 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
1706 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
1707 .ndo_set_vf_tx_rate = igb_ndo_set_vf_bw,
1708 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001709#ifdef CONFIG_NET_POLL_CONTROLLER
1710 .ndo_poll_controller = igb_netpoll,
1711#endif
1712};
1713
Taku Izumi42bfd33a2008-06-20 12:10:30 +09001714/**
Auke Kok9d5c8242008-01-24 02:22:38 -08001715 * igb_probe - Device Initialization Routine
1716 * @pdev: PCI device information struct
1717 * @ent: entry in igb_pci_tbl
1718 *
1719 * Returns 0 on success, negative on failure
1720 *
1721 * igb_probe initializes an adapter identified by a pci_dev structure.
1722 * The OS initialization, configuring of the adapter private structure,
1723 * and a hardware reset occur.
1724 **/
1725static int __devinit igb_probe(struct pci_dev *pdev,
1726 const struct pci_device_id *ent)
1727{
1728 struct net_device *netdev;
1729 struct igb_adapter *adapter;
1730 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00001731 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001732 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00001733 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08001734 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
1735 unsigned long mmio_start, mmio_len;
David S. Miller2d6a5e92009-03-17 15:01:30 -07001736 int err, pci_using_dac;
Auke Kok9d5c8242008-01-24 02:22:38 -08001737 u16 eeprom_apme_mask = IGB_EEPROM_APME;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00001738 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08001739
Andy Gospodarekbded64a2010-07-21 06:40:31 +00001740 /* Catch broken hardware that put the wrong VF device ID in
1741 * the PCIe SR-IOV capability.
1742 */
1743 if (pdev->is_virtfn) {
1744 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
1745 pci_name(pdev), pdev->vendor, pdev->device);
1746 return -EINVAL;
1747 }
1748
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001749 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001750 if (err)
1751 return err;
1752
1753 pci_using_dac = 0;
Alexander Duyck59d71982010-04-27 13:09:25 +00001754 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001755 if (!err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001756 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08001757 if (!err)
1758 pci_using_dac = 1;
1759 } else {
Alexander Duyck59d71982010-04-27 13:09:25 +00001760 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001761 if (err) {
Alexander Duyck59d71982010-04-27 13:09:25 +00001762 err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08001763 if (err) {
1764 dev_err(&pdev->dev, "No usable DMA "
1765 "configuration, aborting\n");
1766 goto err_dma;
1767 }
1768 }
1769 }
1770
Alexander Duyckaed5dec2009-02-06 23:16:04 +00001771 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
1772 IORESOURCE_MEM),
1773 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08001774 if (err)
1775 goto err_pci_reg;
1776
Frans Pop19d5afd2009-10-02 10:04:12 -07001777 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08001778
Auke Kok9d5c8242008-01-24 02:22:38 -08001779 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07001780 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001781
1782 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08001783 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
1784 IGB_ABS_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08001785 if (!netdev)
1786 goto err_alloc_etherdev;
1787
1788 SET_NETDEV_DEV(netdev, &pdev->dev);
1789
1790 pci_set_drvdata(pdev, netdev);
1791 adapter = netdev_priv(netdev);
1792 adapter->netdev = netdev;
1793 adapter->pdev = pdev;
1794 hw = &adapter->hw;
1795 hw->back = adapter;
1796 adapter->msg_enable = NETIF_MSG_DRV | NETIF_MSG_PROBE;
1797
1798 mmio_start = pci_resource_start(pdev, 0);
1799 mmio_len = pci_resource_len(pdev, 0);
1800
1801 err = -EIO;
Alexander Duyck28b07592009-02-06 23:20:31 +00001802 hw->hw_addr = ioremap(mmio_start, mmio_len);
1803 if (!hw->hw_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08001804 goto err_ioremap;
1805
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08001806 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08001807 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001808 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08001809
1810 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
1811
1812 netdev->mem_start = mmio_start;
1813 netdev->mem_end = mmio_start + mmio_len;
1814
Auke Kok9d5c8242008-01-24 02:22:38 -08001815 /* PCI config space info */
1816 hw->vendor_id = pdev->vendor;
1817 hw->device_id = pdev->device;
1818 hw->revision_id = pdev->revision;
1819 hw->subsystem_vendor_id = pdev->subsystem_vendor;
1820 hw->subsystem_device_id = pdev->subsystem_device;
1821
Auke Kok9d5c8242008-01-24 02:22:38 -08001822 /* Copy the default MAC, PHY and NVM function pointers */
1823 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
1824 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
1825 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
1826 /* Initialize skew-specific constants */
1827 err = ei->get_invariants(hw);
1828 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00001829 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08001830
Alexander Duyck450c87c2009-02-06 23:22:11 +00001831 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08001832 err = igb_sw_init(adapter);
1833 if (err)
1834 goto err_sw_init;
1835
1836 igb_get_bus_info_pcie(hw);
1837
1838 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08001839
1840 /* Copper options */
1841 if (hw->phy.media_type == e1000_media_type_copper) {
1842 hw->phy.mdix = AUTO_ALL_MODES;
1843 hw->phy.disable_polarity_correction = false;
1844 hw->phy.ms_type = e1000_ms_hw_default;
1845 }
1846
1847 if (igb_check_reset_block(hw))
1848 dev_info(&pdev->dev,
1849 "PHY reset is blocked due to SOL/IDER session.\n");
1850
1851 netdev->features = NETIF_F_SG |
Alexander Duyck7d8eb292009-02-06 23:18:27 +00001852 NETIF_F_IP_CSUM |
Auke Kok9d5c8242008-01-24 02:22:38 -08001853 NETIF_F_HW_VLAN_TX |
1854 NETIF_F_HW_VLAN_RX |
1855 NETIF_F_HW_VLAN_FILTER;
1856
Alexander Duyck7d8eb292009-02-06 23:18:27 +00001857 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08001858 netdev->features |= NETIF_F_TSO;
Auke Kok9d5c8242008-01-24 02:22:38 -08001859 netdev->features |= NETIF_F_TSO6;
Herbert Xu5c0999b2009-01-19 15:20:57 -08001860 netdev->features |= NETIF_F_GRO;
Alexander Duyckd3352522008-07-08 15:12:13 -07001861
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07001862 netdev->vlan_features |= NETIF_F_TSO;
1863 netdev->vlan_features |= NETIF_F_TSO6;
Alexander Duyck7d8eb292009-02-06 23:18:27 +00001864 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00001865 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07001866 netdev->vlan_features |= NETIF_F_SG;
1867
Yi Zou7b872a52010-09-22 17:57:58 +00001868 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001869 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00001870 netdev->vlan_features |= NETIF_F_HIGHDMA;
1871 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001872
Alexander Duyck5b043fb2009-10-27 23:52:31 +00001873 if (hw->mac.type >= e1000_82576)
Jesse Brandeburgb9473562009-04-27 22:36:13 +00001874 netdev->features |= NETIF_F_SCTP_CSUM;
1875
Alexander Duyck330a6d62009-10-27 23:51:35 +00001876 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001877
1878 /* before reading the NVM, reset the controller to put the device in a
1879 * known good starting state */
1880 hw->mac.ops.reset_hw(hw);
1881
1882 /* make sure the NVM is good */
1883 if (igb_validate_nvm_checksum(hw) < 0) {
1884 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
1885 err = -EIO;
1886 goto err_eeprom;
1887 }
1888
1889 /* copy the MAC address out of the NVM */
1890 if (hw->mac.ops.read_mac_addr(hw))
1891 dev_err(&pdev->dev, "NVM Read Error\n");
1892
1893 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
1894 memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
1895
1896 if (!is_valid_ether_addr(netdev->perm_addr)) {
1897 dev_err(&pdev->dev, "Invalid MAC Address\n");
1898 err = -EIO;
1899 goto err_eeprom;
1900 }
1901
Joe Perchesc061b182010-08-23 18:20:03 +00001902 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Alexander Duyck0e340482009-03-20 00:17:08 +00001903 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00001904 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Alexander Duyck0e340482009-03-20 00:17:08 +00001905 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001906
1907 INIT_WORK(&adapter->reset_task, igb_reset_task);
1908 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
1909
Alexander Duyck450c87c2009-02-06 23:22:11 +00001910 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08001911 adapter->fc_autoneg = true;
1912 hw->mac.autoneg = true;
1913 hw->phy.autoneg_advertised = 0x2f;
1914
Alexander Duyck0cce1192009-07-23 18:10:24 +00001915 hw->fc.requested_mode = e1000_fc_default;
1916 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08001917
Auke Kok9d5c8242008-01-24 02:22:38 -08001918 igb_validate_mdi_setting(hw);
1919
Auke Kok9d5c8242008-01-24 02:22:38 -08001920 /* Initial Wake on LAN setting If APM wake is enabled in the EEPROM,
1921 * enable the ACPI Magic Packet filter
1922 */
1923
Alexander Duycka2cf8b62009-03-13 20:41:17 +00001924 if (hw->bus.func == 0)
Alexander Duyck312c75a2009-02-06 23:17:47 +00001925 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A, 1, &eeprom_data);
Alexander Duyck55cac242009-11-19 12:42:21 +00001926 else if (hw->mac.type == e1000_82580)
1927 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
1928 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
1929 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00001930 else if (hw->bus.func == 1)
1931 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08001932
1933 if (eeprom_data & eeprom_apme_mask)
1934 adapter->eeprom_wol |= E1000_WUFC_MAG;
1935
1936 /* now that we have the eeprom settings, apply the special cases where
1937 * the eeprom may be wrong or the board simply won't support wake on
1938 * lan on a particular port */
1939 switch (pdev->device) {
1940 case E1000_DEV_ID_82575GB_QUAD_COPPER:
1941 adapter->eeprom_wol = 0;
1942 break;
1943 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07001944 case E1000_DEV_ID_82576_FIBER:
1945 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08001946 /* Wake events only supported on port A for dual fiber
1947 * regardless of eeprom setting */
1948 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
1949 adapter->eeprom_wol = 0;
1950 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00001951 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00001952 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00001953 /* if quad port adapter, disable WoL on all but port A */
1954 if (global_quad_port_a != 0)
1955 adapter->eeprom_wol = 0;
1956 else
1957 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
1958 /* Reset for multiple quad port adapters */
1959 if (++global_quad_port_a == 4)
1960 global_quad_port_a = 0;
1961 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08001962 }
1963
1964 /* initialize the wol settings based on the eeprom settings */
1965 adapter->wol = adapter->eeprom_wol;
\"Rafael J. Wysocki\e1b86d82008-11-07 20:30:37 +00001966 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
Auke Kok9d5c8242008-01-24 02:22:38 -08001967
1968 /* reset the hardware with the new settings */
1969 igb_reset(adapter);
1970
1971 /* let the f/w know that the h/w is now under the control of the
1972 * driver. */
1973 igb_get_hw_control(adapter);
1974
Auke Kok9d5c8242008-01-24 02:22:38 -08001975 strcpy(netdev->name, "eth%d");
1976 err = register_netdev(netdev);
1977 if (err)
1978 goto err_register;
1979
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00001980 /* carrier off reporting is important to ethtool even BEFORE open */
1981 netif_carrier_off(netdev);
1982
Jeff Kirsher421e02f2008-10-17 11:08:31 -07001983#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08001984 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001985 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001986 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001987 igb_setup_dca(adapter);
1988 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00001989
Jeb Cramerfe4506b2008-07-08 15:07:55 -07001990#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001991 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
1992 /* print bus type/speed/width info */
Johannes Berg7c510e42008-10-27 17:47:26 -07001993 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001994 netdev->name,
Alexander Duyck559e9c42009-10-27 23:52:50 +00001995 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
Alexander Duyckff846f52010-04-27 01:02:40 +00001996 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
Alexander Duyck559e9c42009-10-27 23:52:50 +00001997 "unknown"),
Alexander Duyck59c3de82009-03-31 20:38:00 +00001998 ((hw->bus.width == e1000_bus_width_pcie_x4) ? "Width x4" :
1999 (hw->bus.width == e1000_bus_width_pcie_x2) ? "Width x2" :
2000 (hw->bus.width == e1000_bus_width_pcie_x1) ? "Width x1" :
2001 "unknown"),
Johannes Berg7c510e42008-10-27 17:47:26 -07002002 netdev->dev_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08002003
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002004 ret_val = igb_read_part_string(hw, part_str, E1000_PBANUM_LENGTH);
2005 if (ret_val)
2006 strcpy(part_str, "Unknown");
2007 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002008 dev_info(&pdev->dev,
2009 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
2010 adapter->msix_entries ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002011 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002012 adapter->num_rx_queues, adapter->num_tx_queues);
2013
Auke Kok9d5c8242008-01-24 02:22:38 -08002014 return 0;
2015
2016err_register:
2017 igb_release_hw_control(adapter);
2018err_eeprom:
2019 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002020 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002021
2022 if (hw->flash_address)
2023 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002024err_sw_init:
Alexander Duyck047e0032009-10-27 15:49:27 +00002025 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002026 iounmap(hw->hw_addr);
2027err_ioremap:
2028 free_netdev(netdev);
2029err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002030 pci_release_selected_regions(pdev,
2031 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002032err_pci_reg:
2033err_dma:
2034 pci_disable_device(pdev);
2035 return err;
2036}
2037
2038/**
2039 * igb_remove - Device Removal Routine
2040 * @pdev: PCI device information struct
2041 *
2042 * igb_remove is called by the PCI subsystem to alert the driver
2043 * that it should release a PCI device. The could be caused by a
2044 * Hot-Plug event, or because the driver is going to be removed from
2045 * memory.
2046 **/
2047static void __devexit igb_remove(struct pci_dev *pdev)
2048{
2049 struct net_device *netdev = pci_get_drvdata(pdev);
2050 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002051 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002052
Tejun Heo760141a2010-12-12 16:45:14 +01002053 /*
2054 * The watchdog timer may be rescheduled, so explicitly
2055 * disable watchdog from being rescheduled.
2056 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002057 set_bit(__IGB_DOWN, &adapter->state);
2058 del_timer_sync(&adapter->watchdog_timer);
2059 del_timer_sync(&adapter->phy_info_timer);
2060
Tejun Heo760141a2010-12-12 16:45:14 +01002061 cancel_work_sync(&adapter->reset_task);
2062 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002063
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002064#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002065 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002066 dev_info(&pdev->dev, "DCA disabled\n");
2067 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002068 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002069 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002070 }
2071#endif
2072
Auke Kok9d5c8242008-01-24 02:22:38 -08002073 /* Release control of h/w to f/w. If f/w is AMT enabled, this
2074 * would have already happened in close and is redundant. */
2075 igb_release_hw_control(adapter);
2076
2077 unregister_netdev(netdev);
2078
Alexander Duyck047e0032009-10-27 15:49:27 +00002079 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002080
Alexander Duyck37680112009-02-19 20:40:30 -08002081#ifdef CONFIG_PCI_IOV
2082 /* reclaim resources allocated to VFs */
2083 if (adapter->vf_data) {
2084 /* disable iov and allow time for transactions to clear */
2085 pci_disable_sriov(pdev);
2086 msleep(500);
2087
2088 kfree(adapter->vf_data);
2089 adapter->vf_data = NULL;
2090 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
2091 msleep(100);
2092 dev_info(&pdev->dev, "IOV Disabled\n");
2093 }
2094#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002095
Alexander Duyck28b07592009-02-06 23:20:31 +00002096 iounmap(hw->hw_addr);
2097 if (hw->flash_address)
2098 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002099 pci_release_selected_regions(pdev,
2100 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002101
2102 free_netdev(netdev);
2103
Frans Pop19d5afd2009-10-02 10:04:12 -07002104 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002105
Auke Kok9d5c8242008-01-24 02:22:38 -08002106 pci_disable_device(pdev);
2107}
2108
2109/**
Alexander Duycka6b623e2009-10-27 23:47:53 +00002110 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2111 * @adapter: board private structure to initialize
2112 *
2113 * This function initializes the vf specific data storage and then attempts to
2114 * allocate the VFs. The reason for ordering it this way is because it is much
2115 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2116 * the memory for the VFs.
2117 **/
2118static void __devinit igb_probe_vfs(struct igb_adapter * adapter)
2119{
2120#ifdef CONFIG_PCI_IOV
2121 struct pci_dev *pdev = adapter->pdev;
2122
Alexander Duycka6b623e2009-10-27 23:47:53 +00002123 if (adapter->vfs_allocated_count) {
2124 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2125 sizeof(struct vf_data_storage),
2126 GFP_KERNEL);
2127 /* if allocation failed then we do not support SR-IOV */
2128 if (!adapter->vf_data) {
2129 adapter->vfs_allocated_count = 0;
2130 dev_err(&pdev->dev, "Unable to allocate memory for VF "
2131 "Data Storage\n");
2132 }
2133 }
2134
2135 if (pci_enable_sriov(pdev, adapter->vfs_allocated_count)) {
2136 kfree(adapter->vf_data);
2137 adapter->vf_data = NULL;
2138#endif /* CONFIG_PCI_IOV */
2139 adapter->vfs_allocated_count = 0;
2140#ifdef CONFIG_PCI_IOV
2141 } else {
2142 unsigned char mac_addr[ETH_ALEN];
2143 int i;
2144 dev_info(&pdev->dev, "%d vfs allocated\n",
2145 adapter->vfs_allocated_count);
2146 for (i = 0; i < adapter->vfs_allocated_count; i++) {
2147 random_ether_addr(mac_addr);
2148 igb_set_vf_mac(adapter, i, mac_addr);
2149 }
2150 }
2151#endif /* CONFIG_PCI_IOV */
2152}
2153
Alexander Duyck115f4592009-11-12 18:37:00 +00002154
2155/**
2156 * igb_init_hw_timer - Initialize hardware timer used with IEEE 1588 timestamp
2157 * @adapter: board private structure to initialize
2158 *
2159 * igb_init_hw_timer initializes the function pointer and values for the hw
2160 * timer found in hardware.
2161 **/
2162static void igb_init_hw_timer(struct igb_adapter *adapter)
2163{
2164 struct e1000_hw *hw = &adapter->hw;
2165
2166 switch (hw->mac.type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00002167 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00002168 case e1000_82580:
2169 memset(&adapter->cycles, 0, sizeof(adapter->cycles));
2170 adapter->cycles.read = igb_read_clock;
2171 adapter->cycles.mask = CLOCKSOURCE_MASK(64);
2172 adapter->cycles.mult = 1;
2173 /*
2174 * The 82580 timesync updates the system timer every 8ns by 8ns
2175 * and the value cannot be shifted. Instead we need to shift
2176 * the registers to generate a 64bit timer value. As a result
2177 * SYSTIMR/L/H, TXSTMPL/H, RXSTMPL/H all have to be shifted by
2178 * 24 in order to generate a larger value for synchronization.
2179 */
2180 adapter->cycles.shift = IGB_82580_TSYNC_SHIFT;
2181 /* disable system timer temporarily by setting bit 31 */
2182 wr32(E1000_TSAUXC, 0x80000000);
2183 wrfl();
2184
2185 /* Set registers so that rollover occurs soon to test this. */
2186 wr32(E1000_SYSTIMR, 0x00000000);
2187 wr32(E1000_SYSTIML, 0x80000000);
2188 wr32(E1000_SYSTIMH, 0x000000FF);
2189 wrfl();
2190
2191 /* enable system timer by clearing bit 31 */
2192 wr32(E1000_TSAUXC, 0x0);
2193 wrfl();
2194
2195 timecounter_init(&adapter->clock,
2196 &adapter->cycles,
2197 ktime_to_ns(ktime_get_real()));
2198 /*
2199 * Synchronize our NIC clock against system wall clock. NIC
2200 * time stamp reading requires ~3us per sample, each sample
2201 * was pretty stable even under load => only require 10
2202 * samples for each offset comparison.
2203 */
2204 memset(&adapter->compare, 0, sizeof(adapter->compare));
2205 adapter->compare.source = &adapter->clock;
2206 adapter->compare.target = ktime_get_real;
2207 adapter->compare.num_samples = 10;
2208 timecompare_update(&adapter->compare, 0);
2209 break;
Alexander Duyck115f4592009-11-12 18:37:00 +00002210 case e1000_82576:
2211 /*
2212 * Initialize hardware timer: we keep it running just in case
2213 * that some program needs it later on.
2214 */
2215 memset(&adapter->cycles, 0, sizeof(adapter->cycles));
2216 adapter->cycles.read = igb_read_clock;
2217 adapter->cycles.mask = CLOCKSOURCE_MASK(64);
2218 adapter->cycles.mult = 1;
2219 /**
2220 * Scale the NIC clock cycle by a large factor so that
2221 * relatively small clock corrections can be added or
2222 * substracted at each clock tick. The drawbacks of a large
2223 * factor are a) that the clock register overflows more quickly
2224 * (not such a big deal) and b) that the increment per tick has
2225 * to fit into 24 bits. As a result we need to use a shift of
2226 * 19 so we can fit a value of 16 into the TIMINCA register.
2227 */
2228 adapter->cycles.shift = IGB_82576_TSYNC_SHIFT;
2229 wr32(E1000_TIMINCA,
2230 (1 << E1000_TIMINCA_16NS_SHIFT) |
2231 (16 << IGB_82576_TSYNC_SHIFT));
2232
2233 /* Set registers so that rollover occurs soon to test this. */
2234 wr32(E1000_SYSTIML, 0x00000000);
2235 wr32(E1000_SYSTIMH, 0xFF800000);
2236 wrfl();
2237
2238 timecounter_init(&adapter->clock,
2239 &adapter->cycles,
2240 ktime_to_ns(ktime_get_real()));
2241 /*
2242 * Synchronize our NIC clock against system wall clock. NIC
2243 * time stamp reading requires ~3us per sample, each sample
2244 * was pretty stable even under load => only require 10
2245 * samples for each offset comparison.
2246 */
2247 memset(&adapter->compare, 0, sizeof(adapter->compare));
2248 adapter->compare.source = &adapter->clock;
2249 adapter->compare.target = ktime_get_real;
2250 adapter->compare.num_samples = 10;
2251 timecompare_update(&adapter->compare, 0);
2252 break;
2253 case e1000_82575:
2254 /* 82575 does not support timesync */
2255 default:
2256 break;
2257 }
2258
2259}
2260
Alexander Duycka6b623e2009-10-27 23:47:53 +00002261/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002262 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2263 * @adapter: board private structure to initialize
2264 *
2265 * igb_sw_init initializes the Adapter private data structure.
2266 * Fields are initialized based on PCI device information and
2267 * OS network device settings (MTU size).
2268 **/
2269static int __devinit igb_sw_init(struct igb_adapter *adapter)
2270{
2271 struct e1000_hw *hw = &adapter->hw;
2272 struct net_device *netdev = adapter->netdev;
2273 struct pci_dev *pdev = adapter->pdev;
2274
2275 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
2276
Alexander Duyck68fd9912008-11-20 00:48:10 -08002277 adapter->tx_ring_count = IGB_DEFAULT_TXD;
2278 adapter->rx_ring_count = IGB_DEFAULT_RXD;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00002279 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
2280 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
2281
Auke Kok9d5c8242008-01-24 02:22:38 -08002282 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
2283 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
2284
Eric Dumazet12dcd862010-10-15 17:27:10 +00002285 spin_lock_init(&adapter->stats64_lock);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002286#ifdef CONFIG_PCI_IOV
2287 if (hw->mac.type == e1000_82576)
Emil Tantilovc0f22762010-07-01 13:38:40 +00002288 adapter->vfs_allocated_count = (max_vfs > 7) ? 7 : max_vfs;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002289
2290#endif /* CONFIG_PCI_IOV */
Alexander Duycka99955f2009-11-12 18:37:19 +00002291 adapter->rss_queues = min_t(u32, IGB_MAX_RX_QUEUES, num_online_cpus());
2292
2293 /*
2294 * if rss_queues > 4 or vfs are going to be allocated with rss_queues
2295 * then we should combine the queues into a queue pair in order to
2296 * conserve interrupts due to limited supply
2297 */
2298 if ((adapter->rss_queues > 4) ||
2299 ((adapter->rss_queues > 1) && (adapter->vfs_allocated_count > 6)))
2300 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
2301
Alexander Duycka6b623e2009-10-27 23:47:53 +00002302 /* This call may decrease the number of queues */
Alexander Duyck047e0032009-10-27 15:49:27 +00002303 if (igb_init_interrupt_scheme(adapter)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002304 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
2305 return -ENOMEM;
2306 }
2307
Alexander Duyck115f4592009-11-12 18:37:00 +00002308 igb_init_hw_timer(adapter);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002309 igb_probe_vfs(adapter);
2310
Auke Kok9d5c8242008-01-24 02:22:38 -08002311 /* Explicitly disable IRQ since the NIC can be in any state. */
2312 igb_irq_disable(adapter);
2313
2314 set_bit(__IGB_DOWN, &adapter->state);
2315 return 0;
2316}
2317
2318/**
2319 * igb_open - Called when a network interface is made active
2320 * @netdev: network interface device structure
2321 *
2322 * Returns 0 on success, negative value on failure
2323 *
2324 * The open entry point is called when a network interface is made
2325 * active by the system (IFF_UP). At this point all resources needed
2326 * for transmit and receive operations are allocated, the interrupt
2327 * handler is registered with the OS, the watchdog timer is started,
2328 * and the stack is notified that the interface is ready.
2329 **/
2330static int igb_open(struct net_device *netdev)
2331{
2332 struct igb_adapter *adapter = netdev_priv(netdev);
2333 struct e1000_hw *hw = &adapter->hw;
2334 int err;
2335 int i;
2336
2337 /* disallow open during test */
2338 if (test_bit(__IGB_TESTING, &adapter->state))
2339 return -EBUSY;
2340
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002341 netif_carrier_off(netdev);
2342
Auke Kok9d5c8242008-01-24 02:22:38 -08002343 /* allocate transmit descriptors */
2344 err = igb_setup_all_tx_resources(adapter);
2345 if (err)
2346 goto err_setup_tx;
2347
2348 /* allocate receive descriptors */
2349 err = igb_setup_all_rx_resources(adapter);
2350 if (err)
2351 goto err_setup_rx;
2352
Nick Nunley88a268c2010-02-17 01:01:59 +00002353 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002354
Auke Kok9d5c8242008-01-24 02:22:38 -08002355 /* before we allocate an interrupt, we must be ready to handle it.
2356 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
2357 * as soon as we call pci_request_irq, so we have to setup our
2358 * clean_rx handler before we do so. */
2359 igb_configure(adapter);
2360
2361 err = igb_request_irq(adapter);
2362 if (err)
2363 goto err_req_irq;
2364
2365 /* From here on the code is the same as igb_up() */
2366 clear_bit(__IGB_DOWN, &adapter->state);
2367
Alexander Duyck047e0032009-10-27 15:49:27 +00002368 for (i = 0; i < adapter->num_q_vectors; i++) {
2369 struct igb_q_vector *q_vector = adapter->q_vector[i];
2370 napi_enable(&q_vector->napi);
2371 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002372
2373 /* Clear any pending interrupts. */
2374 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07002375
2376 igb_irq_enable(adapter);
2377
Alexander Duyckd4960302009-10-27 15:53:45 +00002378 /* notify VFs that reset has been completed */
2379 if (adapter->vfs_allocated_count) {
2380 u32 reg_data = rd32(E1000_CTRL_EXT);
2381 reg_data |= E1000_CTRL_EXT_PFRSTD;
2382 wr32(E1000_CTRL_EXT, reg_data);
2383 }
2384
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07002385 netif_tx_start_all_queues(netdev);
2386
Alexander Duyck25568a52009-10-27 23:49:59 +00002387 /* start the watchdog. */
2388 hw->mac.get_link_status = 1;
2389 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002390
2391 return 0;
2392
2393err_req_irq:
2394 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00002395 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002396 igb_free_all_rx_resources(adapter);
2397err_setup_rx:
2398 igb_free_all_tx_resources(adapter);
2399err_setup_tx:
2400 igb_reset(adapter);
2401
2402 return err;
2403}
2404
2405/**
2406 * igb_close - Disables a network interface
2407 * @netdev: network interface device structure
2408 *
2409 * Returns 0, this is not allowed to fail
2410 *
2411 * The close entry point is called when an interface is de-activated
2412 * by the OS. The hardware is still under the driver's control, but
2413 * needs to be disabled. A global MAC reset is issued to stop the
2414 * hardware, and all transmit and receive resources are freed.
2415 **/
2416static int igb_close(struct net_device *netdev)
2417{
2418 struct igb_adapter *adapter = netdev_priv(netdev);
2419
2420 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
2421 igb_down(adapter);
2422
2423 igb_free_irq(adapter);
2424
2425 igb_free_all_tx_resources(adapter);
2426 igb_free_all_rx_resources(adapter);
2427
Auke Kok9d5c8242008-01-24 02:22:38 -08002428 return 0;
2429}
2430
2431/**
2432 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002433 * @tx_ring: tx descriptor ring (for a specific queue) to setup
2434 *
2435 * Return 0 on success, negative on failure
2436 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002437int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002438{
Alexander Duyck59d71982010-04-27 13:09:25 +00002439 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002440 int size;
2441
2442 size = sizeof(struct igb_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002443 tx_ring->buffer_info = vzalloc(size);
Auke Kok9d5c8242008-01-24 02:22:38 -08002444 if (!tx_ring->buffer_info)
2445 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002446
2447 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08002448 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08002449 tx_ring->size = ALIGN(tx_ring->size, 4096);
2450
Alexander Duyck59d71982010-04-27 13:09:25 +00002451 tx_ring->desc = dma_alloc_coherent(dev,
2452 tx_ring->size,
2453 &tx_ring->dma,
2454 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002455
2456 if (!tx_ring->desc)
2457 goto err;
2458
Auke Kok9d5c8242008-01-24 02:22:38 -08002459 tx_ring->next_to_use = 0;
2460 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002461 return 0;
2462
2463err:
2464 vfree(tx_ring->buffer_info);
Alexander Duyck59d71982010-04-27 13:09:25 +00002465 dev_err(dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002466 "Unable to allocate memory for the transmit descriptor ring\n");
2467 return -ENOMEM;
2468}
2469
2470/**
2471 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
2472 * (Descriptors) for all queues
2473 * @adapter: board private structure
2474 *
2475 * Return 0 on success, negative on failure
2476 **/
2477static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
2478{
Alexander Duyck439705e2009-10-27 23:49:20 +00002479 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002480 int i, err = 0;
2481
2482 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002483 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002484 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002485 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002486 "Allocation for Tx Queue %u failed\n", i);
2487 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002488 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002489 break;
2490 }
2491 }
2492
Alexander Duycka99955f2009-11-12 18:37:19 +00002493 for (i = 0; i < IGB_ABS_MAX_TX_QUEUES; i++) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002494 int r_idx = i % adapter->num_tx_queues;
Alexander Duyck3025a442010-02-17 01:02:39 +00002495 adapter->multi_tx_table[i] = adapter->tx_ring[r_idx];
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00002496 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002497 return err;
2498}
2499
2500/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002501 * igb_setup_tctl - configure the transmit control registers
2502 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08002503 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002504void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002505{
Auke Kok9d5c8242008-01-24 02:22:38 -08002506 struct e1000_hw *hw = &adapter->hw;
2507 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002508
Alexander Duyck85b430b2009-10-27 15:50:29 +00002509 /* disable queue 0 which is enabled by default on 82575 and 82576 */
2510 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002511
2512 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08002513 tctl = rd32(E1000_TCTL);
2514 tctl &= ~E1000_TCTL_CT;
2515 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
2516 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
2517
2518 igb_config_collision_dist(hw);
2519
Auke Kok9d5c8242008-01-24 02:22:38 -08002520 /* Enable transmits */
2521 tctl |= E1000_TCTL_EN;
2522
2523 wr32(E1000_TCTL, tctl);
2524}
2525
2526/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002527 * igb_configure_tx_ring - Configure transmit ring after Reset
2528 * @adapter: board private structure
2529 * @ring: tx ring to configure
2530 *
2531 * Configure a transmit ring after a reset.
2532 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002533void igb_configure_tx_ring(struct igb_adapter *adapter,
2534 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002535{
2536 struct e1000_hw *hw = &adapter->hw;
2537 u32 txdctl;
2538 u64 tdba = ring->dma;
2539 int reg_idx = ring->reg_idx;
2540
2541 /* disable the queue */
2542 txdctl = rd32(E1000_TXDCTL(reg_idx));
2543 wr32(E1000_TXDCTL(reg_idx),
2544 txdctl & ~E1000_TXDCTL_QUEUE_ENABLE);
2545 wrfl();
2546 mdelay(10);
2547
2548 wr32(E1000_TDLEN(reg_idx),
2549 ring->count * sizeof(union e1000_adv_tx_desc));
2550 wr32(E1000_TDBAL(reg_idx),
2551 tdba & 0x00000000ffffffffULL);
2552 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
2553
Alexander Duyckfce99e32009-10-27 15:51:27 +00002554 ring->head = hw->hw_addr + E1000_TDH(reg_idx);
2555 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
2556 writel(0, ring->head);
2557 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002558
2559 txdctl |= IGB_TX_PTHRESH;
2560 txdctl |= IGB_TX_HTHRESH << 8;
2561 txdctl |= IGB_TX_WTHRESH << 16;
2562
2563 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
2564 wr32(E1000_TXDCTL(reg_idx), txdctl);
2565}
2566
2567/**
2568 * igb_configure_tx - Configure transmit Unit after Reset
2569 * @adapter: board private structure
2570 *
2571 * Configure the Tx unit of the MAC after a reset.
2572 **/
2573static void igb_configure_tx(struct igb_adapter *adapter)
2574{
2575 int i;
2576
2577 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00002578 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002579}
2580
2581/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002582 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
Auke Kok9d5c8242008-01-24 02:22:38 -08002583 * @rx_ring: rx descriptor ring (for a specific queue) to setup
2584 *
2585 * Returns 0 on success, negative on failure
2586 **/
Alexander Duyck80785292009-10-27 15:51:47 +00002587int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002588{
Alexander Duyck59d71982010-04-27 13:09:25 +00002589 struct device *dev = rx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002590 int size, desc_len;
2591
2592 size = sizeof(struct igb_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00002593 rx_ring->buffer_info = vzalloc(size);
Auke Kok9d5c8242008-01-24 02:22:38 -08002594 if (!rx_ring->buffer_info)
2595 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08002596
2597 desc_len = sizeof(union e1000_adv_rx_desc);
2598
2599 /* Round up to nearest 4K */
2600 rx_ring->size = rx_ring->count * desc_len;
2601 rx_ring->size = ALIGN(rx_ring->size, 4096);
2602
Alexander Duyck59d71982010-04-27 13:09:25 +00002603 rx_ring->desc = dma_alloc_coherent(dev,
2604 rx_ring->size,
2605 &rx_ring->dma,
2606 GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08002607
2608 if (!rx_ring->desc)
2609 goto err;
2610
2611 rx_ring->next_to_clean = 0;
2612 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08002613
Auke Kok9d5c8242008-01-24 02:22:38 -08002614 return 0;
2615
2616err:
2617 vfree(rx_ring->buffer_info);
Alexander Duyck439705e2009-10-27 23:49:20 +00002618 rx_ring->buffer_info = NULL;
Alexander Duyck59d71982010-04-27 13:09:25 +00002619 dev_err(dev, "Unable to allocate memory for the receive descriptor"
2620 " ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08002621 return -ENOMEM;
2622}
2623
2624/**
2625 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
2626 * (Descriptors) for all queues
2627 * @adapter: board private structure
2628 *
2629 * Return 0 on success, negative on failure
2630 **/
2631static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
2632{
Alexander Duyck439705e2009-10-27 23:49:20 +00002633 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08002634 int i, err = 0;
2635
2636 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00002637 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002638 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00002639 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08002640 "Allocation for Rx Queue %u failed\n", i);
2641 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00002642 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002643 break;
2644 }
2645 }
2646
2647 return err;
2648}
2649
2650/**
Alexander Duyck06cf2662009-10-27 15:53:25 +00002651 * igb_setup_mrqc - configure the multiple receive queue control registers
2652 * @adapter: Board private structure
2653 **/
2654static void igb_setup_mrqc(struct igb_adapter *adapter)
2655{
2656 struct e1000_hw *hw = &adapter->hw;
2657 u32 mrqc, rxcsum;
2658 u32 j, num_rx_queues, shift = 0, shift2 = 0;
2659 union e1000_reta {
2660 u32 dword;
2661 u8 bytes[4];
2662 } reta;
2663 static const u8 rsshash[40] = {
2664 0x6d, 0x5a, 0x56, 0xda, 0x25, 0x5b, 0x0e, 0xc2, 0x41, 0x67,
2665 0x25, 0x3d, 0x43, 0xa3, 0x8f, 0xb0, 0xd0, 0xca, 0x2b, 0xcb,
2666 0xae, 0x7b, 0x30, 0xb4, 0x77, 0xcb, 0x2d, 0xa3, 0x80, 0x30,
2667 0xf2, 0x0c, 0x6a, 0x42, 0xb7, 0x3b, 0xbe, 0xac, 0x01, 0xfa };
2668
2669 /* Fill out hash function seeds */
2670 for (j = 0; j < 10; j++) {
2671 u32 rsskey = rsshash[(j * 4)];
2672 rsskey |= rsshash[(j * 4) + 1] << 8;
2673 rsskey |= rsshash[(j * 4) + 2] << 16;
2674 rsskey |= rsshash[(j * 4) + 3] << 24;
2675 array_wr32(E1000_RSSRK(0), j, rsskey);
2676 }
2677
Alexander Duycka99955f2009-11-12 18:37:19 +00002678 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002679
2680 if (adapter->vfs_allocated_count) {
2681 /* 82575 and 82576 supports 2 RSS queues for VMDq */
2682 switch (hw->mac.type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00002683 case e1000_i350:
Alexander Duyck55cac242009-11-19 12:42:21 +00002684 case e1000_82580:
2685 num_rx_queues = 1;
2686 shift = 0;
2687 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002688 case e1000_82576:
2689 shift = 3;
2690 num_rx_queues = 2;
2691 break;
2692 case e1000_82575:
2693 shift = 2;
2694 shift2 = 6;
2695 default:
2696 break;
2697 }
2698 } else {
2699 if (hw->mac.type == e1000_82575)
2700 shift = 6;
2701 }
2702
2703 for (j = 0; j < (32 * 4); j++) {
2704 reta.bytes[j & 3] = (j % num_rx_queues) << shift;
2705 if (shift2)
2706 reta.bytes[j & 3] |= num_rx_queues << shift2;
2707 if ((j & 3) == 3)
2708 wr32(E1000_RETA(j >> 2), reta.dword);
2709 }
2710
2711 /*
2712 * Disable raw packet checksumming so that RSS hash is placed in
2713 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
2714 * offloads as they are enabled by default
2715 */
2716 rxcsum = rd32(E1000_RXCSUM);
2717 rxcsum |= E1000_RXCSUM_PCSD;
2718
2719 if (adapter->hw.mac.type >= e1000_82576)
2720 /* Enable Receive Checksum Offload for SCTP */
2721 rxcsum |= E1000_RXCSUM_CRCOFL;
2722
2723 /* Don't need to set TUOFL or IPOFL, they default to 1 */
2724 wr32(E1000_RXCSUM, rxcsum);
2725
2726 /* If VMDq is enabled then we set the appropriate mode for that, else
2727 * we default to RSS so that an RSS hash is calculated per packet even
2728 * if we are only using one queue */
2729 if (adapter->vfs_allocated_count) {
2730 if (hw->mac.type > e1000_82575) {
2731 /* Set the default pool for the PF's first queue */
2732 u32 vtctl = rd32(E1000_VT_CTL);
2733 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
2734 E1000_VT_CTL_DISABLE_DEF_POOL);
2735 vtctl |= adapter->vfs_allocated_count <<
2736 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
2737 wr32(E1000_VT_CTL, vtctl);
2738 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002739 if (adapter->rss_queues > 1)
Alexander Duyck06cf2662009-10-27 15:53:25 +00002740 mrqc = E1000_MRQC_ENABLE_VMDQ_RSS_2Q;
2741 else
2742 mrqc = E1000_MRQC_ENABLE_VMDQ;
2743 } else {
2744 mrqc = E1000_MRQC_ENABLE_RSS_4Q;
2745 }
2746 igb_vmm_control(adapter);
2747
Alexander Duyck4478a9c2010-07-01 20:01:05 +00002748 /*
2749 * Generate RSS hash based on TCP port numbers and/or
2750 * IPv4/v6 src and dst addresses since UDP cannot be
2751 * hashed reliably due to IP fragmentation
2752 */
2753 mrqc |= E1000_MRQC_RSS_FIELD_IPV4 |
2754 E1000_MRQC_RSS_FIELD_IPV4_TCP |
2755 E1000_MRQC_RSS_FIELD_IPV6 |
2756 E1000_MRQC_RSS_FIELD_IPV6_TCP |
2757 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00002758
2759 wr32(E1000_MRQC, mrqc);
2760}
2761
2762/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002763 * igb_setup_rctl - configure the receive control registers
2764 * @adapter: Board private structure
2765 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002766void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002767{
2768 struct e1000_hw *hw = &adapter->hw;
2769 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08002770
2771 rctl = rd32(E1000_RCTL);
2772
2773 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08002774 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08002775
Alexander Duyck69d728b2008-11-25 01:04:03 -08002776 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00002777 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08002778
Auke Kok87cb7e82008-07-08 15:08:29 -07002779 /*
2780 * enable stripping of CRC. It's unlikely this will break BMC
2781 * redirection as it did with e1000. Newer features require
2782 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00002783 */
Auke Kok87cb7e82008-07-08 15:08:29 -07002784 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08002785
Alexander Duyck559e9c42009-10-27 23:52:50 +00002786 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08002787 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08002788
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00002789 /* enable LPE to prevent packets larger than max_frame_size */
2790 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08002791
Alexander Duyck952f72a2009-10-27 15:51:07 +00002792 /* disable queue 0 to prevent tail write w/o re-config */
2793 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002794
Alexander Duycke1739522009-02-19 20:39:44 -08002795 /* Attention!!! For SR-IOV PF driver operations you must enable
2796 * queue drop for all VF and PF queues to prevent head of line blocking
2797 * if an un-trusted VF does not provide descriptors to hardware.
2798 */
2799 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08002800 /* set all queue drop enable bits */
2801 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08002802 }
2803
Auke Kok9d5c8242008-01-24 02:22:38 -08002804 wr32(E1000_RCTL, rctl);
2805}
2806
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002807static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
2808 int vfn)
2809{
2810 struct e1000_hw *hw = &adapter->hw;
2811 u32 vmolr;
2812
2813 /* if it isn't the PF check to see if VFs are enabled and
2814 * increase the size to support vlan tags */
2815 if (vfn < adapter->vfs_allocated_count &&
2816 adapter->vf_data[vfn].vlans_enabled)
2817 size += VLAN_TAG_SIZE;
2818
2819 vmolr = rd32(E1000_VMOLR(vfn));
2820 vmolr &= ~E1000_VMOLR_RLPML_MASK;
2821 vmolr |= size | E1000_VMOLR_LPE;
2822 wr32(E1000_VMOLR(vfn), vmolr);
2823
2824 return 0;
2825}
2826
Auke Kok9d5c8242008-01-24 02:22:38 -08002827/**
Alexander Duycke1739522009-02-19 20:39:44 -08002828 * igb_rlpml_set - set maximum receive packet size
2829 * @adapter: board private structure
2830 *
2831 * Configure maximum receivable packet size.
2832 **/
2833static void igb_rlpml_set(struct igb_adapter *adapter)
2834{
2835 u32 max_frame_size = adapter->max_frame_size;
2836 struct e1000_hw *hw = &adapter->hw;
2837 u16 pf_id = adapter->vfs_allocated_count;
2838
2839 if (adapter->vlgrp)
2840 max_frame_size += VLAN_TAG_SIZE;
2841
2842 /* if vfs are enabled we set RLPML to the largest possible request
2843 * size and set the VMOLR RLPML to the size we need */
2844 if (pf_id) {
2845 igb_set_vf_rlpml(adapter, max_frame_size, pf_id);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002846 max_frame_size = MAX_JUMBO_FRAME_SIZE;
Alexander Duycke1739522009-02-19 20:39:44 -08002847 }
2848
2849 wr32(E1000_RLPML, max_frame_size);
2850}
2851
Williams, Mitch A8151d292010-02-10 01:44:24 +00002852static inline void igb_set_vmolr(struct igb_adapter *adapter,
2853 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002854{
2855 struct e1000_hw *hw = &adapter->hw;
2856 u32 vmolr;
2857
2858 /*
2859 * This register exists only on 82576 and newer so if we are older then
2860 * we should exit and do nothing
2861 */
2862 if (hw->mac.type < e1000_82576)
2863 return;
2864
2865 vmolr = rd32(E1000_VMOLR(vfn));
Williams, Mitch A8151d292010-02-10 01:44:24 +00002866 vmolr |= E1000_VMOLR_STRVLAN; /* Strip vlan tags */
2867 if (aupe)
2868 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
2869 else
2870 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002871
2872 /* clear all bits that might not be set */
2873 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
2874
Alexander Duycka99955f2009-11-12 18:37:19 +00002875 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002876 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
2877 /*
2878 * for VMDq only allow the VFs and pool 0 to accept broadcast and
2879 * multicast packets
2880 */
2881 if (vfn <= adapter->vfs_allocated_count)
2882 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
2883
2884 wr32(E1000_VMOLR(vfn), vmolr);
2885}
2886
Alexander Duycke1739522009-02-19 20:39:44 -08002887/**
Alexander Duyck85b430b2009-10-27 15:50:29 +00002888 * igb_configure_rx_ring - Configure a receive ring after Reset
2889 * @adapter: board private structure
2890 * @ring: receive ring to be configured
2891 *
2892 * Configure the Rx unit of the MAC after a reset.
2893 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00002894void igb_configure_rx_ring(struct igb_adapter *adapter,
2895 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00002896{
2897 struct e1000_hw *hw = &adapter->hw;
2898 u64 rdba = ring->dma;
2899 int reg_idx = ring->reg_idx;
Alexander Duyck952f72a2009-10-27 15:51:07 +00002900 u32 srrctl, rxdctl;
Alexander Duyck85b430b2009-10-27 15:50:29 +00002901
2902 /* disable the queue */
2903 rxdctl = rd32(E1000_RXDCTL(reg_idx));
2904 wr32(E1000_RXDCTL(reg_idx),
2905 rxdctl & ~E1000_RXDCTL_QUEUE_ENABLE);
2906
2907 /* Set DMA base address registers */
2908 wr32(E1000_RDBAL(reg_idx),
2909 rdba & 0x00000000ffffffffULL);
2910 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
2911 wr32(E1000_RDLEN(reg_idx),
2912 ring->count * sizeof(union e1000_adv_rx_desc));
2913
2914 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00002915 ring->head = hw->hw_addr + E1000_RDH(reg_idx);
2916 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
2917 writel(0, ring->head);
2918 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00002919
Alexander Duyck952f72a2009-10-27 15:51:07 +00002920 /* set descriptor configuration */
Alexander Duyck4c844852009-10-27 15:52:07 +00002921 if (ring->rx_buffer_len < IGB_RXBUFFER_1024) {
2922 srrctl = ALIGN(ring->rx_buffer_len, 64) <<
Alexander Duyck952f72a2009-10-27 15:51:07 +00002923 E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
2924#if (PAGE_SIZE / 2) > IGB_RXBUFFER_16384
2925 srrctl |= IGB_RXBUFFER_16384 >>
2926 E1000_SRRCTL_BSIZEPKT_SHIFT;
2927#else
2928 srrctl |= (PAGE_SIZE / 2) >>
2929 E1000_SRRCTL_BSIZEPKT_SHIFT;
2930#endif
2931 srrctl |= E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
2932 } else {
Alexander Duyck4c844852009-10-27 15:52:07 +00002933 srrctl = ALIGN(ring->rx_buffer_len, 1024) >>
Alexander Duyck952f72a2009-10-27 15:51:07 +00002934 E1000_SRRCTL_BSIZEPKT_SHIFT;
2935 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
2936 }
Nick Nunley757b77e2010-03-26 11:36:47 +00002937 if (hw->mac.type == e1000_82580)
2938 srrctl |= E1000_SRRCTL_TIMESTAMP;
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00002939 /* Only set Drop Enable if we are supporting multiple queues */
2940 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
2941 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00002942
2943 wr32(E1000_SRRCTL(reg_idx), srrctl);
2944
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002945 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00002946 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00002947
Alexander Duyck85b430b2009-10-27 15:50:29 +00002948 /* enable receive descriptor fetching */
2949 rxdctl = rd32(E1000_RXDCTL(reg_idx));
2950 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
2951 rxdctl &= 0xFFF00000;
2952 rxdctl |= IGB_RX_PTHRESH;
2953 rxdctl |= IGB_RX_HTHRESH << 8;
2954 rxdctl |= IGB_RX_WTHRESH << 16;
2955 wr32(E1000_RXDCTL(reg_idx), rxdctl);
2956}
2957
2958/**
Auke Kok9d5c8242008-01-24 02:22:38 -08002959 * igb_configure_rx - Configure receive Unit after Reset
2960 * @adapter: board private structure
2961 *
2962 * Configure the Rx unit of the MAC after a reset.
2963 **/
2964static void igb_configure_rx(struct igb_adapter *adapter)
2965{
Hannes Eder91075842009-02-18 19:36:04 -08002966 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08002967
Alexander Duyck68d480c2009-10-05 06:33:08 +00002968 /* set UTA to appropriate mode */
2969 igb_set_uta(adapter);
2970
Alexander Duyck26ad9172009-10-05 06:32:49 +00002971 /* set the correct pool for the PF default MAC address in entry 0 */
2972 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
2973 adapter->vfs_allocated_count);
2974
Alexander Duyck06cf2662009-10-27 15:53:25 +00002975 /* Setup the HW Rx Head and Tail Descriptor Pointers and
2976 * the Base and Length of the Rx Descriptor Ring */
2977 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00002978 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08002979}
2980
2981/**
2982 * igb_free_tx_resources - Free Tx Resources per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08002983 * @tx_ring: Tx descriptor ring for a specific queue
2984 *
2985 * Free all transmit software resources
2986 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08002987void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08002988{
Mitch Williams3b644cf2008-06-27 10:59:48 -07002989 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08002990
2991 vfree(tx_ring->buffer_info);
2992 tx_ring->buffer_info = NULL;
2993
Alexander Duyck439705e2009-10-27 23:49:20 +00002994 /* if not set, then don't free */
2995 if (!tx_ring->desc)
2996 return;
2997
Alexander Duyck59d71982010-04-27 13:09:25 +00002998 dma_free_coherent(tx_ring->dev, tx_ring->size,
2999 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003000
3001 tx_ring->desc = NULL;
3002}
3003
3004/**
3005 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3006 * @adapter: board private structure
3007 *
3008 * Free all transmit software resources
3009 **/
3010static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3011{
3012 int i;
3013
3014 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003015 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003016}
3017
Alexander Duyckb1a436c2009-10-27 15:54:43 +00003018void igb_unmap_and_free_tx_resource(struct igb_ring *tx_ring,
3019 struct igb_buffer *buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003020{
Alexander Duyck6366ad32009-12-02 16:47:18 +00003021 if (buffer_info->dma) {
3022 if (buffer_info->mapped_as_page)
Alexander Duyck59d71982010-04-27 13:09:25 +00003023 dma_unmap_page(tx_ring->dev,
Alexander Duyck6366ad32009-12-02 16:47:18 +00003024 buffer_info->dma,
3025 buffer_info->length,
Alexander Duyck59d71982010-04-27 13:09:25 +00003026 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003027 else
Alexander Duyck59d71982010-04-27 13:09:25 +00003028 dma_unmap_single(tx_ring->dev,
Alexander Duyck6366ad32009-12-02 16:47:18 +00003029 buffer_info->dma,
3030 buffer_info->length,
Alexander Duyck59d71982010-04-27 13:09:25 +00003031 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003032 buffer_info->dma = 0;
3033 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003034 if (buffer_info->skb) {
3035 dev_kfree_skb_any(buffer_info->skb);
3036 buffer_info->skb = NULL;
3037 }
3038 buffer_info->time_stamp = 0;
Alexander Duyck6366ad32009-12-02 16:47:18 +00003039 buffer_info->length = 0;
3040 buffer_info->next_to_watch = 0;
3041 buffer_info->mapped_as_page = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08003042}
3043
3044/**
3045 * igb_clean_tx_ring - Free Tx Buffers
Auke Kok9d5c8242008-01-24 02:22:38 -08003046 * @tx_ring: ring to be cleaned
3047 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003048static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003049{
3050 struct igb_buffer *buffer_info;
3051 unsigned long size;
3052 unsigned int i;
3053
3054 if (!tx_ring->buffer_info)
3055 return;
3056 /* Free all the Tx ring sk_buffs */
3057
3058 for (i = 0; i < tx_ring->count; i++) {
3059 buffer_info = &tx_ring->buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003060 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003061 }
3062
3063 size = sizeof(struct igb_buffer) * tx_ring->count;
3064 memset(tx_ring->buffer_info, 0, size);
3065
3066 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003067 memset(tx_ring->desc, 0, tx_ring->size);
3068
3069 tx_ring->next_to_use = 0;
3070 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003071}
3072
3073/**
3074 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3075 * @adapter: board private structure
3076 **/
3077static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3078{
3079 int i;
3080
3081 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003082 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003083}
3084
3085/**
3086 * igb_free_rx_resources - Free Rx Resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003087 * @rx_ring: ring to clean the resources from
3088 *
3089 * Free all receive software resources
3090 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003091void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003092{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003093 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003094
3095 vfree(rx_ring->buffer_info);
3096 rx_ring->buffer_info = NULL;
3097
Alexander Duyck439705e2009-10-27 23:49:20 +00003098 /* if not set, then don't free */
3099 if (!rx_ring->desc)
3100 return;
3101
Alexander Duyck59d71982010-04-27 13:09:25 +00003102 dma_free_coherent(rx_ring->dev, rx_ring->size,
3103 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003104
3105 rx_ring->desc = NULL;
3106}
3107
3108/**
3109 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3110 * @adapter: board private structure
3111 *
3112 * Free all receive software resources
3113 **/
3114static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3115{
3116 int i;
3117
3118 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003119 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003120}
3121
3122/**
3123 * igb_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003124 * @rx_ring: ring to free buffers from
3125 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003126static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003127{
3128 struct igb_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003129 unsigned long size;
3130 unsigned int i;
3131
3132 if (!rx_ring->buffer_info)
3133 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003134
Auke Kok9d5c8242008-01-24 02:22:38 -08003135 /* Free all the Rx ring sk_buffs */
3136 for (i = 0; i < rx_ring->count; i++) {
3137 buffer_info = &rx_ring->buffer_info[i];
3138 if (buffer_info->dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003139 dma_unmap_single(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003140 buffer_info->dma,
Alexander Duyck4c844852009-10-27 15:52:07 +00003141 rx_ring->rx_buffer_len,
Alexander Duyck59d71982010-04-27 13:09:25 +00003142 DMA_FROM_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08003143 buffer_info->dma = 0;
3144 }
3145
3146 if (buffer_info->skb) {
3147 dev_kfree_skb(buffer_info->skb);
3148 buffer_info->skb = NULL;
3149 }
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003150 if (buffer_info->page_dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00003151 dma_unmap_page(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00003152 buffer_info->page_dma,
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003153 PAGE_SIZE / 2,
Alexander Duyck59d71982010-04-27 13:09:25 +00003154 DMA_FROM_DEVICE);
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003155 buffer_info->page_dma = 0;
3156 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003157 if (buffer_info->page) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003158 put_page(buffer_info->page);
3159 buffer_info->page = NULL;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07003160 buffer_info->page_offset = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003161 }
3162 }
3163
Auke Kok9d5c8242008-01-24 02:22:38 -08003164 size = sizeof(struct igb_buffer) * rx_ring->count;
3165 memset(rx_ring->buffer_info, 0, size);
3166
3167 /* Zero out the descriptor ring */
3168 memset(rx_ring->desc, 0, rx_ring->size);
3169
3170 rx_ring->next_to_clean = 0;
3171 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003172}
3173
3174/**
3175 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3176 * @adapter: board private structure
3177 **/
3178static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3179{
3180 int i;
3181
3182 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003183 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003184}
3185
3186/**
3187 * igb_set_mac - Change the Ethernet Address of the NIC
3188 * @netdev: network interface device structure
3189 * @p: pointer to an address structure
3190 *
3191 * Returns 0 on success, negative on failure
3192 **/
3193static int igb_set_mac(struct net_device *netdev, void *p)
3194{
3195 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003196 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003197 struct sockaddr *addr = p;
3198
3199 if (!is_valid_ether_addr(addr->sa_data))
3200 return -EADDRNOTAVAIL;
3201
3202 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003203 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003204
Alexander Duyck26ad9172009-10-05 06:32:49 +00003205 /* set the correct pool for the new PF MAC address in entry 0 */
3206 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
3207 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003208
Auke Kok9d5c8242008-01-24 02:22:38 -08003209 return 0;
3210}
3211
3212/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00003213 * igb_write_mc_addr_list - write multicast addresses to MTA
3214 * @netdev: network interface device structure
3215 *
3216 * Writes multicast address list to the MTA hash table.
3217 * Returns: -ENOMEM on failure
3218 * 0 on no addresses written
3219 * X on writing X addresses to MTA
3220 **/
3221static int igb_write_mc_addr_list(struct net_device *netdev)
3222{
3223 struct igb_adapter *adapter = netdev_priv(netdev);
3224 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad2010-04-01 21:22:57 +00003225 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003226 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003227 int i;
3228
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003229 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003230 /* nothing to program, so clear mc list */
3231 igb_update_mc_addr_list(hw, NULL, 0);
3232 igb_restore_vf_multicasts(adapter);
3233 return 0;
3234 }
3235
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003236 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003237 if (!mta_list)
3238 return -ENOMEM;
3239
Alexander Duyck68d480c2009-10-05 06:33:08 +00003240 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003241 i = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +00003242 netdev_for_each_mc_addr(ha, netdev)
3243 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003244
Alexander Duyck68d480c2009-10-05 06:33:08 +00003245 igb_update_mc_addr_list(hw, mta_list, i);
3246 kfree(mta_list);
3247
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003248 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003249}
3250
3251/**
3252 * igb_write_uc_addr_list - write unicast addresses to RAR table
3253 * @netdev: network interface device structure
3254 *
3255 * Writes unicast address list to the RAR table.
3256 * Returns: -ENOMEM on failure/insufficient address space
3257 * 0 on no addresses written
3258 * X on writing X addresses to the RAR table
3259 **/
3260static int igb_write_uc_addr_list(struct net_device *netdev)
3261{
3262 struct igb_adapter *adapter = netdev_priv(netdev);
3263 struct e1000_hw *hw = &adapter->hw;
3264 unsigned int vfn = adapter->vfs_allocated_count;
3265 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3266 int count = 0;
3267
3268 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003269 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00003270 return -ENOMEM;
3271
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003272 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003273 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08003274
3275 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003276 if (!rar_entries)
3277 break;
3278 igb_rar_set_qsel(adapter, ha->addr,
3279 rar_entries--,
3280 vfn);
3281 count++;
3282 }
3283 }
3284 /* write the addresses in reverse order to avoid write combining */
3285 for (; rar_entries > 0 ; rar_entries--) {
3286 wr32(E1000_RAH(rar_entries), 0);
3287 wr32(E1000_RAL(rar_entries), 0);
3288 }
3289 wrfl();
3290
3291 return count;
3292}
3293
3294/**
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003295 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
Auke Kok9d5c8242008-01-24 02:22:38 -08003296 * @netdev: network interface device structure
3297 *
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003298 * The set_rx_mode entry point is called whenever the unicast or multicast
3299 * address lists or the network interface flags are updated. This routine is
3300 * responsible for configuring the hardware for proper unicast, multicast,
Auke Kok9d5c8242008-01-24 02:22:38 -08003301 * promiscuous mode, and all-multi behavior.
3302 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003303static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08003304{
3305 struct igb_adapter *adapter = netdev_priv(netdev);
3306 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003307 unsigned int vfn = adapter->vfs_allocated_count;
3308 u32 rctl, vmolr = 0;
3309 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08003310
3311 /* Check for Promiscuous and All Multicast modes */
Auke Kok9d5c8242008-01-24 02:22:38 -08003312 rctl = rd32(E1000_RCTL);
3313
Alexander Duyck68d480c2009-10-05 06:33:08 +00003314 /* clear the effected bits */
3315 rctl &= ~(E1000_RCTL_UPE | E1000_RCTL_MPE | E1000_RCTL_VFE);
3316
Patrick McHardy746b9f02008-07-16 20:15:45 -07003317 if (netdev->flags & IFF_PROMISC) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003318 rctl |= (E1000_RCTL_UPE | E1000_RCTL_MPE);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003319 vmolr |= (E1000_VMOLR_ROPE | E1000_VMOLR_MPME);
Patrick McHardy746b9f02008-07-16 20:15:45 -07003320 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003321 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003322 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003323 vmolr |= E1000_VMOLR_MPME;
3324 } else {
3325 /*
3326 * Write addresses to the MTA, if the attempt fails
3327 * then we should just turn on promiscous mode so
3328 * that we can at least receive multicast traffic
3329 */
3330 count = igb_write_mc_addr_list(netdev);
3331 if (count < 0) {
3332 rctl |= E1000_RCTL_MPE;
3333 vmolr |= E1000_VMOLR_MPME;
3334 } else if (count) {
3335 vmolr |= E1000_VMOLR_ROMPE;
3336 }
3337 }
3338 /*
3339 * Write addresses to available RAR registers, if there is not
3340 * sufficient space to store all the addresses then enable
3341 * unicast promiscous mode
3342 */
3343 count = igb_write_uc_addr_list(netdev);
3344 if (count < 0) {
Alexander Duyckff41f8d2009-09-03 14:48:56 +00003345 rctl |= E1000_RCTL_UPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003346 vmolr |= E1000_VMOLR_ROPE;
3347 }
Patrick McHardy78ed11a2008-07-16 20:16:14 -07003348 rctl |= E1000_RCTL_VFE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003349 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003350 wr32(E1000_RCTL, rctl);
3351
Alexander Duyck68d480c2009-10-05 06:33:08 +00003352 /*
3353 * In order to support SR-IOV and eventually VMDq it is necessary to set
3354 * the VMOLR to enable the appropriate modes. Without this workaround
3355 * we will have issues with VLAN tag stripping not being done for frames
3356 * that are only arriving because we are the default pool
3357 */
3358 if (hw->mac.type < e1000_82576)
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003359 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003360
Alexander Duyck68d480c2009-10-05 06:33:08 +00003361 vmolr |= rd32(E1000_VMOLR(vfn)) &
3362 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
3363 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck28fc06f2009-07-23 18:08:54 +00003364 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003365}
3366
3367/* Need to wait a few seconds after link up to get diagnostic information from
3368 * the phy */
3369static void igb_update_phy_info(unsigned long data)
3370{
3371 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08003372 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08003373}
3374
3375/**
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003376 * igb_has_link - check shared code for link and determine up/down
3377 * @adapter: pointer to driver private info
3378 **/
Nick Nunley31455352010-02-17 01:01:21 +00003379bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003380{
3381 struct e1000_hw *hw = &adapter->hw;
3382 bool link_active = false;
3383 s32 ret_val = 0;
3384
3385 /* get_link_status is set on LSC (link status) interrupt or
3386 * rx sequence error interrupt. get_link_status will stay
3387 * false until the e1000_check_for_link establishes link
3388 * for copper adapters ONLY
3389 */
3390 switch (hw->phy.media_type) {
3391 case e1000_media_type_copper:
3392 if (hw->mac.get_link_status) {
3393 ret_val = hw->mac.ops.check_for_link(hw);
3394 link_active = !hw->mac.get_link_status;
3395 } else {
3396 link_active = true;
3397 }
3398 break;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003399 case e1000_media_type_internal_serdes:
3400 ret_val = hw->mac.ops.check_for_link(hw);
3401 link_active = hw->mac.serdes_has_link;
3402 break;
3403 default:
3404 case e1000_media_type_unknown:
3405 break;
3406 }
3407
3408 return link_active;
3409}
3410
3411/**
Auke Kok9d5c8242008-01-24 02:22:38 -08003412 * igb_watchdog - Timer Call-back
3413 * @data: pointer to adapter cast into an unsigned long
3414 **/
3415static void igb_watchdog(unsigned long data)
3416{
3417 struct igb_adapter *adapter = (struct igb_adapter *)data;
3418 /* Do the rest outside of interrupt context */
3419 schedule_work(&adapter->watchdog_task);
3420}
3421
3422static void igb_watchdog_task(struct work_struct *work)
3423{
3424 struct igb_adapter *adapter = container_of(work,
Alexander Duyck559e9c42009-10-27 23:52:50 +00003425 struct igb_adapter,
3426 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003427 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003428 struct net_device *netdev = adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003429 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003430 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003431
Alexander Duyck4d6b7252009-02-06 23:16:24 +00003432 link = igb_has_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003433 if (link) {
3434 if (!netif_carrier_ok(netdev)) {
3435 u32 ctrl;
Alexander Duyck330a6d62009-10-27 23:51:35 +00003436 hw->mac.ops.get_speed_and_duplex(hw,
3437 &adapter->link_speed,
3438 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08003439
3440 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08003441 /* Links status message must follow this format */
3442 printk(KERN_INFO "igb: %s NIC Link is Up %d Mbps %s, "
Auke Kok9d5c8242008-01-24 02:22:38 -08003443 "Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003444 netdev->name,
3445 adapter->link_speed,
3446 adapter->link_duplex == FULL_DUPLEX ?
Auke Kok9d5c8242008-01-24 02:22:38 -08003447 "Full Duplex" : "Half Duplex",
Alexander Duyck559e9c42009-10-27 23:52:50 +00003448 ((ctrl & E1000_CTRL_TFCE) &&
3449 (ctrl & E1000_CTRL_RFCE)) ? "RX/TX" :
3450 ((ctrl & E1000_CTRL_RFCE) ? "RX" :
3451 ((ctrl & E1000_CTRL_TFCE) ? "TX" : "None")));
Auke Kok9d5c8242008-01-24 02:22:38 -08003452
Emil Tantilovd07f3e32010-03-23 18:34:57 +00003453 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08003454 adapter->tx_timeout_factor = 1;
3455 switch (adapter->link_speed) {
3456 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08003457 adapter->tx_timeout_factor = 14;
3458 break;
3459 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08003460 /* maybe add some timeout factor ? */
3461 break;
3462 }
3463
3464 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003465
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003466 igb_ping_all_vfs(adapter);
3467
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003468 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003469 if (!test_bit(__IGB_DOWN, &adapter->state))
3470 mod_timer(&adapter->phy_info_timer,
3471 round_jiffies(jiffies + 2 * HZ));
3472 }
3473 } else {
3474 if (netif_carrier_ok(netdev)) {
3475 adapter->link_speed = 0;
3476 adapter->link_duplex = 0;
Alexander Duyck527d47c2008-11-27 00:21:39 -08003477 /* Links status message must follow this format */
3478 printk(KERN_INFO "igb: %s NIC Link is Down\n",
3479 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08003480 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003481
Alexander Duyck4ae196d2009-02-19 20:40:07 -08003482 igb_ping_all_vfs(adapter);
3483
Alexander Duyck4b1a9872009-02-06 23:19:50 +00003484 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08003485 if (!test_bit(__IGB_DOWN, &adapter->state))
3486 mod_timer(&adapter->phy_info_timer,
3487 round_jiffies(jiffies + 2 * HZ));
3488 }
3489 }
3490
Eric Dumazet12dcd862010-10-15 17:27:10 +00003491 spin_lock(&adapter->stats64_lock);
3492 igb_update_stats(adapter, &adapter->stats64);
3493 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08003494
Alexander Duyckdbabb062009-11-12 18:38:16 +00003495 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003496 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00003497 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003498 /* We've lost link, so the controller stops DMA,
3499 * but we've got queued Tx work that's never going
3500 * to get done, so reset controller to flush Tx.
3501 * (Do the reset outside of interrupt context). */
Alexander Duyckdbabb062009-11-12 18:38:16 +00003502 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
3503 adapter->tx_timeout_count++;
3504 schedule_work(&adapter->reset_task);
3505 /* return immediately since reset is imminent */
3506 return;
3507 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003508 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003509
Alexander Duyckdbabb062009-11-12 18:38:16 +00003510 /* Force detection of hung controller every watchdog period */
3511 tx_ring->detect_tx_hung = true;
3512 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00003513
Auke Kok9d5c8242008-01-24 02:22:38 -08003514 /* Cause software interrupt to ensure rx ring is cleaned */
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003515 if (adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003516 u32 eics = 0;
3517 for (i = 0; i < adapter->num_q_vectors; i++) {
3518 struct igb_q_vector *q_vector = adapter->q_vector[i];
3519 eics |= q_vector->eims_value;
3520 }
Alexander Duyck7a6ea552008-08-26 04:25:03 -07003521 wr32(E1000_EICS, eics);
3522 } else {
3523 wr32(E1000_ICS, E1000_ICS_RXDMT0);
3524 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003525
Auke Kok9d5c8242008-01-24 02:22:38 -08003526 /* Reset the timer */
3527 if (!test_bit(__IGB_DOWN, &adapter->state))
3528 mod_timer(&adapter->watchdog_timer,
3529 round_jiffies(jiffies + 2 * HZ));
3530}
3531
3532enum latency_range {
3533 lowest_latency = 0,
3534 low_latency = 1,
3535 bulk_latency = 2,
3536 latency_invalid = 255
3537};
3538
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003539/**
3540 * igb_update_ring_itr - update the dynamic ITR value based on packet size
3541 *
3542 * Stores a new ITR value based on strictly on packet size. This
3543 * algorithm is less sophisticated than that used in igb_update_itr,
3544 * due to the difficulty of synchronizing statistics across multiple
Stefan Weileef35c22010-08-06 21:11:15 +02003545 * receive rings. The divisors and thresholds used by this function
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003546 * were determined based on theoretical maximum wire speed and testing
3547 * data, in order to minimize response time while increasing bulk
3548 * throughput.
3549 * This functionality is controlled by the InterruptThrottleRate module
3550 * parameter (see igb_param.c)
3551 * NOTE: This function is called only when operating in a multiqueue
3552 * receive environment.
Alexander Duyck047e0032009-10-27 15:49:27 +00003553 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003554 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00003555static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08003556{
Alexander Duyck047e0032009-10-27 15:49:27 +00003557 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003558 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00003559 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00003560 struct igb_ring *ring;
3561 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08003562
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003563 /* For non-gigabit speeds, just fix the interrupt rate at 4000
3564 * ints/sec - ITR timer value of 120 ticks.
3565 */
3566 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck047e0032009-10-27 15:49:27 +00003567 new_val = 976;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003568 goto set_itr_val;
3569 }
Alexander Duyck047e0032009-10-27 15:49:27 +00003570
Eric Dumazet12dcd862010-10-15 17:27:10 +00003571 ring = q_vector->rx_ring;
3572 if (ring) {
3573 packets = ACCESS_ONCE(ring->total_packets);
3574
3575 if (packets)
3576 avg_wire_size = ring->total_bytes / packets;
Alexander Duyck047e0032009-10-27 15:49:27 +00003577 }
3578
Eric Dumazet12dcd862010-10-15 17:27:10 +00003579 ring = q_vector->tx_ring;
3580 if (ring) {
3581 packets = ACCESS_ONCE(ring->total_packets);
3582
3583 if (packets)
3584 avg_wire_size = max_t(u32, avg_wire_size,
3585 ring->total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00003586 }
3587
3588 /* if avg_wire_size isn't set no work was done */
3589 if (!avg_wire_size)
3590 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003591
3592 /* Add 24 bytes to size to account for CRC, preamble, and gap */
3593 avg_wire_size += 24;
3594
3595 /* Don't starve jumbo frames */
3596 avg_wire_size = min(avg_wire_size, 3000);
3597
3598 /* Give a little boost to mid-size frames */
3599 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
3600 new_val = avg_wire_size / 3;
3601 else
3602 new_val = avg_wire_size / 2;
3603
Nick Nunleyabe1c362010-02-17 01:03:19 +00003604 /* when in itr mode 3 do not exceed 20K ints/sec */
3605 if (adapter->rx_itr_setting == 3 && new_val < 196)
3606 new_val = 196;
3607
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003608set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00003609 if (new_val != q_vector->itr_val) {
3610 q_vector->itr_val = new_val;
3611 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003612 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003613clear_counts:
Alexander Duyck047e0032009-10-27 15:49:27 +00003614 if (q_vector->rx_ring) {
3615 q_vector->rx_ring->total_bytes = 0;
3616 q_vector->rx_ring->total_packets = 0;
3617 }
3618 if (q_vector->tx_ring) {
3619 q_vector->tx_ring->total_bytes = 0;
3620 q_vector->tx_ring->total_packets = 0;
3621 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003622}
3623
3624/**
3625 * igb_update_itr - update the dynamic ITR value based on statistics
3626 * Stores a new ITR value based on packets and byte
3627 * counts during the last interrupt. The advantage of per interrupt
3628 * computation is faster updates and more accurate ITR for the current
3629 * traffic pattern. Constants in this function were computed
3630 * based on theoretical maximum wire speed and thresholds were set based
3631 * on testing data as well as attempting to minimize response time
3632 * while increasing bulk throughput.
3633 * this functionality is controlled by the InterruptThrottleRate module
3634 * parameter (see igb_param.c)
3635 * NOTE: These calculations are only valid when operating in a single-
3636 * queue environment.
3637 * @adapter: pointer to adapter
Alexander Duyck047e0032009-10-27 15:49:27 +00003638 * @itr_setting: current q_vector->itr_val
Auke Kok9d5c8242008-01-24 02:22:38 -08003639 * @packets: the number of packets during this measurement interval
3640 * @bytes: the number of bytes during this measurement interval
3641 **/
3642static unsigned int igb_update_itr(struct igb_adapter *adapter, u16 itr_setting,
3643 int packets, int bytes)
3644{
3645 unsigned int retval = itr_setting;
3646
3647 if (packets == 0)
3648 goto update_itr_done;
3649
3650 switch (itr_setting) {
3651 case lowest_latency:
3652 /* handle TSO and jumbo frames */
3653 if (bytes/packets > 8000)
3654 retval = bulk_latency;
3655 else if ((packets < 5) && (bytes > 512))
3656 retval = low_latency;
3657 break;
3658 case low_latency: /* 50 usec aka 20000 ints/s */
3659 if (bytes > 10000) {
3660 /* this if handles the TSO accounting */
3661 if (bytes/packets > 8000) {
3662 retval = bulk_latency;
3663 } else if ((packets < 10) || ((bytes/packets) > 1200)) {
3664 retval = bulk_latency;
3665 } else if ((packets > 35)) {
3666 retval = lowest_latency;
3667 }
3668 } else if (bytes/packets > 2000) {
3669 retval = bulk_latency;
3670 } else if (packets <= 2 && bytes < 512) {
3671 retval = lowest_latency;
3672 }
3673 break;
3674 case bulk_latency: /* 250 usec aka 4000 ints/s */
3675 if (bytes > 25000) {
3676 if (packets > 35)
3677 retval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00003678 } else if (bytes < 1500) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003679 retval = low_latency;
3680 }
3681 break;
3682 }
3683
3684update_itr_done:
3685 return retval;
3686}
3687
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003688static void igb_set_itr(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003689{
Alexander Duyck047e0032009-10-27 15:49:27 +00003690 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08003691 u16 current_itr;
Alexander Duyck047e0032009-10-27 15:49:27 +00003692 u32 new_itr = q_vector->itr_val;
Auke Kok9d5c8242008-01-24 02:22:38 -08003693
3694 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
3695 if (adapter->link_speed != SPEED_1000) {
3696 current_itr = 0;
3697 new_itr = 4000;
3698 goto set_itr_now;
3699 }
3700
3701 adapter->rx_itr = igb_update_itr(adapter,
3702 adapter->rx_itr,
Alexander Duyck3025a442010-02-17 01:02:39 +00003703 q_vector->rx_ring->total_packets,
3704 q_vector->rx_ring->total_bytes);
Auke Kok9d5c8242008-01-24 02:22:38 -08003705
Alexander Duyck047e0032009-10-27 15:49:27 +00003706 adapter->tx_itr = igb_update_itr(adapter,
3707 adapter->tx_itr,
Alexander Duyck3025a442010-02-17 01:02:39 +00003708 q_vector->tx_ring->total_packets,
3709 q_vector->tx_ring->total_bytes);
Alexander Duyck047e0032009-10-27 15:49:27 +00003710 current_itr = max(adapter->rx_itr, adapter->tx_itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08003711
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003712 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00003713 if (adapter->rx_itr_setting == 3 && current_itr == lowest_latency)
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003714 current_itr = low_latency;
3715
Auke Kok9d5c8242008-01-24 02:22:38 -08003716 switch (current_itr) {
3717 /* counts and packets in update_itr are dependent on these numbers */
3718 case lowest_latency:
Alexander Duyck78b1f6072009-04-23 11:20:29 +00003719 new_itr = 56; /* aka 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003720 break;
3721 case low_latency:
Alexander Duyck78b1f6072009-04-23 11:20:29 +00003722 new_itr = 196; /* aka 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003723 break;
3724 case bulk_latency:
Alexander Duyck78b1f6072009-04-23 11:20:29 +00003725 new_itr = 980; /* aka 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08003726 break;
3727 default:
3728 break;
3729 }
3730
3731set_itr_now:
Alexander Duyck3025a442010-02-17 01:02:39 +00003732 q_vector->rx_ring->total_bytes = 0;
3733 q_vector->rx_ring->total_packets = 0;
3734 q_vector->tx_ring->total_bytes = 0;
3735 q_vector->tx_ring->total_packets = 0;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07003736
Alexander Duyck047e0032009-10-27 15:49:27 +00003737 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003738 /* this attempts to bias the interrupt rate towards Bulk
3739 * by adding intermediate steps when interrupt rate is
3740 * increasing */
Alexander Duyck047e0032009-10-27 15:49:27 +00003741 new_itr = new_itr > q_vector->itr_val ?
3742 max((new_itr * q_vector->itr_val) /
3743 (new_itr + (q_vector->itr_val >> 2)),
3744 new_itr) :
Auke Kok9d5c8242008-01-24 02:22:38 -08003745 new_itr;
3746 /* Don't write the value here; it resets the adapter's
3747 * internal timer, and causes us to delay far longer than
3748 * we should between interrupts. Instead, we write the ITR
3749 * value at the beginning of the next interrupt so the timing
3750 * ends up being correct.
3751 */
Alexander Duyck047e0032009-10-27 15:49:27 +00003752 q_vector->itr_val = new_itr;
3753 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003754 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003755}
3756
Auke Kok9d5c8242008-01-24 02:22:38 -08003757#define IGB_TX_FLAGS_CSUM 0x00000001
3758#define IGB_TX_FLAGS_VLAN 0x00000002
3759#define IGB_TX_FLAGS_TSO 0x00000004
3760#define IGB_TX_FLAGS_IPV4 0x00000008
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00003761#define IGB_TX_FLAGS_TSTAMP 0x00000010
3762#define IGB_TX_FLAGS_VLAN_MASK 0xffff0000
3763#define IGB_TX_FLAGS_VLAN_SHIFT 16
Auke Kok9d5c8242008-01-24 02:22:38 -08003764
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003765static inline int igb_tso_adv(struct igb_ring *tx_ring,
Auke Kok9d5c8242008-01-24 02:22:38 -08003766 struct sk_buff *skb, u32 tx_flags, u8 *hdr_len)
3767{
3768 struct e1000_adv_tx_context_desc *context_desc;
3769 unsigned int i;
3770 int err;
3771 struct igb_buffer *buffer_info;
3772 u32 info = 0, tu_cmd = 0;
Nick Nunley91d4ee32010-02-17 01:04:56 +00003773 u32 mss_l4len_idx;
3774 u8 l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08003775
3776 if (skb_header_cloned(skb)) {
3777 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
3778 if (err)
3779 return err;
3780 }
3781
3782 l4len = tcp_hdrlen(skb);
3783 *hdr_len += l4len;
3784
3785 if (skb->protocol == htons(ETH_P_IP)) {
3786 struct iphdr *iph = ip_hdr(skb);
3787 iph->tot_len = 0;
3788 iph->check = 0;
3789 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
3790 iph->daddr, 0,
3791 IPPROTO_TCP,
3792 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08003793 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003794 ipv6_hdr(skb)->payload_len = 0;
3795 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
3796 &ipv6_hdr(skb)->daddr,
3797 0, IPPROTO_TCP, 0);
3798 }
3799
3800 i = tx_ring->next_to_use;
3801
3802 buffer_info = &tx_ring->buffer_info[i];
3803 context_desc = E1000_TX_CTXTDESC_ADV(*tx_ring, i);
3804 /* VLAN MACLEN IPLEN */
3805 if (tx_flags & IGB_TX_FLAGS_VLAN)
3806 info |= (tx_flags & IGB_TX_FLAGS_VLAN_MASK);
3807 info |= (skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT);
3808 *hdr_len += skb_network_offset(skb);
3809 info |= skb_network_header_len(skb);
3810 *hdr_len += skb_network_header_len(skb);
3811 context_desc->vlan_macip_lens = cpu_to_le32(info);
3812
3813 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
3814 tu_cmd |= (E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT);
3815
3816 if (skb->protocol == htons(ETH_P_IP))
3817 tu_cmd |= E1000_ADVTXD_TUCMD_IPV4;
3818 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
3819
3820 context_desc->type_tucmd_mlhl = cpu_to_le32(tu_cmd);
3821
3822 /* MSS L4LEN IDX */
3823 mss_l4len_idx = (skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT);
3824 mss_l4len_idx |= (l4len << E1000_ADVTXD_L4LEN_SHIFT);
3825
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003826 /* For 82575, context index must be unique per ring. */
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003827 if (tx_ring->flags & IGB_RING_FLAG_TX_CTX_IDX)
3828 mss_l4len_idx |= tx_ring->reg_idx << 4;
Auke Kok9d5c8242008-01-24 02:22:38 -08003829
3830 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
3831 context_desc->seqnum_seed = 0;
3832
3833 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003834 buffer_info->next_to_watch = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003835 buffer_info->dma = 0;
3836 i++;
3837 if (i == tx_ring->count)
3838 i = 0;
3839
3840 tx_ring->next_to_use = i;
3841
3842 return true;
3843}
3844
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003845static inline bool igb_tx_csum_adv(struct igb_ring *tx_ring,
3846 struct sk_buff *skb, u32 tx_flags)
Auke Kok9d5c8242008-01-24 02:22:38 -08003847{
3848 struct e1000_adv_tx_context_desc *context_desc;
Alexander Duyck59d71982010-04-27 13:09:25 +00003849 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003850 struct igb_buffer *buffer_info;
3851 u32 info = 0, tu_cmd = 0;
Alexander Duyck80785292009-10-27 15:51:47 +00003852 unsigned int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003853
3854 if ((skb->ip_summed == CHECKSUM_PARTIAL) ||
3855 (tx_flags & IGB_TX_FLAGS_VLAN)) {
3856 i = tx_ring->next_to_use;
3857 buffer_info = &tx_ring->buffer_info[i];
3858 context_desc = E1000_TX_CTXTDESC_ADV(*tx_ring, i);
3859
3860 if (tx_flags & IGB_TX_FLAGS_VLAN)
3861 info |= (tx_flags & IGB_TX_FLAGS_VLAN_MASK);
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00003862
Auke Kok9d5c8242008-01-24 02:22:38 -08003863 info |= (skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT);
3864 if (skb->ip_summed == CHECKSUM_PARTIAL)
3865 info |= skb_network_header_len(skb);
3866
3867 context_desc->vlan_macip_lens = cpu_to_le32(info);
3868
3869 tu_cmd |= (E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT);
3870
3871 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arthur Jonesfa4a7ef2009-03-21 16:55:07 -07003872 __be16 protocol;
3873
3874 if (skb->protocol == cpu_to_be16(ETH_P_8021Q)) {
3875 const struct vlan_ethhdr *vhdr =
3876 (const struct vlan_ethhdr*)skb->data;
3877
3878 protocol = vhdr->h_vlan_encapsulated_proto;
3879 } else {
3880 protocol = skb->protocol;
3881 }
3882
3883 switch (protocol) {
Harvey Harrison09640e62009-02-01 00:45:17 -08003884 case cpu_to_be16(ETH_P_IP):
Auke Kok9d5c8242008-01-24 02:22:38 -08003885 tu_cmd |= E1000_ADVTXD_TUCMD_IPV4;
Mitch Williams44b0cda2008-03-07 10:32:13 -08003886 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
3887 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00003888 else if (ip_hdr(skb)->protocol == IPPROTO_SCTP)
3889 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
Mitch Williams44b0cda2008-03-07 10:32:13 -08003890 break;
Harvey Harrison09640e62009-02-01 00:45:17 -08003891 case cpu_to_be16(ETH_P_IPV6):
Mitch Williams44b0cda2008-03-07 10:32:13 -08003892 /* XXX what about other V6 headers?? */
3893 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
3894 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_TCP;
Jesse Brandeburgb9473562009-04-27 22:36:13 +00003895 else if (ipv6_hdr(skb)->nexthdr == IPPROTO_SCTP)
3896 tu_cmd |= E1000_ADVTXD_TUCMD_L4T_SCTP;
Mitch Williams44b0cda2008-03-07 10:32:13 -08003897 break;
3898 default:
3899 if (unlikely(net_ratelimit()))
Alexander Duyck59d71982010-04-27 13:09:25 +00003900 dev_warn(dev,
Mitch Williams44b0cda2008-03-07 10:32:13 -08003901 "partial checksum but proto=%x!\n",
3902 skb->protocol);
3903 break;
3904 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003905 }
3906
3907 context_desc->type_tucmd_mlhl = cpu_to_le32(tu_cmd);
3908 context_desc->seqnum_seed = 0;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003909 if (tx_ring->flags & IGB_RING_FLAG_TX_CTX_IDX)
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07003910 context_desc->mss_l4len_idx =
Alexander Duyck85ad76b2009-10-27 15:52:46 +00003911 cpu_to_le32(tx_ring->reg_idx << 4);
Auke Kok9d5c8242008-01-24 02:22:38 -08003912
3913 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003914 buffer_info->next_to_watch = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003915 buffer_info->dma = 0;
3916
3917 i++;
3918 if (i == tx_ring->count)
3919 i = 0;
3920 tx_ring->next_to_use = i;
3921
3922 return true;
3923 }
Auke Kok9d5c8242008-01-24 02:22:38 -08003924 return false;
3925}
3926
3927#define IGB_MAX_TXD_PWR 16
3928#define IGB_MAX_DATA_PER_TXD (1<<IGB_MAX_TXD_PWR)
3929
Alexander Duyck80785292009-10-27 15:51:47 +00003930static inline int igb_tx_map_adv(struct igb_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003931 unsigned int first)
Auke Kok9d5c8242008-01-24 02:22:38 -08003932{
3933 struct igb_buffer *buffer_info;
Alexander Duyck59d71982010-04-27 13:09:25 +00003934 struct device *dev = tx_ring->dev;
Nick Nunley28739572010-05-04 21:58:07 +00003935 unsigned int hlen = skb_headlen(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08003936 unsigned int count = 0, i;
3937 unsigned int f;
Nick Nunley28739572010-05-04 21:58:07 +00003938 u16 gso_segs = skb_shinfo(skb)->gso_segs ?: 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08003939
3940 i = tx_ring->next_to_use;
3941
3942 buffer_info = &tx_ring->buffer_info[i];
Nick Nunley28739572010-05-04 21:58:07 +00003943 BUG_ON(hlen >= IGB_MAX_DATA_PER_TXD);
3944 buffer_info->length = hlen;
Auke Kok9d5c8242008-01-24 02:22:38 -08003945 /* set time_stamp *before* dma to help avoid a possible race */
3946 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003947 buffer_info->next_to_watch = i;
Nick Nunley28739572010-05-04 21:58:07 +00003948 buffer_info->dma = dma_map_single(dev, skb->data, hlen,
Alexander Duyck59d71982010-04-27 13:09:25 +00003949 DMA_TO_DEVICE);
3950 if (dma_mapping_error(dev, buffer_info->dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00003951 goto dma_error;
Auke Kok9d5c8242008-01-24 02:22:38 -08003952
3953 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++) {
Nick Nunley28739572010-05-04 21:58:07 +00003954 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[f];
3955 unsigned int len = frag->size;
Auke Kok9d5c8242008-01-24 02:22:38 -08003956
Alexander Duyck85811452010-01-23 01:35:00 -08003957 count++;
Alexander Duyck65689fe2009-03-20 00:17:43 +00003958 i++;
3959 if (i == tx_ring->count)
3960 i = 0;
3961
Auke Kok9d5c8242008-01-24 02:22:38 -08003962 buffer_info = &tx_ring->buffer_info[i];
3963 BUG_ON(len >= IGB_MAX_DATA_PER_TXD);
3964 buffer_info->length = len;
3965 buffer_info->time_stamp = jiffies;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003966 buffer_info->next_to_watch = i;
Alexander Duyck6366ad32009-12-02 16:47:18 +00003967 buffer_info->mapped_as_page = true;
Alexander Duyck59d71982010-04-27 13:09:25 +00003968 buffer_info->dma = dma_map_page(dev,
Alexander Duyck6366ad32009-12-02 16:47:18 +00003969 frag->page,
3970 frag->page_offset,
3971 len,
Alexander Duyck59d71982010-04-27 13:09:25 +00003972 DMA_TO_DEVICE);
3973 if (dma_mapping_error(dev, buffer_info->dma))
Alexander Duyck6366ad32009-12-02 16:47:18 +00003974 goto dma_error;
3975
Auke Kok9d5c8242008-01-24 02:22:38 -08003976 }
3977
Auke Kok9d5c8242008-01-24 02:22:38 -08003978 tx_ring->buffer_info[i].skb = skb;
Oliver Hartkopp2244d072010-08-17 08:59:14 +00003979 tx_ring->buffer_info[i].tx_flags = skb_shinfo(skb)->tx_flags;
Nick Nunley28739572010-05-04 21:58:07 +00003980 /* multiply data chunks by size of headers */
3981 tx_ring->buffer_info[i].bytecount = ((gso_segs - 1) * hlen) + skb->len;
3982 tx_ring->buffer_info[i].gso_segs = gso_segs;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08003983 tx_ring->buffer_info[first].next_to_watch = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003984
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00003985 return ++count;
Alexander Duyck6366ad32009-12-02 16:47:18 +00003986
3987dma_error:
Alexander Duyck59d71982010-04-27 13:09:25 +00003988 dev_err(dev, "TX DMA map failed\n");
Alexander Duyck6366ad32009-12-02 16:47:18 +00003989
3990 /* clear timestamp and dma mappings for failed buffer_info mapping */
3991 buffer_info->dma = 0;
3992 buffer_info->time_stamp = 0;
3993 buffer_info->length = 0;
3994 buffer_info->next_to_watch = 0;
3995 buffer_info->mapped_as_page = false;
Alexander Duyck6366ad32009-12-02 16:47:18 +00003996
3997 /* clear timestamp and dma mappings for remaining portion of packet */
Nick Nunleya77ff702010-02-17 01:06:16 +00003998 while (count--) {
3999 if (i == 0)
4000 i = tx_ring->count;
Alexander Duyck6366ad32009-12-02 16:47:18 +00004001 i--;
Alexander Duyck6366ad32009-12-02 16:47:18 +00004002 buffer_info = &tx_ring->buffer_info[i];
4003 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
4004 }
4005
4006 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004007}
4008
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004009static inline void igb_tx_queue_adv(struct igb_ring *tx_ring,
Nick Nunley91d4ee32010-02-17 01:04:56 +00004010 u32 tx_flags, int count, u32 paylen,
Auke Kok9d5c8242008-01-24 02:22:38 -08004011 u8 hdr_len)
4012{
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004013 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004014 struct igb_buffer *buffer_info;
4015 u32 olinfo_status = 0, cmd_type_len;
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004016 unsigned int i = tx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08004017
4018 cmd_type_len = (E1000_ADVTXD_DTYP_DATA | E1000_ADVTXD_DCMD_IFCS |
4019 E1000_ADVTXD_DCMD_DEXT);
4020
4021 if (tx_flags & IGB_TX_FLAGS_VLAN)
4022 cmd_type_len |= E1000_ADVTXD_DCMD_VLE;
4023
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004024 if (tx_flags & IGB_TX_FLAGS_TSTAMP)
4025 cmd_type_len |= E1000_ADVTXD_MAC_TSTAMP;
4026
Auke Kok9d5c8242008-01-24 02:22:38 -08004027 if (tx_flags & IGB_TX_FLAGS_TSO) {
4028 cmd_type_len |= E1000_ADVTXD_DCMD_TSE;
4029
4030 /* insert tcp checksum */
4031 olinfo_status |= E1000_TXD_POPTS_TXSM << 8;
4032
4033 /* insert ip checksum */
4034 if (tx_flags & IGB_TX_FLAGS_IPV4)
4035 olinfo_status |= E1000_TXD_POPTS_IXSM << 8;
4036
4037 } else if (tx_flags & IGB_TX_FLAGS_CSUM) {
4038 olinfo_status |= E1000_TXD_POPTS_TXSM << 8;
4039 }
4040
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004041 if ((tx_ring->flags & IGB_RING_FLAG_TX_CTX_IDX) &&
4042 (tx_flags & (IGB_TX_FLAGS_CSUM |
4043 IGB_TX_FLAGS_TSO |
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004044 IGB_TX_FLAGS_VLAN)))
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004045 olinfo_status |= tx_ring->reg_idx << 4;
Auke Kok9d5c8242008-01-24 02:22:38 -08004046
4047 olinfo_status |= ((paylen - hdr_len) << E1000_ADVTXD_PAYLEN_SHIFT);
4048
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004049 do {
Auke Kok9d5c8242008-01-24 02:22:38 -08004050 buffer_info = &tx_ring->buffer_info[i];
4051 tx_desc = E1000_TX_DESC_ADV(*tx_ring, i);
4052 tx_desc->read.buffer_addr = cpu_to_le64(buffer_info->dma);
4053 tx_desc->read.cmd_type_len =
4054 cpu_to_le32(cmd_type_len | buffer_info->length);
4055 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004056 count--;
Auke Kok9d5c8242008-01-24 02:22:38 -08004057 i++;
4058 if (i == tx_ring->count)
4059 i = 0;
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004060 } while (count > 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08004061
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004062 tx_desc->read.cmd_type_len |= cpu_to_le32(IGB_ADVTXD_DCMD);
Auke Kok9d5c8242008-01-24 02:22:38 -08004063 /* Force memory writes to complete before letting h/w
4064 * know there are new descriptors to fetch. (Only
4065 * applicable for weak-ordered memory model archs,
4066 * such as IA-64). */
4067 wmb();
4068
4069 tx_ring->next_to_use = i;
Alexander Duyckfce99e32009-10-27 15:51:27 +00004070 writel(i, tx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08004071 /* we need this if more than one processor can write to our tail
4072 * at a time, it syncronizes IO on IA64/Altix systems */
4073 mmiowb();
4074}
4075
Alexander Duycke694e962009-10-27 15:53:06 +00004076static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, int size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004077{
Alexander Duycke694e962009-10-27 15:53:06 +00004078 struct net_device *netdev = tx_ring->netdev;
4079
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004080 netif_stop_subqueue(netdev, tx_ring->queue_index);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004081
Auke Kok9d5c8242008-01-24 02:22:38 -08004082 /* Herbert's original patch had:
4083 * smp_mb__after_netif_stop_queue();
4084 * but since that doesn't exist yet, just open code it. */
4085 smp_mb();
4086
4087 /* We need to check again in a case another CPU has just
4088 * made room available. */
Alexander Duyckc493ea42009-03-20 00:16:50 +00004089 if (igb_desc_unused(tx_ring) < size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004090 return -EBUSY;
4091
4092 /* A reprieve! */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004093 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00004094
4095 u64_stats_update_begin(&tx_ring->tx_syncp2);
4096 tx_ring->tx_stats.restart_queue2++;
4097 u64_stats_update_end(&tx_ring->tx_syncp2);
4098
Auke Kok9d5c8242008-01-24 02:22:38 -08004099 return 0;
4100}
4101
Nick Nunley717ba082010-02-17 01:04:18 +00004102static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, int size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004103{
Alexander Duyckc493ea42009-03-20 00:16:50 +00004104 if (igb_desc_unused(tx_ring) >= size)
Auke Kok9d5c8242008-01-24 02:22:38 -08004105 return 0;
Alexander Duycke694e962009-10-27 15:53:06 +00004106 return __igb_maybe_stop_tx(tx_ring, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08004107}
4108
Alexander Duyckb1a436c2009-10-27 15:54:43 +00004109netdev_tx_t igb_xmit_frame_ring_adv(struct sk_buff *skb,
4110 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08004111{
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004112 int tso = 0, count;
Nick Nunley91d4ee32010-02-17 01:04:56 +00004113 u32 tx_flags = 0;
4114 u16 first;
4115 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004116
Auke Kok9d5c8242008-01-24 02:22:38 -08004117 /* need: 1 descriptor per page,
4118 * + 2 desc gap to keep tail from touching head,
4119 * + 1 desc for skb->data,
4120 * + 1 desc for context descriptor,
4121 * otherwise try next time */
Alexander Duycke694e962009-10-27 15:53:06 +00004122 if (igb_maybe_stop_tx(tx_ring, skb_shinfo(skb)->nr_frags + 4)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004123 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08004124 return NETDEV_TX_BUSY;
4125 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004126
Oliver Hartkopp2244d072010-08-17 08:59:14 +00004127 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
4128 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004129 tx_flags |= IGB_TX_FLAGS_TSTAMP;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00004130 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004131
Jesse Grosseab6d182010-10-20 13:56:03 +00004132 if (vlan_tx_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004133 tx_flags |= IGB_TX_FLAGS_VLAN;
4134 tx_flags |= (vlan_tx_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
4135 }
4136
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004137 if (skb->protocol == htons(ETH_P_IP))
4138 tx_flags |= IGB_TX_FLAGS_IPV4;
4139
Alexander Duyck0e014cb2008-12-26 01:33:18 -08004140 first = tx_ring->next_to_use;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004141 if (skb_is_gso(skb)) {
4142 tso = igb_tso_adv(tx_ring, skb, tx_flags, &hdr_len);
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004143
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004144 if (tso < 0) {
4145 dev_kfree_skb_any(skb);
4146 return NETDEV_TX_OK;
4147 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004148 }
4149
4150 if (tso)
4151 tx_flags |= IGB_TX_FLAGS_TSO;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004152 else if (igb_tx_csum_adv(tx_ring, skb, tx_flags) &&
Alexander Duyckbc1cbd32009-02-13 14:45:17 +00004153 (skb->ip_summed == CHECKSUM_PARTIAL))
4154 tx_flags |= IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004155
Alexander Duyck65689fe2009-03-20 00:17:43 +00004156 /*
Alexander Duyckcdfd01f2009-10-27 23:50:57 +00004157 * count reflects descriptors mapped, if 0 or less then mapping error
Alexander Duyck65689fe2009-03-20 00:17:43 +00004158 * has occured and we need to rewind the descriptor queue
4159 */
Alexander Duyck80785292009-10-27 15:51:47 +00004160 count = igb_tx_map_adv(tx_ring, skb, first);
Alexander Duyck6366ad32009-12-02 16:47:18 +00004161 if (!count) {
Alexander Duyck65689fe2009-03-20 00:17:43 +00004162 dev_kfree_skb_any(skb);
4163 tx_ring->buffer_info[first].time_stamp = 0;
4164 tx_ring->next_to_use = first;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004165 return NETDEV_TX_OK;
Alexander Duyck65689fe2009-03-20 00:17:43 +00004166 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004167
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004168 igb_tx_queue_adv(tx_ring, tx_flags, count, skb->len, hdr_len);
4169
4170 /* Make sure there is space in the ring for the next send. */
Alexander Duycke694e962009-10-27 15:53:06 +00004171 igb_maybe_stop_tx(tx_ring, MAX_SKB_FRAGS + 4);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00004172
Auke Kok9d5c8242008-01-24 02:22:38 -08004173 return NETDEV_TX_OK;
4174}
4175
Stephen Hemminger3b29a562009-08-31 19:50:55 +00004176static netdev_tx_t igb_xmit_frame_adv(struct sk_buff *skb,
4177 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004178{
4179 struct igb_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004180 struct igb_ring *tx_ring;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004181 int r_idx = 0;
Alexander Duyckb1a436c2009-10-27 15:54:43 +00004182
4183 if (test_bit(__IGB_DOWN, &adapter->state)) {
4184 dev_kfree_skb_any(skb);
4185 return NETDEV_TX_OK;
4186 }
4187
4188 if (skb->len <= 0) {
4189 dev_kfree_skb_any(skb);
4190 return NETDEV_TX_OK;
4191 }
4192
Alexander Duyck1bfaf072009-02-19 20:39:23 -08004193 r_idx = skb->queue_mapping & (IGB_ABS_MAX_TX_QUEUES - 1);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004194 tx_ring = adapter->multi_tx_table[r_idx];
Auke Kok9d5c8242008-01-24 02:22:38 -08004195
4196 /* This goes back to the question of how to logically map a tx queue
4197 * to a flow. Right now, performance is impacted slightly negatively
4198 * if using multiple tx queues. If the stack breaks away from a
4199 * single qdisc implementation, we can look at this again. */
Alexander Duycke694e962009-10-27 15:53:06 +00004200 return igb_xmit_frame_ring_adv(skb, tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08004201}
4202
4203/**
4204 * igb_tx_timeout - Respond to a Tx Hang
4205 * @netdev: network interface device structure
4206 **/
4207static void igb_tx_timeout(struct net_device *netdev)
4208{
4209 struct igb_adapter *adapter = netdev_priv(netdev);
4210 struct e1000_hw *hw = &adapter->hw;
4211
4212 /* Do the reset outside of interrupt context */
4213 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004214
Alexander Duyck55cac242009-11-19 12:42:21 +00004215 if (hw->mac.type == e1000_82580)
4216 hw->dev_spec._82575.global_device_reset = true;
4217
Auke Kok9d5c8242008-01-24 02:22:38 -08004218 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00004219 wr32(E1000_EICS,
4220 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08004221}
4222
4223static void igb_reset_task(struct work_struct *work)
4224{
4225 struct igb_adapter *adapter;
4226 adapter = container_of(work, struct igb_adapter, reset_task);
4227
Taku Izumic97ec422010-04-27 14:39:30 +00004228 igb_dump(adapter);
4229 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004230 igb_reinit_locked(adapter);
4231}
4232
4233/**
Eric Dumazet12dcd862010-10-15 17:27:10 +00004234 * igb_get_stats64 - Get System Network Statistics
Auke Kok9d5c8242008-01-24 02:22:38 -08004235 * @netdev: network interface device structure
Eric Dumazet12dcd862010-10-15 17:27:10 +00004236 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08004237 *
Auke Kok9d5c8242008-01-24 02:22:38 -08004238 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00004239static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
4240 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004241{
Eric Dumazet12dcd862010-10-15 17:27:10 +00004242 struct igb_adapter *adapter = netdev_priv(netdev);
4243
4244 spin_lock(&adapter->stats64_lock);
4245 igb_update_stats(adapter, &adapter->stats64);
4246 memcpy(stats, &adapter->stats64, sizeof(*stats));
4247 spin_unlock(&adapter->stats64_lock);
4248
4249 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08004250}
4251
4252/**
4253 * igb_change_mtu - Change the Maximum Transfer Unit
4254 * @netdev: network interface device structure
4255 * @new_mtu: new value for maximum frame size
4256 *
4257 * Returns 0 on success, negative on failure
4258 **/
4259static int igb_change_mtu(struct net_device *netdev, int new_mtu)
4260{
4261 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004262 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08004263 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck4c844852009-10-27 15:52:07 +00004264 u32 rx_buffer_len, i;
Auke Kok9d5c8242008-01-24 02:22:38 -08004265
Alexander Duyckc809d222009-10-27 23:52:13 +00004266 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004267 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004268 return -EINVAL;
4269 }
4270
Auke Kok9d5c8242008-01-24 02:22:38 -08004271 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00004272 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08004273 return -EINVAL;
4274 }
4275
4276 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
4277 msleep(1);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004278
Auke Kok9d5c8242008-01-24 02:22:38 -08004279 /* igb_down has a dependency on max_frame_size */
4280 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00004281
Auke Kok9d5c8242008-01-24 02:22:38 -08004282 /* NOTE: netdev_alloc_skb reserves 16 bytes, and typically NET_IP_ALIGN
4283 * means we reserve 2 more, this pushes us to allocate from the next
4284 * larger slab size.
4285 * i.e. RXBUFFER_2048 --> size-4096 slab
4286 */
4287
Nick Nunley757b77e2010-03-26 11:36:47 +00004288 if (adapter->hw.mac.type == e1000_82580)
4289 max_frame += IGB_TS_HDR_LEN;
4290
Alexander Duyck7d95b712009-10-27 15:50:08 +00004291 if (max_frame <= IGB_RXBUFFER_1024)
Alexander Duyck4c844852009-10-27 15:52:07 +00004292 rx_buffer_len = IGB_RXBUFFER_1024;
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00004293 else if (max_frame <= MAXIMUM_ETHERNET_VLAN_SIZE)
Alexander Duyck4c844852009-10-27 15:52:07 +00004294 rx_buffer_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00004295 else
Alexander Duyck4c844852009-10-27 15:52:07 +00004296 rx_buffer_len = IGB_RXBUFFER_128;
4297
Nick Nunley757b77e2010-03-26 11:36:47 +00004298 if ((max_frame == ETH_FRAME_LEN + ETH_FCS_LEN + IGB_TS_HDR_LEN) ||
4299 (max_frame == MAXIMUM_ETHERNET_VLAN_SIZE + IGB_TS_HDR_LEN))
4300 rx_buffer_len = MAXIMUM_ETHERNET_VLAN_SIZE + IGB_TS_HDR_LEN;
4301
4302 if ((adapter->hw.mac.type == e1000_82580) &&
4303 (rx_buffer_len == IGB_RXBUFFER_128))
4304 rx_buffer_len += IGB_RXBUFFER_64;
4305
Alexander Duyck4c844852009-10-27 15:52:07 +00004306 if (netif_running(netdev))
4307 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004308
Alexander Duyck090b1792009-10-27 23:51:55 +00004309 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08004310 netdev->mtu, new_mtu);
4311 netdev->mtu = new_mtu;
4312
Alexander Duyck4c844852009-10-27 15:52:07 +00004313 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00004314 adapter->rx_ring[i]->rx_buffer_len = rx_buffer_len;
Alexander Duyck4c844852009-10-27 15:52:07 +00004315
Auke Kok9d5c8242008-01-24 02:22:38 -08004316 if (netif_running(netdev))
4317 igb_up(adapter);
4318 else
4319 igb_reset(adapter);
4320
4321 clear_bit(__IGB_RESETTING, &adapter->state);
4322
4323 return 0;
4324}
4325
4326/**
4327 * igb_update_stats - Update the board statistics counters
4328 * @adapter: board private structure
4329 **/
4330
Eric Dumazet12dcd862010-10-15 17:27:10 +00004331void igb_update_stats(struct igb_adapter *adapter,
4332 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08004333{
4334 struct e1000_hw *hw = &adapter->hw;
4335 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004336 u32 reg, mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004337 u16 phy_tmp;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004338 int i;
4339 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004340 unsigned int start;
4341 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004342
4343#define PHY_IDLE_ERROR_COUNT_MASK 0x00FF
4344
4345 /*
4346 * Prevent stats update while adapter is being reset, or if the pci
4347 * connection is down.
4348 */
4349 if (adapter->link_speed == 0)
4350 return;
4351 if (pci_channel_offline(pdev))
4352 return;
4353
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004354 bytes = 0;
4355 packets = 0;
4356 for (i = 0; i < adapter->num_rx_queues; i++) {
4357 u32 rqdpc_tmp = rd32(E1000_RQDPC(i)) & 0x0FFF;
Alexander Duyck3025a442010-02-17 01:02:39 +00004358 struct igb_ring *ring = adapter->rx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004359
Alexander Duyck3025a442010-02-17 01:02:39 +00004360 ring->rx_stats.drops += rqdpc_tmp;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004361 net_stats->rx_fifo_errors += rqdpc_tmp;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004362
4363 do {
4364 start = u64_stats_fetch_begin_bh(&ring->rx_syncp);
4365 _bytes = ring->rx_stats.bytes;
4366 _packets = ring->rx_stats.packets;
4367 } while (u64_stats_fetch_retry_bh(&ring->rx_syncp, start));
4368 bytes += _bytes;
4369 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004370 }
4371
Alexander Duyck128e45e2009-11-12 18:37:38 +00004372 net_stats->rx_bytes = bytes;
4373 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004374
4375 bytes = 0;
4376 packets = 0;
4377 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004378 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00004379 do {
4380 start = u64_stats_fetch_begin_bh(&ring->tx_syncp);
4381 _bytes = ring->tx_stats.bytes;
4382 _packets = ring->tx_stats.packets;
4383 } while (u64_stats_fetch_retry_bh(&ring->tx_syncp, start));
4384 bytes += _bytes;
4385 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004386 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00004387 net_stats->tx_bytes = bytes;
4388 net_stats->tx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00004389
4390 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08004391 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
4392 adapter->stats.gprc += rd32(E1000_GPRC);
4393 adapter->stats.gorc += rd32(E1000_GORCL);
4394 rd32(E1000_GORCH); /* clear GORCL */
4395 adapter->stats.bprc += rd32(E1000_BPRC);
4396 adapter->stats.mprc += rd32(E1000_MPRC);
4397 adapter->stats.roc += rd32(E1000_ROC);
4398
4399 adapter->stats.prc64 += rd32(E1000_PRC64);
4400 adapter->stats.prc127 += rd32(E1000_PRC127);
4401 adapter->stats.prc255 += rd32(E1000_PRC255);
4402 adapter->stats.prc511 += rd32(E1000_PRC511);
4403 adapter->stats.prc1023 += rd32(E1000_PRC1023);
4404 adapter->stats.prc1522 += rd32(E1000_PRC1522);
4405 adapter->stats.symerrs += rd32(E1000_SYMERRS);
4406 adapter->stats.sec += rd32(E1000_SEC);
4407
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004408 mpc = rd32(E1000_MPC);
4409 adapter->stats.mpc += mpc;
4410 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004411 adapter->stats.scc += rd32(E1000_SCC);
4412 adapter->stats.ecol += rd32(E1000_ECOL);
4413 adapter->stats.mcc += rd32(E1000_MCC);
4414 adapter->stats.latecol += rd32(E1000_LATECOL);
4415 adapter->stats.dc += rd32(E1000_DC);
4416 adapter->stats.rlec += rd32(E1000_RLEC);
4417 adapter->stats.xonrxc += rd32(E1000_XONRXC);
4418 adapter->stats.xontxc += rd32(E1000_XONTXC);
4419 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
4420 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
4421 adapter->stats.fcruc += rd32(E1000_FCRUC);
4422 adapter->stats.gptc += rd32(E1000_GPTC);
4423 adapter->stats.gotc += rd32(E1000_GOTCL);
4424 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00004425 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004426 adapter->stats.ruc += rd32(E1000_RUC);
4427 adapter->stats.rfc += rd32(E1000_RFC);
4428 adapter->stats.rjc += rd32(E1000_RJC);
4429 adapter->stats.tor += rd32(E1000_TORH);
4430 adapter->stats.tot += rd32(E1000_TOTH);
4431 adapter->stats.tpr += rd32(E1000_TPR);
4432
4433 adapter->stats.ptc64 += rd32(E1000_PTC64);
4434 adapter->stats.ptc127 += rd32(E1000_PTC127);
4435 adapter->stats.ptc255 += rd32(E1000_PTC255);
4436 adapter->stats.ptc511 += rd32(E1000_PTC511);
4437 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
4438 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
4439
4440 adapter->stats.mptc += rd32(E1000_MPTC);
4441 adapter->stats.bptc += rd32(E1000_BPTC);
4442
Nick Nunley2d0b0f62010-02-17 01:02:59 +00004443 adapter->stats.tpt += rd32(E1000_TPT);
4444 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08004445
4446 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00004447 /* read internal phy specific stats */
4448 reg = rd32(E1000_CTRL_EXT);
4449 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
4450 adapter->stats.rxerrc += rd32(E1000_RXERRC);
4451 adapter->stats.tncrs += rd32(E1000_TNCRS);
4452 }
4453
Auke Kok9d5c8242008-01-24 02:22:38 -08004454 adapter->stats.tsctc += rd32(E1000_TSCTC);
4455 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
4456
4457 adapter->stats.iac += rd32(E1000_IAC);
4458 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
4459 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
4460 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
4461 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
4462 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
4463 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
4464 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
4465 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
4466
4467 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004468 net_stats->multicast = adapter->stats.mprc;
4469 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004470
4471 /* Rx Errors */
4472
4473 /* RLEC on some newer hardware can be incorrect so build
Jesper Dangaard Brouer8c0ab702009-05-26 13:50:31 +00004474 * our own version based on RUC and ROC */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004475 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08004476 adapter->stats.crcerrs + adapter->stats.algnerrc +
4477 adapter->stats.ruc + adapter->stats.roc +
4478 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00004479 net_stats->rx_length_errors = adapter->stats.ruc +
4480 adapter->stats.roc;
4481 net_stats->rx_crc_errors = adapter->stats.crcerrs;
4482 net_stats->rx_frame_errors = adapter->stats.algnerrc;
4483 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08004484
4485 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00004486 net_stats->tx_errors = adapter->stats.ecol +
4487 adapter->stats.latecol;
4488 net_stats->tx_aborted_errors = adapter->stats.ecol;
4489 net_stats->tx_window_errors = adapter->stats.latecol;
4490 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08004491
4492 /* Tx Dropped needs to be maintained elsewhere */
4493
4494 /* Phy Stats */
4495 if (hw->phy.media_type == e1000_media_type_copper) {
4496 if ((adapter->link_speed == SPEED_1000) &&
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004497 (!igb_read_phy_reg(hw, PHY_1000T_STATUS, &phy_tmp))) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004498 phy_tmp &= PHY_IDLE_ERROR_COUNT_MASK;
4499 adapter->phy_stats.idle_errors += phy_tmp;
4500 }
4501 }
4502
4503 /* Management Stats */
4504 adapter->stats.mgptc += rd32(E1000_MGTPTC);
4505 adapter->stats.mgprc += rd32(E1000_MGTPRC);
4506 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
4507}
4508
Auke Kok9d5c8242008-01-24 02:22:38 -08004509static irqreturn_t igb_msix_other(int irq, void *data)
4510{
Alexander Duyck047e0032009-10-27 15:49:27 +00004511 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08004512 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004513 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004514 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00004515
Alexander Duyck7f081d42010-01-07 17:41:00 +00004516 if (icr & E1000_ICR_DRSTA)
4517 schedule_work(&adapter->reset_task);
4518
Alexander Duyck047e0032009-10-27 15:49:27 +00004519 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00004520 /* HW is reporting DMA is out of sync */
4521 adapter->stats.doosync++;
4522 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00004523
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004524 /* Check for a mailbox event */
4525 if (icr & E1000_ICR_VMMB)
4526 igb_msg_task(adapter);
4527
4528 if (icr & E1000_ICR_LSC) {
4529 hw->mac.get_link_status = 1;
4530 /* guard against interrupt when we're going down */
4531 if (!test_bit(__IGB_DOWN, &adapter->state))
4532 mod_timer(&adapter->watchdog_timer, jiffies + 1);
4533 }
4534
Alexander Duyck25568a52009-10-27 23:49:59 +00004535 if (adapter->vfs_allocated_count)
4536 wr32(E1000_IMS, E1000_IMS_LSC |
4537 E1000_IMS_VMMB |
4538 E1000_IMS_DOUTSYNC);
4539 else
4540 wr32(E1000_IMS, E1000_IMS_LSC | E1000_IMS_DOUTSYNC);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07004541 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08004542
4543 return IRQ_HANDLED;
4544}
4545
Alexander Duyck047e0032009-10-27 15:49:27 +00004546static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004547{
Alexander Duyck26b39272010-02-17 01:00:41 +00004548 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004549 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08004550
Alexander Duyck047e0032009-10-27 15:49:27 +00004551 if (!q_vector->set_itr)
4552 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00004553
Alexander Duyck047e0032009-10-27 15:49:27 +00004554 if (!itr_val)
4555 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004556
Alexander Duyck26b39272010-02-17 01:00:41 +00004557 if (adapter->hw.mac.type == e1000_82575)
4558 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004559 else
Alexander Duyck047e0032009-10-27 15:49:27 +00004560 itr_val |= 0x8000000;
4561
4562 writel(itr_val, q_vector->itr_register);
4563 q_vector->set_itr = 0;
4564}
4565
4566static irqreturn_t igb_msix_ring(int irq, void *data)
4567{
4568 struct igb_q_vector *q_vector = data;
4569
4570 /* Write the ITR value calculated from the previous interrupt. */
4571 igb_write_itr(q_vector);
4572
4573 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07004574
Auke Kok9d5c8242008-01-24 02:22:38 -08004575 return IRQ_HANDLED;
4576}
4577
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004578#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00004579static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004580{
Alexander Duyck047e0032009-10-27 15:49:27 +00004581 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004582 struct e1000_hw *hw = &adapter->hw;
4583 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004584
Alexander Duyck047e0032009-10-27 15:49:27 +00004585 if (q_vector->cpu == cpu)
4586 goto out_no_update;
4587
4588 if (q_vector->tx_ring) {
4589 int q = q_vector->tx_ring->reg_idx;
4590 u32 dca_txctrl = rd32(E1000_DCA_TXCTRL(q));
4591 if (hw->mac.type == e1000_82575) {
4592 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK;
4593 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4594 } else {
4595 dca_txctrl &= ~E1000_DCA_TXCTRL_CPUID_MASK_82576;
4596 dca_txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
4597 E1000_DCA_TXCTRL_CPUID_SHIFT;
4598 }
4599 dca_txctrl |= E1000_DCA_TXCTRL_DESC_DCA_EN;
4600 wr32(E1000_DCA_TXCTRL(q), dca_txctrl);
4601 }
4602 if (q_vector->rx_ring) {
4603 int q = q_vector->rx_ring->reg_idx;
4604 u32 dca_rxctrl = rd32(E1000_DCA_RXCTRL(q));
4605 if (hw->mac.type == e1000_82575) {
4606 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK;
4607 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
4608 } else {
Alexander Duyck2d064c02008-07-08 15:10:12 -07004609 dca_rxctrl &= ~E1000_DCA_RXCTRL_CPUID_MASK_82576;
Maciej Sosnowski92be7912009-03-13 20:40:21 +00004610 dca_rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu) <<
Alexander Duyck2d064c02008-07-08 15:10:12 -07004611 E1000_DCA_RXCTRL_CPUID_SHIFT;
Alexander Duyck2d064c02008-07-08 15:10:12 -07004612 }
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004613 dca_rxctrl |= E1000_DCA_RXCTRL_DESC_DCA_EN;
4614 dca_rxctrl |= E1000_DCA_RXCTRL_HEAD_DCA_EN;
4615 dca_rxctrl |= E1000_DCA_RXCTRL_DATA_DCA_EN;
4616 wr32(E1000_DCA_RXCTRL(q), dca_rxctrl);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004617 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004618 q_vector->cpu = cpu;
4619out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004620 put_cpu();
4621}
4622
4623static void igb_setup_dca(struct igb_adapter *adapter)
4624{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004625 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004626 int i;
4627
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004628 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004629 return;
4630
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00004631 /* Always use CB2 mode, difference is masked in the CB driver. */
4632 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
4633
Alexander Duyck047e0032009-10-27 15:49:27 +00004634 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00004635 adapter->q_vector[i]->cpu = -1;
4636 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004637 }
4638}
4639
4640static int __igb_notify_dca(struct device *dev, void *data)
4641{
4642 struct net_device *netdev = dev_get_drvdata(dev);
4643 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004644 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004645 struct e1000_hw *hw = &adapter->hw;
4646 unsigned long event = *(unsigned long *)data;
4647
4648 switch (event) {
4649 case DCA_PROVIDER_ADD:
4650 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004651 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004652 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004653 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004654 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00004655 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004656 igb_setup_dca(adapter);
4657 break;
4658 }
4659 /* Fall Through since DCA is disabled. */
4660 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004661 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004662 /* without this a class_device is left
Alexander Duyck047e0032009-10-27 15:49:27 +00004663 * hanging around in the sysfs model */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004664 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00004665 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07004666 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08004667 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004668 }
4669 break;
4670 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08004671
Jeb Cramerfe4506b2008-07-08 15:07:55 -07004672 return 0;
4673}
4674
4675static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
4676 void *p)
4677{
4678 int ret_val;
4679
4680 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
4681 __igb_notify_dca);
4682
4683 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
4684}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07004685#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08004686
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004687static void igb_ping_all_vfs(struct igb_adapter *adapter)
4688{
4689 struct e1000_hw *hw = &adapter->hw;
4690 u32 ping;
4691 int i;
4692
4693 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
4694 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004695 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004696 ping |= E1000_VT_MSGTYPE_CTS;
4697 igb_write_mbx(hw, &ping, 1, i);
4698 }
4699}
4700
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004701static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
4702{
4703 struct e1000_hw *hw = &adapter->hw;
4704 u32 vmolr = rd32(E1000_VMOLR(vf));
4705 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
4706
Alexander Duyckd85b90042010-09-22 17:56:20 +00004707 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004708 IGB_VF_FLAG_MULTI_PROMISC);
4709 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
4710
4711 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
4712 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00004713 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004714 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
4715 } else {
4716 /*
4717 * if we have hashes and we are clearing a multicast promisc
4718 * flag we need to write the hashes to the MTA as this step
4719 * was previously skipped
4720 */
4721 if (vf_data->num_vf_mc_hashes > 30) {
4722 vmolr |= E1000_VMOLR_MPME;
4723 } else if (vf_data->num_vf_mc_hashes) {
4724 int j;
4725 vmolr |= E1000_VMOLR_ROMPE;
4726 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
4727 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
4728 }
4729 }
4730
4731 wr32(E1000_VMOLR(vf), vmolr);
4732
4733 /* there are flags left unprocessed, likely not supported */
4734 if (*msgbuf & E1000_VT_MSGINFO_MASK)
4735 return -EINVAL;
4736
4737 return 0;
4738
4739}
4740
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004741static int igb_set_vf_multicasts(struct igb_adapter *adapter,
4742 u32 *msgbuf, u32 vf)
4743{
4744 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
4745 u16 *hash_list = (u16 *)&msgbuf[1];
4746 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
4747 int i;
4748
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004749 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004750 * to this VF for later use to restore when the PF multi cast
4751 * list changes
4752 */
4753 vf_data->num_vf_mc_hashes = n;
4754
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004755 /* only up to 30 hash values supported */
4756 if (n > 30)
4757 n = 30;
4758
4759 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004760 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07004761 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004762
4763 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004764 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004765
4766 return 0;
4767}
4768
4769static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
4770{
4771 struct e1000_hw *hw = &adapter->hw;
4772 struct vf_data_storage *vf_data;
4773 int i, j;
4774
4775 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004776 u32 vmolr = rd32(E1000_VMOLR(i));
4777 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
4778
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004779 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00004780
4781 if ((vf_data->num_vf_mc_hashes > 30) ||
4782 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
4783 vmolr |= E1000_VMOLR_MPME;
4784 } else if (vf_data->num_vf_mc_hashes) {
4785 vmolr |= E1000_VMOLR_ROMPE;
4786 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
4787 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
4788 }
4789 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004790 }
4791}
4792
4793static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
4794{
4795 struct e1000_hw *hw = &adapter->hw;
4796 u32 pool_mask, reg, vid;
4797 int i;
4798
4799 pool_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
4800
4801 /* Find the vlan filter for this id */
4802 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
4803 reg = rd32(E1000_VLVF(i));
4804
4805 /* remove the vf from the pool */
4806 reg &= ~pool_mask;
4807
4808 /* if pool is empty then remove entry from vfta */
4809 if (!(reg & E1000_VLVF_POOLSEL_MASK) &&
4810 (reg & E1000_VLVF_VLANID_ENABLE)) {
4811 reg = 0;
4812 vid = reg & E1000_VLVF_VLANID_MASK;
4813 igb_vfta_set(hw, vid, false);
4814 }
4815
4816 wr32(E1000_VLVF(i), reg);
4817 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00004818
4819 adapter->vf_data[vf].vlans_enabled = 0;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004820}
4821
4822static s32 igb_vlvf_set(struct igb_adapter *adapter, u32 vid, bool add, u32 vf)
4823{
4824 struct e1000_hw *hw = &adapter->hw;
4825 u32 reg, i;
4826
Alexander Duyck51466232009-10-27 23:47:35 +00004827 /* The vlvf table only exists on 82576 hardware and newer */
4828 if (hw->mac.type < e1000_82576)
4829 return -1;
4830
4831 /* we only need to do this if VMDq is enabled */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004832 if (!adapter->vfs_allocated_count)
4833 return -1;
4834
4835 /* Find the vlan filter for this id */
4836 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
4837 reg = rd32(E1000_VLVF(i));
4838 if ((reg & E1000_VLVF_VLANID_ENABLE) &&
4839 vid == (reg & E1000_VLVF_VLANID_MASK))
4840 break;
4841 }
4842
4843 if (add) {
4844 if (i == E1000_VLVF_ARRAY_SIZE) {
4845 /* Did not find a matching VLAN ID entry that was
4846 * enabled. Search for a free filter entry, i.e.
4847 * one without the enable bit set
4848 */
4849 for (i = 0; i < E1000_VLVF_ARRAY_SIZE; i++) {
4850 reg = rd32(E1000_VLVF(i));
4851 if (!(reg & E1000_VLVF_VLANID_ENABLE))
4852 break;
4853 }
4854 }
4855 if (i < E1000_VLVF_ARRAY_SIZE) {
4856 /* Found an enabled/available entry */
4857 reg |= 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
4858
4859 /* if !enabled we need to set this up in vfta */
4860 if (!(reg & E1000_VLVF_VLANID_ENABLE)) {
Alexander Duyck51466232009-10-27 23:47:35 +00004861 /* add VID to filter table */
4862 igb_vfta_set(hw, vid, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004863 reg |= E1000_VLVF_VLANID_ENABLE;
4864 }
Alexander Duyckcad6d052009-03-13 20:41:37 +00004865 reg &= ~E1000_VLVF_VLANID_MASK;
4866 reg |= vid;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004867 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00004868
4869 /* do not modify RLPML for PF devices */
4870 if (vf >= adapter->vfs_allocated_count)
4871 return 0;
4872
4873 if (!adapter->vf_data[vf].vlans_enabled) {
4874 u32 size;
4875 reg = rd32(E1000_VMOLR(vf));
4876 size = reg & E1000_VMOLR_RLPML_MASK;
4877 size += 4;
4878 reg &= ~E1000_VMOLR_RLPML_MASK;
4879 reg |= size;
4880 wr32(E1000_VMOLR(vf), reg);
4881 }
Alexander Duyckae641bd2009-09-03 14:49:33 +00004882
Alexander Duyck51466232009-10-27 23:47:35 +00004883 adapter->vf_data[vf].vlans_enabled++;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004884 return 0;
4885 }
4886 } else {
4887 if (i < E1000_VLVF_ARRAY_SIZE) {
4888 /* remove vf from the pool */
4889 reg &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT + vf));
4890 /* if pool is empty then remove entry from vfta */
4891 if (!(reg & E1000_VLVF_POOLSEL_MASK)) {
4892 reg = 0;
4893 igb_vfta_set(hw, vid, false);
4894 }
4895 wr32(E1000_VLVF(i), reg);
Alexander Duyckae641bd2009-09-03 14:49:33 +00004896
4897 /* do not modify RLPML for PF devices */
4898 if (vf >= adapter->vfs_allocated_count)
4899 return 0;
4900
4901 adapter->vf_data[vf].vlans_enabled--;
4902 if (!adapter->vf_data[vf].vlans_enabled) {
4903 u32 size;
4904 reg = rd32(E1000_VMOLR(vf));
4905 size = reg & E1000_VMOLR_RLPML_MASK;
4906 size -= 4;
4907 reg &= ~E1000_VMOLR_RLPML_MASK;
4908 reg |= size;
4909 wr32(E1000_VMOLR(vf), reg);
4910 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004911 }
4912 }
Williams, Mitch A8151d292010-02-10 01:44:24 +00004913 return 0;
4914}
4915
4916static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
4917{
4918 struct e1000_hw *hw = &adapter->hw;
4919
4920 if (vid)
4921 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
4922 else
4923 wr32(E1000_VMVIR(vf), 0);
4924}
4925
4926static int igb_ndo_set_vf_vlan(struct net_device *netdev,
4927 int vf, u16 vlan, u8 qos)
4928{
4929 int err = 0;
4930 struct igb_adapter *adapter = netdev_priv(netdev);
4931
4932 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
4933 return -EINVAL;
4934 if (vlan || qos) {
4935 err = igb_vlvf_set(adapter, vlan, !!vlan, vf);
4936 if (err)
4937 goto out;
4938 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
4939 igb_set_vmolr(adapter, vf, !vlan);
4940 adapter->vf_data[vf].pf_vlan = vlan;
4941 adapter->vf_data[vf].pf_qos = qos;
4942 dev_info(&adapter->pdev->dev,
4943 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
4944 if (test_bit(__IGB_DOWN, &adapter->state)) {
4945 dev_warn(&adapter->pdev->dev,
4946 "The VF VLAN has been set,"
4947 " but the PF device is not up.\n");
4948 dev_warn(&adapter->pdev->dev,
4949 "Bring the PF device up before"
4950 " attempting to use the VF device.\n");
4951 }
4952 } else {
4953 igb_vlvf_set(adapter, adapter->vf_data[vf].pf_vlan,
4954 false, vf);
4955 igb_set_vmvir(adapter, vlan, vf);
4956 igb_set_vmolr(adapter, vf, true);
4957 adapter->vf_data[vf].pf_vlan = 0;
4958 adapter->vf_data[vf].pf_qos = 0;
4959 }
4960out:
4961 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004962}
4963
4964static int igb_set_vf_vlan(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
4965{
4966 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
4967 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
4968
4969 return igb_vlvf_set(adapter, vid, add, vf);
4970}
4971
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004972static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004973{
Greg Rose8fa7e0f2010-11-06 05:43:21 +00004974 /* clear flags - except flag that indicates PF has set the MAC */
4975 adapter->vf_data[vf].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004976 adapter->vf_data[vf].last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004977
4978 /* reset offloads to defaults */
Williams, Mitch A8151d292010-02-10 01:44:24 +00004979 igb_set_vmolr(adapter, vf, true);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004980
4981 /* reset vlans for device */
4982 igb_clear_vf_vfta(adapter, vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00004983 if (adapter->vf_data[vf].pf_vlan)
4984 igb_ndo_set_vf_vlan(adapter->netdev, vf,
4985 adapter->vf_data[vf].pf_vlan,
4986 adapter->vf_data[vf].pf_qos);
4987 else
4988 igb_clear_vf_vfta(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004989
4990 /* reset multicast table array for vf */
4991 adapter->vf_data[vf].num_vf_mc_hashes = 0;
4992
4993 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004994 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004995}
4996
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00004997static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
4998{
4999 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
5000
5001 /* generate a new mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00005002 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
5003 random_ether_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005004
5005 /* process remaining reset events */
5006 igb_vf_reset(adapter, vf);
5007}
5008
5009static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005010{
5011 struct e1000_hw *hw = &adapter->hw;
5012 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005013 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005014 u32 reg, msgbuf[3];
5015 u8 *addr = (u8 *)(&msgbuf[1]);
5016
5017 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005018 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005019
5020 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00005021 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005022
5023 /* enable transmit and receive for vf */
5024 reg = rd32(E1000_VFTE);
5025 wr32(E1000_VFTE, reg | (1 << vf));
5026 reg = rd32(E1000_VFRE);
5027 wr32(E1000_VFRE, reg | (1 << vf));
5028
Greg Rose8fa7e0f2010-11-06 05:43:21 +00005029 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005030
5031 /* reply to reset with ack and vf mac address */
5032 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
5033 memcpy(addr, vf_mac, 6);
5034 igb_write_mbx(hw, msgbuf, 3, vf);
5035}
5036
5037static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
5038{
Greg Rosede42edd2010-07-01 13:39:23 +00005039 /*
5040 * The VF MAC Address is stored in a packed array of bytes
5041 * starting at the second 32 bit word of the msg array
5042 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005043 unsigned char *addr = (char *)&msg[1];
5044 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005045
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005046 if (is_valid_ether_addr(addr))
5047 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005048
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005049 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005050}
5051
5052static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
5053{
5054 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005055 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005056 u32 msg = E1000_VT_MSGTYPE_NACK;
5057
5058 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005059 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
5060 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005061 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005062 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005063 }
5064}
5065
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005066static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005067{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005068 struct pci_dev *pdev = adapter->pdev;
5069 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005070 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005071 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005072 s32 retval;
5073
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005074 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005075
Alexander Duyckfef45f42009-12-11 22:57:34 -08005076 if (retval) {
5077 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005078 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08005079 vf_data->flags &= ~IGB_VF_FLAG_CTS;
5080 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5081 return;
5082 goto out;
5083 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005084
5085 /* this is a message we already processed, do nothing */
5086 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005087 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005088
5089 /*
5090 * until the vf completes a reset it should not be
5091 * allowed to start any configuration.
5092 */
5093
5094 if (msgbuf[0] == E1000_VF_RESET) {
5095 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005096 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005097 }
5098
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005099 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08005100 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
5101 return;
5102 retval = -1;
5103 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005104 }
5105
5106 switch ((msgbuf[0] & 0xFFFF)) {
5107 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005108 retval = -EINVAL;
5109 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
5110 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
5111 else
5112 dev_warn(&pdev->dev,
5113 "VF %d attempted to override administratively "
5114 "set MAC address\nReload the VF driver to "
5115 "resume operations\n", vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005116 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005117 case E1000_VF_SET_PROMISC:
5118 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
5119 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005120 case E1000_VF_SET_MULTICAST:
5121 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
5122 break;
5123 case E1000_VF_SET_LPE:
5124 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
5125 break;
5126 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00005127 retval = -1;
5128 if (vf_data->pf_vlan)
5129 dev_warn(&pdev->dev,
5130 "VF %d attempted to override administratively "
5131 "set VLAN tag\nReload the VF driver to "
5132 "resume operations\n", vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00005133 else
5134 retval = igb_set_vf_vlan(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005135 break;
5136 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00005137 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005138 retval = -1;
5139 break;
5140 }
5141
Alexander Duyckfef45f42009-12-11 22:57:34 -08005142 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
5143out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005144 /* notify the VF of the results of what it sent us */
5145 if (retval)
5146 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
5147 else
5148 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
5149
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005150 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005151}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005152
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005153static void igb_msg_task(struct igb_adapter *adapter)
5154{
5155 struct e1000_hw *hw = &adapter->hw;
5156 u32 vf;
5157
5158 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
5159 /* process any reset requests */
5160 if (!igb_check_for_rst(hw, vf))
5161 igb_vf_reset_event(adapter, vf);
5162
5163 /* process any messages pending */
5164 if (!igb_check_for_msg(hw, vf))
5165 igb_rcv_msg_from_vf(adapter, vf);
5166
5167 /* process any acks */
5168 if (!igb_check_for_ack(hw, vf))
5169 igb_rcv_ack_from_vf(adapter, vf);
5170 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005171}
5172
Auke Kok9d5c8242008-01-24 02:22:38 -08005173/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00005174 * igb_set_uta - Set unicast filter table address
5175 * @adapter: board private structure
5176 *
5177 * The unicast table address is a register array of 32-bit registers.
5178 * The table is meant to be used in a way similar to how the MTA is used
5179 * however due to certain limitations in the hardware it is necessary to
5180 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscous
5181 * enable bit to allow vlan tag stripping when promiscous mode is enabled
5182 **/
5183static void igb_set_uta(struct igb_adapter *adapter)
5184{
5185 struct e1000_hw *hw = &adapter->hw;
5186 int i;
5187
5188 /* The UTA table only exists on 82576 hardware and newer */
5189 if (hw->mac.type < e1000_82576)
5190 return;
5191
5192 /* we only need to do this if VMDq is enabled */
5193 if (!adapter->vfs_allocated_count)
5194 return;
5195
5196 for (i = 0; i < hw->mac.uta_reg_count; i++)
5197 array_wr32(E1000_UTA, i, ~0);
5198}
5199
5200/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005201 * igb_intr_msi - Interrupt Handler
5202 * @irq: interrupt number
5203 * @data: pointer to a network interface device structure
5204 **/
5205static irqreturn_t igb_intr_msi(int irq, void *data)
5206{
Alexander Duyck047e0032009-10-27 15:49:27 +00005207 struct igb_adapter *adapter = data;
5208 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005209 struct e1000_hw *hw = &adapter->hw;
5210 /* read ICR disables interrupts using IAM */
5211 u32 icr = rd32(E1000_ICR);
5212
Alexander Duyck047e0032009-10-27 15:49:27 +00005213 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005214
Alexander Duyck7f081d42010-01-07 17:41:00 +00005215 if (icr & E1000_ICR_DRSTA)
5216 schedule_work(&adapter->reset_task);
5217
Alexander Duyck047e0032009-10-27 15:49:27 +00005218 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005219 /* HW is reporting DMA is out of sync */
5220 adapter->stats.doosync++;
5221 }
5222
Auke Kok9d5c8242008-01-24 02:22:38 -08005223 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5224 hw->mac.get_link_status = 1;
5225 if (!test_bit(__IGB_DOWN, &adapter->state))
5226 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5227 }
5228
Alexander Duyck047e0032009-10-27 15:49:27 +00005229 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005230
5231 return IRQ_HANDLED;
5232}
5233
5234/**
Alexander Duyck4a3c6432009-02-06 23:20:49 +00005235 * igb_intr - Legacy Interrupt Handler
Auke Kok9d5c8242008-01-24 02:22:38 -08005236 * @irq: interrupt number
5237 * @data: pointer to a network interface device structure
5238 **/
5239static irqreturn_t igb_intr(int irq, void *data)
5240{
Alexander Duyck047e0032009-10-27 15:49:27 +00005241 struct igb_adapter *adapter = data;
5242 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08005243 struct e1000_hw *hw = &adapter->hw;
5244 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
5245 * need for the IMC write */
5246 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08005247 if (!icr)
5248 return IRQ_NONE; /* Not our interrupt */
5249
Alexander Duyck047e0032009-10-27 15:49:27 +00005250 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005251
5252 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
5253 * not set, then the adapter didn't send an interrupt */
5254 if (!(icr & E1000_ICR_INT_ASSERTED))
5255 return IRQ_NONE;
5256
Alexander Duyck7f081d42010-01-07 17:41:00 +00005257 if (icr & E1000_ICR_DRSTA)
5258 schedule_work(&adapter->reset_task);
5259
Alexander Duyck047e0032009-10-27 15:49:27 +00005260 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005261 /* HW is reporting DMA is out of sync */
5262 adapter->stats.doosync++;
5263 }
5264
Auke Kok9d5c8242008-01-24 02:22:38 -08005265 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
5266 hw->mac.get_link_status = 1;
5267 /* guard against interrupt when we're going down */
5268 if (!test_bit(__IGB_DOWN, &adapter->state))
5269 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5270 }
5271
Alexander Duyck047e0032009-10-27 15:49:27 +00005272 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08005273
5274 return IRQ_HANDLED;
5275}
5276
Alexander Duyck047e0032009-10-27 15:49:27 +00005277static inline void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08005278{
Alexander Duyck047e0032009-10-27 15:49:27 +00005279 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08005280 struct e1000_hw *hw = &adapter->hw;
5281
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00005282 if ((q_vector->rx_ring && (adapter->rx_itr_setting & 3)) ||
5283 (!q_vector->rx_ring && (adapter->tx_itr_setting & 3))) {
Alexander Duyck047e0032009-10-27 15:49:27 +00005284 if (!adapter->msix_entries)
Alexander Duyck46544252009-02-19 20:39:04 -08005285 igb_set_itr(adapter);
5286 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005287 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005288 }
5289
5290 if (!test_bit(__IGB_DOWN, &adapter->state)) {
5291 if (adapter->msix_entries)
Alexander Duyck047e0032009-10-27 15:49:27 +00005292 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08005293 else
5294 igb_irq_enable(adapter);
5295 }
5296}
5297
Auke Kok9d5c8242008-01-24 02:22:38 -08005298/**
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005299 * igb_poll - NAPI Rx polling callback
5300 * @napi: napi polling structure
5301 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08005302 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005303static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005304{
Alexander Duyck047e0032009-10-27 15:49:27 +00005305 struct igb_q_vector *q_vector = container_of(napi,
5306 struct igb_q_vector,
5307 napi);
5308 int tx_clean_complete = 1, work_done = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005309
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005310#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00005311 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
5312 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005313#endif
Alexander Duyck047e0032009-10-27 15:49:27 +00005314 if (q_vector->tx_ring)
5315 tx_clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08005316
Alexander Duyck047e0032009-10-27 15:49:27 +00005317 if (q_vector->rx_ring)
5318 igb_clean_rx_irq_adv(q_vector, &work_done, budget);
5319
5320 if (!tx_clean_complete)
5321 work_done = budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08005322
Alexander Duyck46544252009-02-19 20:39:04 -08005323 /* If not enough Rx work done, exit the polling mode */
Alexander Duyck5e6d5b12009-03-13 20:40:38 +00005324 if (work_done < budget) {
Alexander Duyck46544252009-02-19 20:39:04 -08005325 napi_complete(napi);
Alexander Duyck047e0032009-10-27 15:49:27 +00005326 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08005327 }
5328
5329 return work_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08005330}
Al Viro6d8126f2008-03-16 22:23:24 +00005331
Auke Kok9d5c8242008-01-24 02:22:38 -08005332/**
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005333 * igb_systim_to_hwtstamp - convert system time value to hw timestamp
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005334 * @adapter: board private structure
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005335 * @shhwtstamps: timestamp structure to update
5336 * @regval: unsigned 64bit system time value.
5337 *
5338 * We need to convert the system time value stored in the RX/TXSTMP registers
5339 * into a hwtstamp which can be used by the upper level timestamping functions
5340 */
5341static void igb_systim_to_hwtstamp(struct igb_adapter *adapter,
5342 struct skb_shared_hwtstamps *shhwtstamps,
5343 u64 regval)
5344{
5345 u64 ns;
5346
Alexander Duyck55cac242009-11-19 12:42:21 +00005347 /*
5348 * The 82580 starts with 1ns at bit 0 in RX/TXSTMPL, shift this up to
5349 * 24 to match clock shift we setup earlier.
5350 */
5351 if (adapter->hw.mac.type == e1000_82580)
5352 regval <<= IGB_82580_TSYNC_SHIFT;
5353
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005354 ns = timecounter_cyc2time(&adapter->clock, regval);
5355 timecompare_update(&adapter->compare, ns);
5356 memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
5357 shhwtstamps->hwtstamp = ns_to_ktime(ns);
5358 shhwtstamps->syststamp = timecompare_transform(&adapter->compare, ns);
5359}
5360
5361/**
5362 * igb_tx_hwtstamp - utility function which checks for TX time stamp
5363 * @q_vector: pointer to q_vector containing needed info
Nick Nunley28739572010-05-04 21:58:07 +00005364 * @buffer: pointer to igb_buffer structure
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005365 *
5366 * If we were asked to do hardware stamping and such a time stamp is
5367 * available, then it must have been for this skb here because we only
5368 * allow only one such packet into the queue.
5369 */
Nick Nunley28739572010-05-04 21:58:07 +00005370static void igb_tx_hwtstamp(struct igb_q_vector *q_vector, struct igb_buffer *buffer_info)
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005371{
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005372 struct igb_adapter *adapter = q_vector->adapter;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005373 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005374 struct skb_shared_hwtstamps shhwtstamps;
5375 u64 regval;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005376
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005377 /* if skb does not support hw timestamp or TX stamp not valid exit */
Oliver Hartkopp2244d072010-08-17 08:59:14 +00005378 if (likely(!(buffer_info->tx_flags & SKBTX_HW_TSTAMP)) ||
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005379 !(rd32(E1000_TSYNCTXCTL) & E1000_TSYNCTXCTL_VALID))
5380 return;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005381
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005382 regval = rd32(E1000_TXSTMPL);
5383 regval |= (u64)rd32(E1000_TXSTMPH) << 32;
5384
5385 igb_systim_to_hwtstamp(adapter, &shhwtstamps, regval);
Nick Nunley28739572010-05-04 21:58:07 +00005386 skb_tstamp_tx(buffer_info->skb, &shhwtstamps);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005387}
5388
5389/**
Auke Kok9d5c8242008-01-24 02:22:38 -08005390 * igb_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyck047e0032009-10-27 15:49:27 +00005391 * @q_vector: pointer to q_vector containing needed info
Auke Kok9d5c8242008-01-24 02:22:38 -08005392 * returns true if ring is completely cleaned
5393 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005394static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005395{
Alexander Duyck047e0032009-10-27 15:49:27 +00005396 struct igb_adapter *adapter = q_vector->adapter;
5397 struct igb_ring *tx_ring = q_vector->tx_ring;
Alexander Duycke694e962009-10-27 15:53:06 +00005398 struct net_device *netdev = tx_ring->netdev;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005399 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08005400 struct igb_buffer *buffer_info;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005401 union e1000_adv_tx_desc *tx_desc, *eop_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005402 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005403 unsigned int i, eop, count = 0;
5404 bool cleaned = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08005405
Auke Kok9d5c8242008-01-24 02:22:38 -08005406 i = tx_ring->next_to_clean;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005407 eop = tx_ring->buffer_info[i].next_to_watch;
5408 eop_desc = E1000_TX_DESC_ADV(*tx_ring, eop);
5409
5410 while ((eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)) &&
5411 (count < tx_ring->count)) {
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +00005412 rmb(); /* read buffer_info after eop_desc status */
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005413 for (cleaned = false; !cleaned; count++) {
5414 tx_desc = E1000_TX_DESC_ADV(*tx_ring, i);
Auke Kok9d5c8242008-01-24 02:22:38 -08005415 buffer_info = &tx_ring->buffer_info[i];
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005416 cleaned = (i == eop);
Auke Kok9d5c8242008-01-24 02:22:38 -08005417
Nick Nunley28739572010-05-04 21:58:07 +00005418 if (buffer_info->skb) {
5419 total_bytes += buffer_info->bytecount;
Auke Kok9d5c8242008-01-24 02:22:38 -08005420 /* gso_segs is currently only valid for tcp */
Nick Nunley28739572010-05-04 21:58:07 +00005421 total_packets += buffer_info->gso_segs;
5422 igb_tx_hwtstamp(q_vector, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08005423 }
5424
Alexander Duyck80785292009-10-27 15:51:47 +00005425 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005426 tx_desc->wb.status = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005427
5428 i++;
5429 if (i == tx_ring->count)
5430 i = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005431 }
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005432 eop = tx_ring->buffer_info[i].next_to_watch;
5433 eop_desc = E1000_TX_DESC_ADV(*tx_ring, eop);
5434 }
5435
Auke Kok9d5c8242008-01-24 02:22:38 -08005436 tx_ring->next_to_clean = i;
5437
Alexander Duyckfc7d3452008-08-26 04:25:08 -07005438 if (unlikely(count &&
Auke Kok9d5c8242008-01-24 02:22:38 -08005439 netif_carrier_ok(netdev) &&
Alexander Duyckc493ea42009-03-20 00:16:50 +00005440 igb_desc_unused(tx_ring) >= IGB_TX_QUEUE_WAKE)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005441 /* Make sure that anybody stopping the queue after this
5442 * sees the new next_to_clean.
5443 */
5444 smp_mb();
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005445 if (__netif_subqueue_stopped(netdev, tx_ring->queue_index) &&
5446 !(test_bit(__IGB_DOWN, &adapter->state))) {
5447 netif_wake_subqueue(netdev, tx_ring->queue_index);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005448
5449 u64_stats_update_begin(&tx_ring->tx_syncp);
Alexander Duyck04a5fca2009-10-27 15:52:27 +00005450 tx_ring->tx_stats.restart_queue++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005451 u64_stats_update_end(&tx_ring->tx_syncp);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005452 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005453 }
5454
5455 if (tx_ring->detect_tx_hung) {
5456 /* Detect a transmit hang in hardware, this serializes the
5457 * check with the clearing of time_stamp and movement of i */
5458 tx_ring->detect_tx_hung = false;
5459 if (tx_ring->buffer_info[i].time_stamp &&
5460 time_after(jiffies, tx_ring->buffer_info[i].time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00005461 (adapter->tx_timeout_factor * HZ)) &&
5462 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005463
Auke Kok9d5c8242008-01-24 02:22:38 -08005464 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00005465 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08005466 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07005467 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005468 " TDH <%x>\n"
5469 " TDT <%x>\n"
5470 " next_to_use <%x>\n"
5471 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005472 "buffer_info[next_to_clean]\n"
5473 " time_stamp <%lx>\n"
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005474 " next_to_watch <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08005475 " jiffies <%lx>\n"
5476 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07005477 tx_ring->queue_index,
Alexander Duyckfce99e32009-10-27 15:51:27 +00005478 readl(tx_ring->head),
5479 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08005480 tx_ring->next_to_use,
5481 tx_ring->next_to_clean,
Alexander Duyckf7ba2052009-10-27 23:48:51 +00005482 tx_ring->buffer_info[eop].time_stamp,
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005483 eop,
Auke Kok9d5c8242008-01-24 02:22:38 -08005484 jiffies,
Alexander Duyck0e014cb2008-12-26 01:33:18 -08005485 eop_desc->wb.status);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005486 netif_stop_subqueue(netdev, tx_ring->queue_index);
Auke Kok9d5c8242008-01-24 02:22:38 -08005487 }
5488 }
5489 tx_ring->total_bytes += total_bytes;
5490 tx_ring->total_packets += total_packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005491 u64_stats_update_begin(&tx_ring->tx_syncp);
Alexander Duycke21ed352008-07-08 15:07:24 -07005492 tx_ring->tx_stats.bytes += total_bytes;
5493 tx_ring->tx_stats.packets += total_packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005494 u64_stats_update_end(&tx_ring->tx_syncp);
Eric Dumazet807540b2010-09-23 05:40:09 +00005495 return count < tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08005496}
5497
Auke Kok9d5c8242008-01-24 02:22:38 -08005498/**
5499 * igb_receive_skb - helper function to handle rx indications
Alexander Duyck047e0032009-10-27 15:49:27 +00005500 * @q_vector: structure containing interrupt and ring information
5501 * @skb: packet to send up
5502 * @vlan_tag: vlan tag for packet
Auke Kok9d5c8242008-01-24 02:22:38 -08005503 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00005504static void igb_receive_skb(struct igb_q_vector *q_vector,
5505 struct sk_buff *skb,
5506 u16 vlan_tag)
Auke Kok9d5c8242008-01-24 02:22:38 -08005507{
Alexander Duyck047e0032009-10-27 15:49:27 +00005508 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyckd3352522008-07-08 15:12:13 -07005509
Alexander Duyck31b24b92010-03-23 18:35:18 +00005510 if (vlan_tag && adapter->vlgrp)
Alexander Duyck047e0032009-10-27 15:49:27 +00005511 vlan_gro_receive(&q_vector->napi, adapter->vlgrp,
5512 vlan_tag, skb);
Alexander Duyck182ff8d2009-04-27 22:35:33 +00005513 else
Alexander Duyck047e0032009-10-27 15:49:27 +00005514 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005515}
5516
Alexander Duyck04a5fca2009-10-27 15:52:27 +00005517static inline void igb_rx_checksum_adv(struct igb_ring *ring,
Auke Kok9d5c8242008-01-24 02:22:38 -08005518 u32 status_err, struct sk_buff *skb)
5519{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005520 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005521
5522 /* Ignore Checksum bit is set or checksum is disabled through ethtool */
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005523 if (!(ring->flags & IGB_RING_FLAG_RX_CSUM) ||
5524 (status_err & E1000_RXD_STAT_IXSM))
Auke Kok9d5c8242008-01-24 02:22:38 -08005525 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005526
Auke Kok9d5c8242008-01-24 02:22:38 -08005527 /* TCP/UDP checksum error bit is set */
5528 if (status_err &
5529 (E1000_RXDEXT_STATERR_TCPE | E1000_RXDEXT_STATERR_IPE)) {
Jesse Brandeburgb9473562009-04-27 22:36:13 +00005530 /*
5531 * work around errata with sctp packets where the TCPE aka
5532 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
5533 * packets, (aka let the stack check the crc32c)
5534 */
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005535 if ((skb->len == 60) &&
Eric Dumazet12dcd862010-10-15 17:27:10 +00005536 (ring->flags & IGB_RING_FLAG_RX_SCTP_CSUM)) {
5537 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fca2009-10-27 15:52:27 +00005538 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005539 u64_stats_update_end(&ring->rx_syncp);
5540 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005541 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08005542 return;
5543 }
5544 /* It must be a TCP or UDP packet with a valid checksum */
5545 if (status_err & (E1000_RXD_STAT_TCPCS | E1000_RXD_STAT_UDPCS))
5546 skb->ip_summed = CHECKSUM_UNNECESSARY;
5547
Alexander Duyck59d71982010-04-27 13:09:25 +00005548 dev_dbg(ring->dev, "cksum success: bits %08X\n", status_err);
Auke Kok9d5c8242008-01-24 02:22:38 -08005549}
5550
Nick Nunley757b77e2010-03-26 11:36:47 +00005551static void igb_rx_hwtstamp(struct igb_q_vector *q_vector, u32 staterr,
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005552 struct sk_buff *skb)
5553{
5554 struct igb_adapter *adapter = q_vector->adapter;
5555 struct e1000_hw *hw = &adapter->hw;
5556 u64 regval;
5557
5558 /*
5559 * If this bit is set, then the RX registers contain the time stamp. No
5560 * other packet will be time stamped until we read these registers, so
5561 * read the registers to make them available again. Because only one
5562 * packet can be time stamped at a time, we know that the register
5563 * values must belong to this one here and therefore we don't need to
5564 * compare any of the additional attributes stored for it.
5565 *
Oliver Hartkopp2244d072010-08-17 08:59:14 +00005566 * If nothing went wrong, then it should have a shared tx_flags that we
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005567 * can turn into a skb_shared_hwtstamps.
5568 */
Nick Nunley757b77e2010-03-26 11:36:47 +00005569 if (staterr & E1000_RXDADV_STAT_TSIP) {
5570 u32 *stamp = (u32 *)skb->data;
5571 regval = le32_to_cpu(*(stamp + 2));
5572 regval |= (u64)le32_to_cpu(*(stamp + 3)) << 32;
5573 skb_pull(skb, IGB_TS_HDR_LEN);
5574 } else {
5575 if(!(rd32(E1000_TSYNCRXCTL) & E1000_TSYNCRXCTL_VALID))
5576 return;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005577
Nick Nunley757b77e2010-03-26 11:36:47 +00005578 regval = rd32(E1000_RXSTMPL);
5579 regval |= (u64)rd32(E1000_RXSTMPH) << 32;
5580 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005581
5582 igb_systim_to_hwtstamp(adapter, skb_hwtstamps(skb), regval);
5583}
Alexander Duyck4c844852009-10-27 15:52:07 +00005584static inline u16 igb_get_hlen(struct igb_ring *rx_ring,
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005585 union e1000_adv_rx_desc *rx_desc)
5586{
5587 /* HW will not DMA in data larger than the given buffer, even if it
5588 * parses the (NFS, of course) header to be larger. In that case, it
5589 * fills the header buffer and spills the rest into the page.
5590 */
5591 u16 hlen = (le16_to_cpu(rx_desc->wb.lower.lo_dword.hdr_info) &
5592 E1000_RXDADV_HDRBUFLEN_MASK) >> E1000_RXDADV_HDRBUFLEN_SHIFT;
Alexander Duyck4c844852009-10-27 15:52:07 +00005593 if (hlen > rx_ring->rx_buffer_len)
5594 hlen = rx_ring->rx_buffer_len;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005595 return hlen;
5596}
5597
Alexander Duyck047e0032009-10-27 15:49:27 +00005598static bool igb_clean_rx_irq_adv(struct igb_q_vector *q_vector,
5599 int *work_done, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08005600{
Alexander Duyck047e0032009-10-27 15:49:27 +00005601 struct igb_ring *rx_ring = q_vector->rx_ring;
Alexander Duycke694e962009-10-27 15:53:06 +00005602 struct net_device *netdev = rx_ring->netdev;
Alexander Duyck59d71982010-04-27 13:09:25 +00005603 struct device *dev = rx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08005604 union e1000_adv_rx_desc *rx_desc , *next_rxd;
5605 struct igb_buffer *buffer_info , *next_buffer;
5606 struct sk_buff *skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08005607 bool cleaned = false;
5608 int cleaned_count = 0;
Alexander Duyckd1eff352009-11-12 18:38:35 +00005609 int current_node = numa_node_id();
Auke Kok9d5c8242008-01-24 02:22:38 -08005610 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005611 unsigned int i;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00005612 u32 staterr;
5613 u16 length;
Alexander Duyck047e0032009-10-27 15:49:27 +00005614 u16 vlan_tag;
Auke Kok9d5c8242008-01-24 02:22:38 -08005615
5616 i = rx_ring->next_to_clean;
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005617 buffer_info = &rx_ring->buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08005618 rx_desc = E1000_RX_DESC_ADV(*rx_ring, i);
5619 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
5620
5621 while (staterr & E1000_RXD_STAT_DD) {
5622 if (*work_done >= budget)
5623 break;
5624 (*work_done)++;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +00005625 rmb(); /* read descriptor and rx_buffer_info after status DD */
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005626
5627 skb = buffer_info->skb;
5628 prefetch(skb->data - NET_IP_ALIGN);
5629 buffer_info->skb = NULL;
5630
5631 i++;
5632 if (i == rx_ring->count)
5633 i = 0;
Alexander Duyck42d07812009-10-27 23:51:16 +00005634
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005635 next_rxd = E1000_RX_DESC_ADV(*rx_ring, i);
5636 prefetch(next_rxd);
5637 next_buffer = &rx_ring->buffer_info[i];
5638
5639 length = le16_to_cpu(rx_desc->wb.upper.length);
5640 cleaned = true;
5641 cleaned_count++;
5642
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005643 if (buffer_info->dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00005644 dma_unmap_single(dev, buffer_info->dma,
Alexander Duyck4c844852009-10-27 15:52:07 +00005645 rx_ring->rx_buffer_len,
Alexander Duyck59d71982010-04-27 13:09:25 +00005646 DMA_FROM_DEVICE);
Jesse Brandeburg91615f72009-06-30 12:45:15 +00005647 buffer_info->dma = 0;
Alexander Duyck4c844852009-10-27 15:52:07 +00005648 if (rx_ring->rx_buffer_len >= IGB_RXBUFFER_1024) {
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005649 skb_put(skb, length);
5650 goto send_up;
5651 }
Alexander Duyck4c844852009-10-27 15:52:07 +00005652 skb_put(skb, igb_get_hlen(rx_ring, rx_desc));
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005653 }
5654
5655 if (length) {
Alexander Duyck59d71982010-04-27 13:09:25 +00005656 dma_unmap_page(dev, buffer_info->page_dma,
5657 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08005658 buffer_info->page_dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005659
Koki Sanagiaa913402010-04-27 01:01:19 +00005660 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005661 buffer_info->page,
5662 buffer_info->page_offset,
5663 length);
5664
Alexander Duyckd1eff352009-11-12 18:38:35 +00005665 if ((page_count(buffer_info->page) != 1) ||
5666 (page_to_nid(buffer_info->page) != current_node))
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005667 buffer_info->page = NULL;
5668 else
5669 get_page(buffer_info->page);
Auke Kok9d5c8242008-01-24 02:22:38 -08005670
5671 skb->len += length;
5672 skb->data_len += length;
5673 skb->truesize += length;
Auke Kok9d5c8242008-01-24 02:22:38 -08005674 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005675
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005676 if (!(staterr & E1000_RXD_STAT_EOP)) {
Alexander Duyckb2d56532008-11-20 00:47:34 -08005677 buffer_info->skb = next_buffer->skb;
5678 buffer_info->dma = next_buffer->dma;
5679 next_buffer->skb = skb;
5680 next_buffer->dma = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005681 goto next_desc;
5682 }
Alexander Duyck69d3ca52009-02-06 23:15:04 +00005683send_up:
Auke Kok9d5c8242008-01-24 02:22:38 -08005684 if (staterr & E1000_RXDEXT_ERR_FRAME_ERR_MASK) {
5685 dev_kfree_skb_irq(skb);
5686 goto next_desc;
5687 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005688
Nick Nunley757b77e2010-03-26 11:36:47 +00005689 if (staterr & (E1000_RXDADV_STAT_TSIP | E1000_RXDADV_STAT_TS))
5690 igb_rx_hwtstamp(q_vector, staterr, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005691 total_bytes += skb->len;
5692 total_packets++;
5693
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005694 igb_rx_checksum_adv(rx_ring, staterr, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08005695
5696 skb->protocol = eth_type_trans(skb, netdev);
Alexander Duyck047e0032009-10-27 15:49:27 +00005697 skb_record_rx_queue(skb, rx_ring->queue_index);
Auke Kok9d5c8242008-01-24 02:22:38 -08005698
Alexander Duyck047e0032009-10-27 15:49:27 +00005699 vlan_tag = ((staterr & E1000_RXD_STAT_VP) ?
5700 le16_to_cpu(rx_desc->wb.upper.vlan) : 0);
5701
5702 igb_receive_skb(q_vector, skb, vlan_tag);
Auke Kok9d5c8242008-01-24 02:22:38 -08005703
Auke Kok9d5c8242008-01-24 02:22:38 -08005704next_desc:
5705 rx_desc->wb.upper.status_error = 0;
5706
5707 /* return some buffers to hardware, one at a time is too slow */
5708 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
Mitch Williams3b644cf2008-06-27 10:59:48 -07005709 igb_alloc_rx_buffers_adv(rx_ring, cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08005710 cleaned_count = 0;
5711 }
5712
5713 /* use prefetched values */
5714 rx_desc = next_rxd;
5715 buffer_info = next_buffer;
Auke Kok9d5c8242008-01-24 02:22:38 -08005716 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
5717 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005718
Auke Kok9d5c8242008-01-24 02:22:38 -08005719 rx_ring->next_to_clean = i;
Alexander Duyckc493ea42009-03-20 00:16:50 +00005720 cleaned_count = igb_desc_unused(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08005721
5722 if (cleaned_count)
Mitch Williams3b644cf2008-06-27 10:59:48 -07005723 igb_alloc_rx_buffers_adv(rx_ring, cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08005724
5725 rx_ring->total_packets += total_packets;
5726 rx_ring->total_bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005727 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08005728 rx_ring->rx_stats.packets += total_packets;
5729 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005730 u64_stats_update_end(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08005731 return cleaned;
5732}
5733
Auke Kok9d5c8242008-01-24 02:22:38 -08005734/**
5735 * igb_alloc_rx_buffers_adv - Replace used receive buffers; packet split
5736 * @adapter: address of board private structure
5737 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00005738void igb_alloc_rx_buffers_adv(struct igb_ring *rx_ring, int cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08005739{
Alexander Duycke694e962009-10-27 15:53:06 +00005740 struct net_device *netdev = rx_ring->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08005741 union e1000_adv_rx_desc *rx_desc;
5742 struct igb_buffer *buffer_info;
5743 struct sk_buff *skb;
5744 unsigned int i;
Alexander Duyckdb761762009-02-06 23:15:25 +00005745 int bufsz;
Auke Kok9d5c8242008-01-24 02:22:38 -08005746
5747 i = rx_ring->next_to_use;
5748 buffer_info = &rx_ring->buffer_info[i];
5749
Alexander Duyck4c844852009-10-27 15:52:07 +00005750 bufsz = rx_ring->rx_buffer_len;
Alexander Duyckdb761762009-02-06 23:15:25 +00005751
Auke Kok9d5c8242008-01-24 02:22:38 -08005752 while (cleaned_count--) {
5753 rx_desc = E1000_RX_DESC_ADV(*rx_ring, i);
5754
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005755 if ((bufsz < IGB_RXBUFFER_1024) && !buffer_info->page_dma) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005756 if (!buffer_info->page) {
Alexander Duyck42d07812009-10-27 23:51:16 +00005757 buffer_info->page = netdev_alloc_page(netdev);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005758 if (unlikely(!buffer_info->page)) {
5759 u64_stats_update_begin(&rx_ring->rx_syncp);
Alexander Duyck04a5fca2009-10-27 15:52:27 +00005760 rx_ring->rx_stats.alloc_failed++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005761 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005762 goto no_buffers;
5763 }
5764 buffer_info->page_offset = 0;
5765 } else {
5766 buffer_info->page_offset ^= PAGE_SIZE / 2;
Auke Kok9d5c8242008-01-24 02:22:38 -08005767 }
5768 buffer_info->page_dma =
Alexander Duyck59d71982010-04-27 13:09:25 +00005769 dma_map_page(rx_ring->dev, buffer_info->page,
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07005770 buffer_info->page_offset,
5771 PAGE_SIZE / 2,
Alexander Duyck59d71982010-04-27 13:09:25 +00005772 DMA_FROM_DEVICE);
5773 if (dma_mapping_error(rx_ring->dev,
5774 buffer_info->page_dma)) {
Alexander Duyck42d07812009-10-27 23:51:16 +00005775 buffer_info->page_dma = 0;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005776 u64_stats_update_begin(&rx_ring->rx_syncp);
Alexander Duyck42d07812009-10-27 23:51:16 +00005777 rx_ring->rx_stats.alloc_failed++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005778 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck42d07812009-10-27 23:51:16 +00005779 goto no_buffers;
5780 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005781 }
5782
Alexander Duyck42d07812009-10-27 23:51:16 +00005783 skb = buffer_info->skb;
5784 if (!skb) {
Eric Dumazet89d71a62009-10-13 05:34:20 +00005785 skb = netdev_alloc_skb_ip_align(netdev, bufsz);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005786 if (unlikely(!skb)) {
5787 u64_stats_update_begin(&rx_ring->rx_syncp);
Alexander Duyck04a5fca2009-10-27 15:52:27 +00005788 rx_ring->rx_stats.alloc_failed++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005789 u64_stats_update_end(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08005790 goto no_buffers;
5791 }
5792
Auke Kok9d5c8242008-01-24 02:22:38 -08005793 buffer_info->skb = skb;
Alexander Duyck42d07812009-10-27 23:51:16 +00005794 }
5795 if (!buffer_info->dma) {
Alexander Duyck59d71982010-04-27 13:09:25 +00005796 buffer_info->dma = dma_map_single(rx_ring->dev,
Alexander Duyck80785292009-10-27 15:51:47 +00005797 skb->data,
Auke Kok9d5c8242008-01-24 02:22:38 -08005798 bufsz,
Alexander Duyck59d71982010-04-27 13:09:25 +00005799 DMA_FROM_DEVICE);
5800 if (dma_mapping_error(rx_ring->dev,
5801 buffer_info->dma)) {
Alexander Duyck42d07812009-10-27 23:51:16 +00005802 buffer_info->dma = 0;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005803 u64_stats_update_begin(&rx_ring->rx_syncp);
Alexander Duyck42d07812009-10-27 23:51:16 +00005804 rx_ring->rx_stats.alloc_failed++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005805 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck42d07812009-10-27 23:51:16 +00005806 goto no_buffers;
5807 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005808 }
5809 /* Refresh the desc even if buffer_addrs didn't change because
5810 * each write-back erases this info. */
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00005811 if (bufsz < IGB_RXBUFFER_1024) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005812 rx_desc->read.pkt_addr =
5813 cpu_to_le64(buffer_info->page_dma);
5814 rx_desc->read.hdr_addr = cpu_to_le64(buffer_info->dma);
5815 } else {
Alexander Duyck42d07812009-10-27 23:51:16 +00005816 rx_desc->read.pkt_addr = cpu_to_le64(buffer_info->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08005817 rx_desc->read.hdr_addr = 0;
5818 }
5819
5820 i++;
5821 if (i == rx_ring->count)
5822 i = 0;
5823 buffer_info = &rx_ring->buffer_info[i];
5824 }
5825
5826no_buffers:
5827 if (rx_ring->next_to_use != i) {
5828 rx_ring->next_to_use = i;
5829 if (i == 0)
5830 i = (rx_ring->count - 1);
5831 else
5832 i--;
5833
5834 /* Force memory writes to complete before letting h/w
5835 * know there are new descriptors to fetch. (Only
5836 * applicable for weak-ordered memory model archs,
5837 * such as IA-64). */
5838 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00005839 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08005840 }
5841}
5842
5843/**
5844 * igb_mii_ioctl -
5845 * @netdev:
5846 * @ifreq:
5847 * @cmd:
5848 **/
5849static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
5850{
5851 struct igb_adapter *adapter = netdev_priv(netdev);
5852 struct mii_ioctl_data *data = if_mii(ifr);
5853
5854 if (adapter->hw.phy.media_type != e1000_media_type_copper)
5855 return -EOPNOTSUPP;
5856
5857 switch (cmd) {
5858 case SIOCGMIIPHY:
5859 data->phy_id = adapter->hw.phy.addr;
5860 break;
5861 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08005862 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
5863 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08005864 return -EIO;
5865 break;
5866 case SIOCSMIIREG:
5867 default:
5868 return -EOPNOTSUPP;
5869 }
5870 return 0;
5871}
5872
5873/**
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005874 * igb_hwtstamp_ioctl - control hardware time stamping
5875 * @netdev:
5876 * @ifreq:
5877 * @cmd:
5878 *
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005879 * Outgoing time stamping can be enabled and disabled. Play nice and
5880 * disable it when requested, although it shouldn't case any overhead
5881 * when no packet needs it. At most one packet in the queue may be
5882 * marked for time stamping, otherwise it would be impossible to tell
5883 * for sure to which packet the hardware time stamp belongs.
5884 *
5885 * Incoming time stamping has to be configured via the hardware
5886 * filters. Not all combinations are supported, in particular event
5887 * type has to be specified. Matching the kind of event packet is
5888 * not supported, with the exception of "all V2 events regardless of
5889 * level 2 or 4".
5890 *
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005891 **/
5892static int igb_hwtstamp_ioctl(struct net_device *netdev,
5893 struct ifreq *ifr, int cmd)
5894{
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005895 struct igb_adapter *adapter = netdev_priv(netdev);
5896 struct e1000_hw *hw = &adapter->hw;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005897 struct hwtstamp_config config;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005898 u32 tsync_tx_ctl = E1000_TSYNCTXCTL_ENABLED;
5899 u32 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005900 u32 tsync_rx_cfg = 0;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005901 bool is_l4 = false;
5902 bool is_l2 = false;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005903 u32 regval;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005904
5905 if (copy_from_user(&config, ifr->ifr_data, sizeof(config)))
5906 return -EFAULT;
5907
5908 /* reserved for future extensions */
5909 if (config.flags)
5910 return -EINVAL;
5911
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005912 switch (config.tx_type) {
5913 case HWTSTAMP_TX_OFF:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005914 tsync_tx_ctl = 0;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005915 case HWTSTAMP_TX_ON:
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005916 break;
5917 default:
5918 return -ERANGE;
5919 }
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00005920
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005921 switch (config.rx_filter) {
5922 case HWTSTAMP_FILTER_NONE:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005923 tsync_rx_ctl = 0;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005924 break;
5925 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
5926 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
5927 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
5928 case HWTSTAMP_FILTER_ALL:
5929 /*
5930 * register TSYNCRXCFG must be set, therefore it is not
5931 * possible to time stamp both Sync and Delay_Req messages
5932 * => fall back to time stamping all packets
5933 */
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005934 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005935 config.rx_filter = HWTSTAMP_FILTER_ALL;
5936 break;
5937 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005938 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005939 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005940 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005941 break;
5942 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005943 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L4_V1;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005944 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005945 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005946 break;
5947 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
5948 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005949 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005950 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005951 is_l2 = true;
5952 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005953 config.rx_filter = HWTSTAMP_FILTER_SOME;
5954 break;
5955 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
5956 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005957 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_L2_L4_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005958 tsync_rx_cfg = E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005959 is_l2 = true;
5960 is_l4 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005961 config.rx_filter = HWTSTAMP_FILTER_SOME;
5962 break;
5963 case HWTSTAMP_FILTER_PTP_V2_EVENT:
5964 case HWTSTAMP_FILTER_PTP_V2_SYNC:
5965 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005966 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_EVENT_V2;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005967 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005968 is_l2 = true;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005969 break;
5970 default:
5971 return -ERANGE;
5972 }
5973
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005974 if (hw->mac.type == e1000_82575) {
5975 if (tsync_rx_ctl | tsync_tx_ctl)
5976 return -EINVAL;
5977 return 0;
5978 }
5979
Nick Nunley757b77e2010-03-26 11:36:47 +00005980 /*
5981 * Per-packet timestamping only works if all packets are
5982 * timestamped, so enable timestamping in all packets as
5983 * long as one rx filter was configured.
5984 */
5985 if ((hw->mac.type == e1000_82580) && tsync_rx_ctl) {
5986 tsync_rx_ctl = E1000_TSYNCRXCTL_ENABLED;
5987 tsync_rx_ctl |= E1000_TSYNCRXCTL_TYPE_ALL;
5988 }
5989
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005990 /* enable/disable TX */
5991 regval = rd32(E1000_TSYNCTXCTL);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005992 regval &= ~E1000_TSYNCTXCTL_ENABLED;
5993 regval |= tsync_tx_ctl;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005994 wr32(E1000_TSYNCTXCTL, regval);
5995
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005996 /* enable/disable RX */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005997 regval = rd32(E1000_TSYNCRXCTL);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00005998 regval &= ~(E1000_TSYNCRXCTL_ENABLED | E1000_TSYNCRXCTL_TYPE_MASK);
5999 regval |= tsync_rx_ctl;
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006000 wr32(E1000_TSYNCRXCTL, regval);
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006001
6002 /* define which PTP packets are time stamped */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006003 wr32(E1000_TSYNCRXCFG, tsync_rx_cfg);
6004
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006005 /* define ethertype filter for timestamped packets */
6006 if (is_l2)
6007 wr32(E1000_ETQF(3),
6008 (E1000_ETQF_FILTER_ENABLE | /* enable filter */
6009 E1000_ETQF_1588 | /* enable timestamping */
6010 ETH_P_1588)); /* 1588 eth protocol type */
6011 else
6012 wr32(E1000_ETQF(3), 0);
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006013
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006014#define PTP_PORT 319
6015 /* L4 Queue Filter[3]: filter by destination port and protocol */
6016 if (is_l4) {
6017 u32 ftqf = (IPPROTO_UDP /* UDP */
6018 | E1000_FTQF_VF_BP /* VF not compared */
6019 | E1000_FTQF_1588_TIME_STAMP /* Enable Timestamping */
6020 | E1000_FTQF_MASK); /* mask all inputs */
6021 ftqf &= ~E1000_FTQF_MASK_PROTO_BP; /* enable protocol check */
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006022
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00006023 wr32(E1000_IMIR(3), htons(PTP_PORT));
6024 wr32(E1000_IMIREXT(3),
6025 (E1000_IMIREXT_SIZE_BP | E1000_IMIREXT_CTRL_BP));
6026 if (hw->mac.type == e1000_82576) {
6027 /* enable source port check */
6028 wr32(E1000_SPQF(3), htons(PTP_PORT));
6029 ftqf &= ~E1000_FTQF_MASK_SOURCE_PORT_BP;
6030 }
6031 wr32(E1000_FTQF(3), ftqf);
6032 } else {
6033 wr32(E1000_FTQF(3), E1000_FTQF_MASK);
6034 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006035 wrfl();
6036
6037 adapter->hwtstamp_config = config;
6038
6039 /* clear TX/RX time stamp registers, just to be sure */
6040 regval = rd32(E1000_TXSTMPH);
6041 regval = rd32(E1000_RXSTMPH);
6042
6043 return copy_to_user(ifr->ifr_data, &config, sizeof(config)) ?
6044 -EFAULT : 0;
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006045}
6046
6047/**
Auke Kok9d5c8242008-01-24 02:22:38 -08006048 * igb_ioctl -
6049 * @netdev:
6050 * @ifreq:
6051 * @cmd:
6052 **/
6053static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
6054{
6055 switch (cmd) {
6056 case SIOCGMIIPHY:
6057 case SIOCGMIIREG:
6058 case SIOCSMIIREG:
6059 return igb_mii_ioctl(netdev, ifr, cmd);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00006060 case SIOCSHWTSTAMP:
6061 return igb_hwtstamp_ioctl(netdev, ifr, cmd);
Auke Kok9d5c8242008-01-24 02:22:38 -08006062 default:
6063 return -EOPNOTSUPP;
6064 }
6065}
6066
Alexander Duyck009bc062009-07-23 18:08:35 +00006067s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6068{
6069 struct igb_adapter *adapter = hw->back;
6070 u16 cap_offset;
6071
6072 cap_offset = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
6073 if (!cap_offset)
6074 return -E1000_ERR_CONFIG;
6075
6076 pci_read_config_word(adapter->pdev, cap_offset + reg, value);
6077
6078 return 0;
6079}
6080
6081s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
6082{
6083 struct igb_adapter *adapter = hw->back;
6084 u16 cap_offset;
6085
6086 cap_offset = pci_find_capability(adapter->pdev, PCI_CAP_ID_EXP);
6087 if (!cap_offset)
6088 return -E1000_ERR_CONFIG;
6089
6090 pci_write_config_word(adapter->pdev, cap_offset + reg, *value);
6091
6092 return 0;
6093}
6094
Auke Kok9d5c8242008-01-24 02:22:38 -08006095static void igb_vlan_rx_register(struct net_device *netdev,
6096 struct vlan_group *grp)
6097{
6098 struct igb_adapter *adapter = netdev_priv(netdev);
6099 struct e1000_hw *hw = &adapter->hw;
6100 u32 ctrl, rctl;
6101
6102 igb_irq_disable(adapter);
6103 adapter->vlgrp = grp;
6104
6105 if (grp) {
6106 /* enable VLAN tag insert/strip */
6107 ctrl = rd32(E1000_CTRL);
6108 ctrl |= E1000_CTRL_VME;
6109 wr32(E1000_CTRL, ctrl);
6110
Alexander Duyck51466232009-10-27 23:47:35 +00006111 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08006112 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08006113 rctl &= ~E1000_RCTL_CFIEN;
6114 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006115 } else {
6116 /* disable VLAN tag insert/strip */
6117 ctrl = rd32(E1000_CTRL);
6118 ctrl &= ~E1000_CTRL_VME;
6119 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08006120 }
6121
Alexander Duycke1739522009-02-19 20:39:44 -08006122 igb_rlpml_set(adapter);
6123
Auke Kok9d5c8242008-01-24 02:22:38 -08006124 if (!test_bit(__IGB_DOWN, &adapter->state))
6125 igb_irq_enable(adapter);
6126}
6127
6128static void igb_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
6129{
6130 struct igb_adapter *adapter = netdev_priv(netdev);
6131 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006132 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006133
Alexander Duyck51466232009-10-27 23:47:35 +00006134 /* attempt to add filter to vlvf array */
6135 igb_vlvf_set(adapter, vid, true, pf_id);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006136
Alexander Duyck51466232009-10-27 23:47:35 +00006137 /* add the filter since PF can receive vlans w/o entry in vlvf */
6138 igb_vfta_set(hw, vid, true);
Auke Kok9d5c8242008-01-24 02:22:38 -08006139}
6140
6141static void igb_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
6142{
6143 struct igb_adapter *adapter = netdev_priv(netdev);
6144 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006145 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck51466232009-10-27 23:47:35 +00006146 s32 err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006147
6148 igb_irq_disable(adapter);
6149 vlan_group_set_device(adapter->vlgrp, vid, NULL);
6150
6151 if (!test_bit(__IGB_DOWN, &adapter->state))
6152 igb_irq_enable(adapter);
6153
Alexander Duyck51466232009-10-27 23:47:35 +00006154 /* remove vlan from VLVF table array */
6155 err = igb_vlvf_set(adapter, vid, false, pf_id);
Auke Kok9d5c8242008-01-24 02:22:38 -08006156
Alexander Duyck51466232009-10-27 23:47:35 +00006157 /* if vid was not present in VLVF just remove it from table */
6158 if (err)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006159 igb_vfta_set(hw, vid, false);
Auke Kok9d5c8242008-01-24 02:22:38 -08006160}
6161
6162static void igb_restore_vlan(struct igb_adapter *adapter)
6163{
6164 igb_vlan_rx_register(adapter->netdev, adapter->vlgrp);
6165
6166 if (adapter->vlgrp) {
6167 u16 vid;
Jesse Grossb7381272010-10-20 13:56:02 +00006168 for (vid = 0; vid < VLAN_N_VID; vid++) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006169 if (!vlan_group_get_device(adapter->vlgrp, vid))
6170 continue;
6171 igb_vlan_rx_add_vid(adapter->netdev, vid);
6172 }
6173 }
6174}
6175
6176int igb_set_spd_dplx(struct igb_adapter *adapter, u16 spddplx)
6177{
Alexander Duyck090b1792009-10-27 23:51:55 +00006178 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08006179 struct e1000_mac_info *mac = &adapter->hw.mac;
6180
6181 mac->autoneg = 0;
6182
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00006183 /* Fiber NIC's only allow 1000 Gbps Full duplex */
6184 if ((adapter->hw.phy.media_type == e1000_media_type_internal_serdes) &&
6185 spddplx != (SPEED_1000 + DUPLEX_FULL)) {
6186 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
6187 return -EINVAL;
6188 }
6189
Auke Kok9d5c8242008-01-24 02:22:38 -08006190 switch (spddplx) {
6191 case SPEED_10 + DUPLEX_HALF:
6192 mac->forced_speed_duplex = ADVERTISE_10_HALF;
6193 break;
6194 case SPEED_10 + DUPLEX_FULL:
6195 mac->forced_speed_duplex = ADVERTISE_10_FULL;
6196 break;
6197 case SPEED_100 + DUPLEX_HALF:
6198 mac->forced_speed_duplex = ADVERTISE_100_HALF;
6199 break;
6200 case SPEED_100 + DUPLEX_FULL:
6201 mac->forced_speed_duplex = ADVERTISE_100_FULL;
6202 break;
6203 case SPEED_1000 + DUPLEX_FULL:
6204 mac->autoneg = 1;
6205 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
6206 break;
6207 case SPEED_1000 + DUPLEX_HALF: /* not supported */
6208 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00006209 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08006210 return -EINVAL;
6211 }
6212 return 0;
6213}
6214
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006215static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake)
Auke Kok9d5c8242008-01-24 02:22:38 -08006216{
6217 struct net_device *netdev = pci_get_drvdata(pdev);
6218 struct igb_adapter *adapter = netdev_priv(netdev);
6219 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07006220 u32 ctrl, rctl, status;
Auke Kok9d5c8242008-01-24 02:22:38 -08006221 u32 wufc = adapter->wol;
6222#ifdef CONFIG_PM
6223 int retval = 0;
6224#endif
6225
6226 netif_device_detach(netdev);
6227
Alexander Duycka88f10e2008-07-08 15:13:38 -07006228 if (netif_running(netdev))
6229 igb_close(netdev);
6230
Alexander Duyck047e0032009-10-27 15:49:27 +00006231 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006232
6233#ifdef CONFIG_PM
6234 retval = pci_save_state(pdev);
6235 if (retval)
6236 return retval;
6237#endif
6238
6239 status = rd32(E1000_STATUS);
6240 if (status & E1000_STATUS_LU)
6241 wufc &= ~E1000_WUFC_LNKC;
6242
6243 if (wufc) {
6244 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006245 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006246
6247 /* turn on all-multi mode if wake on multicast is enabled */
6248 if (wufc & E1000_WUFC_MC) {
6249 rctl = rd32(E1000_RCTL);
6250 rctl |= E1000_RCTL_MPE;
6251 wr32(E1000_RCTL, rctl);
6252 }
6253
6254 ctrl = rd32(E1000_CTRL);
6255 /* advertise wake from D3Cold */
6256 #define E1000_CTRL_ADVD3WUC 0x00100000
6257 /* phy power management enable */
6258 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
6259 ctrl |= E1000_CTRL_ADVD3WUC;
6260 wr32(E1000_CTRL, ctrl);
6261
Auke Kok9d5c8242008-01-24 02:22:38 -08006262 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00006263 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08006264
6265 wr32(E1000_WUC, E1000_WUC_PME_EN);
6266 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08006267 } else {
6268 wr32(E1000_WUC, 0);
6269 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08006270 }
6271
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006272 *enable_wake = wufc || adapter->en_mng_pt;
6273 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00006274 igb_power_down_link(adapter);
6275 else
6276 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006277
6278 /* Release control of h/w to f/w. If f/w is AMT enabled, this
6279 * would have already happened in close and is redundant. */
6280 igb_release_hw_control(adapter);
6281
6282 pci_disable_device(pdev);
6283
Auke Kok9d5c8242008-01-24 02:22:38 -08006284 return 0;
6285}
6286
6287#ifdef CONFIG_PM
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006288static int igb_suspend(struct pci_dev *pdev, pm_message_t state)
6289{
6290 int retval;
6291 bool wake;
6292
6293 retval = __igb_shutdown(pdev, &wake);
6294 if (retval)
6295 return retval;
6296
6297 if (wake) {
6298 pci_prepare_to_sleep(pdev);
6299 } else {
6300 pci_wake_from_d3(pdev, false);
6301 pci_set_power_state(pdev, PCI_D3hot);
6302 }
6303
6304 return 0;
6305}
6306
Auke Kok9d5c8242008-01-24 02:22:38 -08006307static int igb_resume(struct pci_dev *pdev)
6308{
6309 struct net_device *netdev = pci_get_drvdata(pdev);
6310 struct igb_adapter *adapter = netdev_priv(netdev);
6311 struct e1000_hw *hw = &adapter->hw;
6312 u32 err;
6313
6314 pci_set_power_state(pdev, PCI_D0);
6315 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006316 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006317
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006318 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08006319 if (err) {
6320 dev_err(&pdev->dev,
6321 "igb: Cannot enable PCI device from suspend\n");
6322 return err;
6323 }
6324 pci_set_master(pdev);
6325
6326 pci_enable_wake(pdev, PCI_D3hot, 0);
6327 pci_enable_wake(pdev, PCI_D3cold, 0);
6328
Alexander Duyck047e0032009-10-27 15:49:27 +00006329 if (igb_init_interrupt_scheme(adapter)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07006330 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
6331 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08006332 }
6333
Auke Kok9d5c8242008-01-24 02:22:38 -08006334 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00006335
6336 /* let the f/w know that the h/w is now under the control of the
6337 * driver. */
6338 igb_get_hw_control(adapter);
6339
Auke Kok9d5c8242008-01-24 02:22:38 -08006340 wr32(E1000_WUS, ~0);
6341
Alexander Duycka88f10e2008-07-08 15:13:38 -07006342 if (netif_running(netdev)) {
6343 err = igb_open(netdev);
6344 if (err)
6345 return err;
6346 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006347
6348 netif_device_attach(netdev);
6349
Auke Kok9d5c8242008-01-24 02:22:38 -08006350 return 0;
6351}
6352#endif
6353
6354static void igb_shutdown(struct pci_dev *pdev)
6355{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00006356 bool wake;
6357
6358 __igb_shutdown(pdev, &wake);
6359
6360 if (system_state == SYSTEM_POWER_OFF) {
6361 pci_wake_from_d3(pdev, wake);
6362 pci_set_power_state(pdev, PCI_D3hot);
6363 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006364}
6365
6366#ifdef CONFIG_NET_POLL_CONTROLLER
6367/*
6368 * Polling 'interrupt' - used by things like netconsole to send skbs
6369 * without having to re-enable interrupts. It's not called while
6370 * the interrupt routine is executing.
6371 */
6372static void igb_netpoll(struct net_device *netdev)
6373{
6374 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006375 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08006376 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08006377
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006378 if (!adapter->msix_entries) {
Alexander Duyck047e0032009-10-27 15:49:27 +00006379 struct igb_q_vector *q_vector = adapter->q_vector[0];
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006380 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00006381 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006382 return;
6383 }
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07006384
Alexander Duyck047e0032009-10-27 15:49:27 +00006385 for (i = 0; i < adapter->num_q_vectors; i++) {
6386 struct igb_q_vector *q_vector = adapter->q_vector[i];
6387 wr32(E1000_EIMC, q_vector->eims_value);
6388 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00006389 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006390}
6391#endif /* CONFIG_NET_POLL_CONTROLLER */
6392
6393/**
6394 * igb_io_error_detected - called when PCI error is detected
6395 * @pdev: Pointer to PCI device
6396 * @state: The current pci connection state
6397 *
6398 * This function is called after a PCI bus error affecting
6399 * this device has been detected.
6400 */
6401static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
6402 pci_channel_state_t state)
6403{
6404 struct net_device *netdev = pci_get_drvdata(pdev);
6405 struct igb_adapter *adapter = netdev_priv(netdev);
6406
6407 netif_device_detach(netdev);
6408
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00006409 if (state == pci_channel_io_perm_failure)
6410 return PCI_ERS_RESULT_DISCONNECT;
6411
Auke Kok9d5c8242008-01-24 02:22:38 -08006412 if (netif_running(netdev))
6413 igb_down(adapter);
6414 pci_disable_device(pdev);
6415
6416 /* Request a slot slot reset. */
6417 return PCI_ERS_RESULT_NEED_RESET;
6418}
6419
6420/**
6421 * igb_io_slot_reset - called after the pci bus has been reset.
6422 * @pdev: Pointer to PCI device
6423 *
6424 * Restart the card from scratch, as if from a cold-boot. Implementation
6425 * resembles the first-half of the igb_resume routine.
6426 */
6427static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
6428{
6429 struct net_device *netdev = pci_get_drvdata(pdev);
6430 struct igb_adapter *adapter = netdev_priv(netdev);
6431 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08006432 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09006433 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08006434
Alexander Duyckaed5dec2009-02-06 23:16:04 +00006435 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006436 dev_err(&pdev->dev,
6437 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08006438 result = PCI_ERS_RESULT_DISCONNECT;
6439 } else {
6440 pci_set_master(pdev);
6441 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00006442 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08006443
6444 pci_enable_wake(pdev, PCI_D3hot, 0);
6445 pci_enable_wake(pdev, PCI_D3cold, 0);
6446
6447 igb_reset(adapter);
6448 wr32(E1000_WUS, ~0);
6449 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08006450 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006451
Jeff Kirsherea943d42008-12-11 20:34:19 -08006452 err = pci_cleanup_aer_uncorrect_error_status(pdev);
6453 if (err) {
6454 dev_err(&pdev->dev, "pci_cleanup_aer_uncorrect_error_status "
6455 "failed 0x%0x\n", err);
6456 /* non-fatal, continue */
6457 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006458
Alexander Duyck40a914f2008-11-27 00:24:37 -08006459 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08006460}
6461
6462/**
6463 * igb_io_resume - called when traffic can start flowing again.
6464 * @pdev: Pointer to PCI device
6465 *
6466 * This callback is called when the error recovery driver tells us that
6467 * its OK to resume normal operation. Implementation resembles the
6468 * second-half of the igb_resume routine.
6469 */
6470static void igb_io_resume(struct pci_dev *pdev)
6471{
6472 struct net_device *netdev = pci_get_drvdata(pdev);
6473 struct igb_adapter *adapter = netdev_priv(netdev);
6474
Auke Kok9d5c8242008-01-24 02:22:38 -08006475 if (netif_running(netdev)) {
6476 if (igb_up(adapter)) {
6477 dev_err(&pdev->dev, "igb_up failed after reset\n");
6478 return;
6479 }
6480 }
6481
6482 netif_device_attach(netdev);
6483
6484 /* let the f/w know that the h/w is now under the control of the
6485 * driver. */
6486 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08006487}
6488
Alexander Duyck26ad9172009-10-05 06:32:49 +00006489static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
6490 u8 qsel)
6491{
6492 u32 rar_low, rar_high;
6493 struct e1000_hw *hw = &adapter->hw;
6494
6495 /* HW expects these in little endian so we reverse the byte order
6496 * from network order (big endian) to little endian
6497 */
6498 rar_low = ((u32) addr[0] | ((u32) addr[1] << 8) |
6499 ((u32) addr[2] << 16) | ((u32) addr[3] << 24));
6500 rar_high = ((u32) addr[4] | ((u32) addr[5] << 8));
6501
6502 /* Indicate to hardware the Address is Valid. */
6503 rar_high |= E1000_RAH_AV;
6504
6505 if (hw->mac.type == e1000_82575)
6506 rar_high |= E1000_RAH_POOL_1 * qsel;
6507 else
6508 rar_high |= E1000_RAH_POOL_1 << qsel;
6509
6510 wr32(E1000_RAL(index), rar_low);
6511 wrfl();
6512 wr32(E1000_RAH(index), rar_high);
6513 wrfl();
6514}
6515
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006516static int igb_set_vf_mac(struct igb_adapter *adapter,
6517 int vf, unsigned char *mac_addr)
6518{
6519 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006520 /* VF MAC addresses start at end of receive addresses and moves
6521 * torwards the first, as a result a collision should not be possible */
6522 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006523
Alexander Duyck37680112009-02-19 20:40:30 -08006524 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006525
Alexander Duyck26ad9172009-10-05 06:32:49 +00006526 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006527
6528 return 0;
6529}
6530
Williams, Mitch A8151d292010-02-10 01:44:24 +00006531static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
6532{
6533 struct igb_adapter *adapter = netdev_priv(netdev);
6534 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
6535 return -EINVAL;
6536 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
6537 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
6538 dev_info(&adapter->pdev->dev, "Reload the VF driver to make this"
6539 " change effective.");
6540 if (test_bit(__IGB_DOWN, &adapter->state)) {
6541 dev_warn(&adapter->pdev->dev, "The VF MAC address has been set,"
6542 " but the PF device is not up.\n");
6543 dev_warn(&adapter->pdev->dev, "Bring the PF device up before"
6544 " attempting to use the VF device.\n");
6545 }
6546 return igb_set_vf_mac(adapter, vf, mac);
6547}
6548
6549static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf, int tx_rate)
6550{
6551 return -EOPNOTSUPP;
6552}
6553
6554static int igb_ndo_get_vf_config(struct net_device *netdev,
6555 int vf, struct ifla_vf_info *ivi)
6556{
6557 struct igb_adapter *adapter = netdev_priv(netdev);
6558 if (vf >= adapter->vfs_allocated_count)
6559 return -EINVAL;
6560 ivi->vf = vf;
6561 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
6562 ivi->tx_rate = 0;
6563 ivi->vlan = adapter->vf_data[vf].pf_vlan;
6564 ivi->qos = adapter->vf_data[vf].pf_qos;
6565 return 0;
6566}
6567
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006568static void igb_vmm_control(struct igb_adapter *adapter)
6569{
6570 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00006571 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006572
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006573 switch (hw->mac.type) {
6574 case e1000_82575:
6575 default:
6576 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006577 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006578 case e1000_82576:
6579 /* notify HW that the MAC is adding vlan tags */
6580 reg = rd32(E1000_DTXCTL);
6581 reg |= E1000_DTXCTL_VLAN_ADDED;
6582 wr32(E1000_DTXCTL, reg);
6583 case e1000_82580:
6584 /* enable replication vlan tag stripping */
6585 reg = rd32(E1000_RPLOLR);
6586 reg |= E1000_RPLOLR_STRVLAN;
6587 wr32(E1000_RPLOLR, reg);
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00006588 case e1000_i350:
6589 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00006590 break;
6591 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00006592
Alexander Duyckd4960302009-10-27 15:53:45 +00006593 if (adapter->vfs_allocated_count) {
6594 igb_vmdq_set_loopback_pf(hw, true);
6595 igb_vmdq_set_replication_pf(hw, true);
6596 } else {
6597 igb_vmdq_set_loopback_pf(hw, false);
6598 igb_vmdq_set_replication_pf(hw, false);
6599 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006600}
6601
Auke Kok9d5c8242008-01-24 02:22:38 -08006602/* igb_main.c */