blob: c2e99fd87fafbda5e7afacc2a6d85ed7b1fff9fd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
17#define PCI_CFG_SPACE_SIZE 256
18#define PCI_CFG_SPACE_EXP_SIZE 4096
19
20/* Ugh. Need to stop exporting this to modules. */
21LIST_HEAD(pci_root_buses);
22EXPORT_SYMBOL(pci_root_buses);
23
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080024
25static int find_anything(struct device *dev, void *data)
26{
27 return 1;
28}
29
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070030/*
31 * Some device drivers need know if pci is initiated.
32 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080033 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070034 */
35int no_pci_devices(void)
36{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080037 struct device *dev;
38 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070039
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080040 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
41 no_devices = (dev == NULL);
42 put_device(dev);
43 return no_devices;
44}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070045EXPORT_SYMBOL(no_pci_devices);
46
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#ifdef HAVE_PCI_LEGACY
48/**
49 * pci_create_legacy_files - create legacy I/O port and memory files
50 * @b: bus to create files under
51 *
52 * Some platforms allow access to legacy I/O port and ISA memory space on
53 * a per-bus basis. This routine creates the files and ties them into
54 * their associated read, write and mmap files from pci-sysfs.c
55 */
56static void pci_create_legacy_files(struct pci_bus *b)
57{
Eric Sesterhennf5afe802006-02-28 15:34:49 +010058 b->legacy_io = kzalloc(sizeof(struct bin_attribute) * 2,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 GFP_ATOMIC);
60 if (b->legacy_io) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 b->legacy_io->attr.name = "legacy_io";
62 b->legacy_io->size = 0xffff;
63 b->legacy_io->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 b->legacy_io->read = pci_read_legacy_io;
65 b->legacy_io->write = pci_write_legacy_io;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040066 device_create_bin_file(&b->dev, b->legacy_io);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68 /* Allocated above after the legacy_io struct */
69 b->legacy_mem = b->legacy_io + 1;
70 b->legacy_mem->attr.name = "legacy_mem";
71 b->legacy_mem->size = 1024*1024;
72 b->legacy_mem->attr.mode = S_IRUSR | S_IWUSR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 b->legacy_mem->mmap = pci_mmap_legacy_mem;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040074 device_create_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 }
76}
77
78void pci_remove_legacy_files(struct pci_bus *b)
79{
80 if (b->legacy_io) {
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040081 device_remove_bin_file(&b->dev, b->legacy_io);
82 device_remove_bin_file(&b->dev, b->legacy_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 kfree(b->legacy_io); /* both are allocated here */
84 }
85}
86#else /* !HAVE_PCI_LEGACY */
87static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
88void pci_remove_legacy_files(struct pci_bus *bus) { return; }
89#endif /* HAVE_PCI_LEGACY */
90
91/*
92 * PCI Bus Class Devices
93 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040094static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
95 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070096 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070097{
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 int ret;
Alan Cox4327edf2005-09-10 00:25:49 -070099 cpumask_t cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400101 cpumask = pcibus_to_cpumask(to_pci_bus(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 ret = cpumask_scnprintf(buf, PAGE_SIZE, cpumask);
103 if (ret < PAGE_SIZE)
104 buf[ret++] = '\n';
105 return ret;
106}
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400107DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpuaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
109/*
110 * PCI Bus Class
111 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400112static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400114 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
116 if (pci_bus->bridge)
117 put_device(pci_bus->bridge);
118 kfree(pci_bus);
119}
120
121static struct class pcibus_class = {
122 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400123 .dev_release = &release_pcibus_dev,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124};
125
126static int __init pcibus_class_init(void)
127{
128 return class_register(&pcibus_class);
129}
130postcore_initcall(pcibus_class_init);
131
132/*
133 * Translate the low bits of the PCI base
134 * to the resource type
135 */
136static inline unsigned int pci_calc_resource_flags(unsigned int flags)
137{
138 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
139 return IORESOURCE_IO;
140
141 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
142 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
143
144 return IORESOURCE_MEM;
145}
146
147/*
148 * Find the extent of a PCI decode..
149 */
Olof Johanssonf797f9c2005-06-13 15:52:27 -0700150static u32 pci_size(u32 base, u32 maxbase, u32 mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
152 u32 size = mask & maxbase; /* Find the significant bits */
153 if (!size)
154 return 0;
155
156 /* Get the lowest of them to find the decode size, and
157 from that the extent. */
158 size = (size & ~(size-1)) - 1;
159
160 /* base == maxbase can be valid only if the BAR has
161 already been programmed with all 1s. */
162 if (base == maxbase && ((base | size) & mask) != mask)
163 return 0;
164
165 return size;
166}
167
Yinghai Lu07eddf32006-11-29 13:53:10 -0800168static u64 pci_size64(u64 base, u64 maxbase, u64 mask)
169{
170 u64 size = mask & maxbase; /* Find the significant bits */
171 if (!size)
172 return 0;
173
174 /* Get the lowest of them to find the decode size, and
175 from that the extent. */
176 size = (size & ~(size-1)) - 1;
177
178 /* base == maxbase can be valid only if the BAR has
179 already been programmed with all 1s. */
180 if (base == maxbase && ((base | size) & mask) != mask)
181 return 0;
182
183 return size;
184}
185
186static inline int is_64bit_memory(u32 mask)
187{
188 if ((mask & (PCI_BASE_ADDRESS_SPACE|PCI_BASE_ADDRESS_MEM_TYPE_MASK)) ==
189 (PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64))
190 return 1;
191 return 0;
192}
193
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
195{
196 unsigned int pos, reg, next;
197 u32 l, sz;
198 struct resource *res;
199
200 for(pos=0; pos<howmany; pos = next) {
Yinghai Lu07eddf32006-11-29 13:53:10 -0800201 u64 l64;
202 u64 sz64;
203 u32 raw_sz;
204
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 next = pos+1;
206 res = &dev->resource[pos];
207 res->name = pci_name(dev);
208 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
209 pci_read_config_dword(dev, reg, &l);
210 pci_write_config_dword(dev, reg, ~0);
211 pci_read_config_dword(dev, reg, &sz);
212 pci_write_config_dword(dev, reg, l);
213 if (!sz || sz == 0xffffffff)
214 continue;
215 if (l == 0xffffffff)
216 l = 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800217 raw_sz = sz;
218 if ((l & PCI_BASE_ADDRESS_SPACE) ==
219 PCI_BASE_ADDRESS_SPACE_MEMORY) {
Amos Waterland3c6de922005-09-22 00:48:19 -0700220 sz = pci_size(l, sz, (u32)PCI_BASE_ADDRESS_MEM_MASK);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800221 /*
222 * For 64bit prefetchable memory sz could be 0, if the
223 * real size is bigger than 4G, so we need to check
224 * szhi for that.
225 */
226 if (!is_64bit_memory(l) && !sz)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 continue;
228 res->start = l & PCI_BASE_ADDRESS_MEM_MASK;
229 res->flags |= l & ~PCI_BASE_ADDRESS_MEM_MASK;
230 } else {
231 sz = pci_size(l, sz, PCI_BASE_ADDRESS_IO_MASK & 0xffff);
232 if (!sz)
233 continue;
234 res->start = l & PCI_BASE_ADDRESS_IO_MASK;
235 res->flags |= l & ~PCI_BASE_ADDRESS_IO_MASK;
236 }
237 res->end = res->start + (unsigned long) sz;
238 res->flags |= pci_calc_resource_flags(l);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800239 if (is_64bit_memory(l)) {
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700240 u32 szhi, lhi;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800241
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700242 pci_read_config_dword(dev, reg+4, &lhi);
243 pci_write_config_dword(dev, reg+4, ~0);
244 pci_read_config_dword(dev, reg+4, &szhi);
245 pci_write_config_dword(dev, reg+4, lhi);
Yinghai Lu07eddf32006-11-29 13:53:10 -0800246 sz64 = ((u64)szhi << 32) | raw_sz;
247 l64 = ((u64)lhi << 32) | l;
248 sz64 = pci_size64(l64, sz64, PCI_BASE_ADDRESS_MEM_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 next++;
250#if BITS_PER_LONG == 64
Yinghai Lu07eddf32006-11-29 13:53:10 -0800251 if (!sz64) {
252 res->start = 0;
253 res->end = 0;
254 res->flags = 0;
255 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 }
Yinghai Lu07eddf32006-11-29 13:53:10 -0800257 res->start = l64 & PCI_BASE_ADDRESS_MEM_MASK;
258 res->end = res->start + sz64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259#else
Yinghai Lu07eddf32006-11-29 13:53:10 -0800260 if (sz64 > 0x100000000ULL) {
261 printk(KERN_ERR "PCI: Unable to handle 64-bit "
262 "BAR for device %s\n", pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 res->start = 0;
264 res->flags = 0;
Bjorn Helgaasea285022006-06-09 11:28:29 -0700265 } else if (lhi) {
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700266 /* 64-bit wide address, treat as disabled */
Yinghai Lu07eddf32006-11-29 13:53:10 -0800267 pci_write_config_dword(dev, reg,
268 l & ~(u32)PCI_BASE_ADDRESS_MEM_MASK);
H. Peter Anvin17d6dc82006-04-18 17:19:52 -0700269 pci_write_config_dword(dev, reg+4, 0);
270 res->start = 0;
271 res->end = sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 }
273#endif
274 }
275 }
276 if (rom) {
277 dev->rom_base_reg = rom;
278 res = &dev->resource[PCI_ROM_RESOURCE];
279 res->name = pci_name(dev);
280 pci_read_config_dword(dev, rom, &l);
281 pci_write_config_dword(dev, rom, ~PCI_ROM_ADDRESS_ENABLE);
282 pci_read_config_dword(dev, rom, &sz);
283 pci_write_config_dword(dev, rom, l);
284 if (l == 0xffffffff)
285 l = 0;
286 if (sz && sz != 0xffffffff) {
Amos Waterland3c6de922005-09-22 00:48:19 -0700287 sz = pci_size(l, sz, (u32)PCI_ROM_ADDRESS_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 if (sz) {
289 res->flags = (l & IORESOURCE_ROM_ENABLE) |
Gary Hadebb446092007-12-11 17:09:13 -0800290 IORESOURCE_MEM | IORESOURCE_PREFETCH |
291 IORESOURCE_READONLY | IORESOURCE_CACHEABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 res->start = l & PCI_ROM_ADDRESS_MASK;
293 res->end = res->start + (unsigned long) sz;
294 }
295 }
296 }
297}
298
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100299void __devinit pci_read_bridge_bases(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300{
301 struct pci_dev *dev = child->self;
302 u8 io_base_lo, io_limit_lo;
303 u16 mem_base_lo, mem_limit_lo;
304 unsigned long base, limit;
305 struct resource *res;
306 int i;
307
308 if (!dev) /* It's a host bus, nothing to read */
309 return;
310
311 if (dev->transparent) {
312 printk(KERN_INFO "PCI: Transparent bridge - %s\n", pci_name(dev));
Ivan Kokshaysky90b54922005-06-07 04:07:02 +0400313 for(i = 3; i < PCI_BUS_NUM_RESOURCES; i++)
314 child->resource[i] = child->parent->resource[i - 3];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 }
316
317 for(i=0; i<3; i++)
318 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
319
320 res = child->resource[0];
321 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
322 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
323 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
324 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
325
326 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
327 u16 io_base_hi, io_limit_hi;
328 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
329 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
330 base |= (io_base_hi << 16);
331 limit |= (io_limit_hi << 16);
332 }
333
334 if (base <= limit) {
335 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500336 if (!res->start)
337 res->start = base;
338 if (!res->end)
339 res->end = limit + 0xfff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
341
342 res = child->resource[1];
343 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
344 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
345 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
346 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
347 if (base <= limit) {
348 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
349 res->start = base;
350 res->end = limit + 0xfffff;
351 }
352
353 res = child->resource[2];
354 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
355 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
356 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
357 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
358
359 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
360 u32 mem_base_hi, mem_limit_hi;
361 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
362 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
363
364 /*
365 * Some bridges set the base > limit by default, and some
366 * (broken) BIOSes do not initialize them. If we find
367 * this, just assume they are not being used.
368 */
369 if (mem_base_hi <= mem_limit_hi) {
370#if BITS_PER_LONG == 64
371 base |= ((long) mem_base_hi) << 32;
372 limit |= ((long) mem_limit_hi) << 32;
373#else
374 if (mem_base_hi || mem_limit_hi) {
375 printk(KERN_ERR "PCI: Unable to handle 64-bit address space for bridge %s\n", pci_name(dev));
376 return;
377 }
378#endif
379 }
380 }
381 if (base <= limit) {
382 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM | IORESOURCE_PREFETCH;
383 res->start = base;
384 res->end = limit + 0xfffff;
385 }
386}
387
Sam Ravnborg96bde062007-03-26 21:53:30 -0800388static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389{
390 struct pci_bus *b;
391
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100392 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 INIT_LIST_HEAD(&b->node);
395 INIT_LIST_HEAD(&b->children);
396 INIT_LIST_HEAD(&b->devices);
397 }
398 return b;
399}
400
401static struct pci_bus * __devinit
402pci_alloc_child_bus(struct pci_bus *parent, struct pci_dev *bridge, int busnr)
403{
404 struct pci_bus *child;
405 int i;
406
407 /*
408 * Allocate a new bus, and inherit stuff from the parent..
409 */
410 child = pci_alloc_bus();
411 if (!child)
412 return NULL;
413
414 child->self = bridge;
415 child->parent = parent;
416 child->ops = parent->ops;
417 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200418 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 child->bridge = get_device(&bridge->dev);
420
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400421 /* initialize some portions of the bus device, but don't register it
422 * now as the parent is not properly set up yet. This device will get
423 * registered later in pci_bus_add_devices()
424 */
425 child->dev.class = &pcibus_class;
426 sprintf(child->dev.bus_id, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428 /*
429 * Set up the primary, secondary and subordinate
430 * bus numbers.
431 */
432 child->number = child->secondary = busnr;
433 child->primary = parent->secondary;
434 child->subordinate = 0xff;
435
436 /* Set up default resource pointers and names.. */
437 for (i = 0; i < 4; i++) {
438 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
439 child->resource[i]->name = child->name;
440 }
441 bridge->subordinate = child;
442
443 return child;
444}
445
Sam Ravnborg451124a2008-02-02 22:33:43 +0100446struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447{
448 struct pci_bus *child;
449
450 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700451 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800452 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800454 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700455 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 return child;
457}
458
Sam Ravnborg96bde062007-03-26 21:53:30 -0800459static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700460{
461 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700462
463 /* Attempts to fix that up are really dangerous unless
464 we're going to re-assign all bus numbers. */
465 if (!pcibios_assign_all_busses())
466 return;
467
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700468 while (parent->parent && parent->subordinate < max) {
469 parent->subordinate = max;
470 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
471 parent = parent->parent;
472 }
473}
474
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475/*
476 * If it's a bridge, configure it and scan the bus behind it.
477 * For CardBus bridges, we don't scan behind as the devices will
478 * be handled by the bridge driver itself.
479 *
480 * We need to process bridges in two passes -- first we scan those
481 * already configured by the BIOS and after we are done with all of
482 * them, we proceed to assigning numbers to the remaining buses in
483 * order to avoid overlaps between old and new bus numbers.
484 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100485int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486{
487 struct pci_bus *child;
488 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100489 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 u16 bctl;
491
492 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
493
494 pr_debug("PCI: Scanning behind PCI bridge %s, config %06x, pass %d\n",
495 pci_name(dev), buses & 0xffffff, pass);
496
497 /* Disable MasterAbortMode during probing to avoid reporting
498 of bus errors (in some architectures) */
499 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
500 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
501 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 if ((buses & 0xffff00) && !pcibios_assign_all_busses() && !is_cardbus) {
504 unsigned int cmax, busnr;
505 /*
506 * Bus already configured by firmware, process it in the first
507 * pass and just note the configuration.
508 */
509 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000510 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 busnr = (buses >> 8) & 0xFF;
512
513 /*
514 * If we already got to this bus through a different bridge,
515 * ignore it. This can happen with the i450NX chipset.
516 */
517 if (pci_find_bus(pci_domain_nr(bus), busnr)) {
518 printk(KERN_INFO "PCI: Bus %04x:%02x already known\n",
519 pci_domain_nr(bus), busnr);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000520 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 }
522
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700523 child = pci_add_new_bus(bus, dev, busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 if (!child)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000525 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 child->primary = buses & 0xFF;
527 child->subordinate = (buses >> 16) & 0xFF;
Gary Hade11949252007-10-08 16:24:16 -0700528 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
530 cmax = pci_scan_child_bus(child);
531 if (cmax > max)
532 max = cmax;
533 if (child->subordinate > max)
534 max = child->subordinate;
535 } else {
536 /*
537 * We need to assign a number to this bus which we always
538 * do in the second pass.
539 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700540 if (!pass) {
541 if (pcibios_assign_all_busses())
542 /* Temporarily disable forwarding of the
543 configuration cycles on all bridges in
544 this bus segment to avoid possible
545 conflicts in the second pass between two
546 bridges programmed with overlapping
547 bus ranges. */
548 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
549 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000550 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700551 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 /* Clear errors */
554 pci_write_config_word(dev, PCI_STATUS, 0xffff);
555
Rajesh Shahcc574502005-04-28 00:25:47 -0700556 /* Prevent assigning a bus number that already exists.
557 * This can happen when a bridge is hot-plugged */
558 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000559 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700560 child = pci_add_new_bus(bus, dev, ++max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 buses = (buses & 0xff000000)
562 | ((unsigned int)(child->primary) << 0)
563 | ((unsigned int)(child->secondary) << 8)
564 | ((unsigned int)(child->subordinate) << 16);
565
566 /*
567 * yenta.c forces a secondary latency timer of 176.
568 * Copy that behaviour here.
569 */
570 if (is_cardbus) {
571 buses &= ~0xff000000;
572 buses |= CARDBUS_LATENCY_TIMER << 24;
573 }
574
575 /*
576 * We need to blast all three values with a single write.
577 */
578 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
579
580 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700581 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700582 /*
583 * Adjust subordinate busnr in parent buses.
584 * We do this before scanning for children because
585 * some devices may not be detected if the bios
586 * was lazy.
587 */
588 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 /* Now we can scan all subordinate buses... */
590 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800591 /*
592 * now fix it up again since we have found
593 * the real value of max.
594 */
595 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 } else {
597 /*
598 * For CardBus bridges, we leave 4 bus numbers
599 * as cards with a PCI-to-PCI bridge can be
600 * inserted later.
601 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100602 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
603 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700604 if (pci_find_bus(pci_domain_nr(bus),
605 max+i+1))
606 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100607 while (parent->parent) {
608 if ((!pcibios_assign_all_busses()) &&
609 (parent->subordinate > max) &&
610 (parent->subordinate <= max+i)) {
611 j = 1;
612 }
613 parent = parent->parent;
614 }
615 if (j) {
616 /*
617 * Often, there are two cardbus bridges
618 * -- try to leave one valid bus number
619 * for each one.
620 */
621 i /= 2;
622 break;
623 }
624 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700625 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700626 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 }
628 /*
629 * Set the subordinate bus number to its real value.
630 */
631 child->subordinate = max;
632 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
633 }
634
Gary Hadecb3576f2008-02-08 14:00:52 -0800635 sprintf(child->name,
636 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
637 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200639 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100640 while (bus->parent) {
641 if ((child->subordinate > bus->subordinate) ||
642 (child->number > bus->subordinate) ||
643 (child->number < bus->number) ||
644 (child->subordinate < bus->number)) {
Joe Perchesa6f29a92007-11-19 17:48:29 -0800645 pr_debug("PCI: Bus #%02x (-#%02x) is %s "
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200646 "hidden behind%s bridge #%02x (-#%02x)\n",
647 child->number, child->subordinate,
648 (bus->number > child->subordinate &&
649 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800650 "wholly" : "partially",
651 bus->self->transparent ? " transparent" : "",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200652 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100653 }
654 bus = bus->parent;
655 }
656
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000657out:
658 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
659
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 return max;
661}
662
663/*
664 * Read interrupt line and base address registers.
665 * The architecture-dependent code can tweak these, of course.
666 */
667static void pci_read_irq(struct pci_dev *dev)
668{
669 unsigned char irq;
670
671 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800672 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 if (irq)
674 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
675 dev->irq = irq;
676}
677
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200678#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680/**
681 * pci_setup_device - fill in class and map information of a device
682 * @dev: the device structure to fill
683 *
684 * Initialize the device structure with information about the device's
685 * vendor,class,memory and IO-space addresses,IRQ lines etc.
686 * Called at initialisation of the PCI subsystem and by CardBus services.
687 * Returns 0 on success and -1 if unknown type of device (not normal, bridge
688 * or CardBus).
689 */
690static int pci_setup_device(struct pci_dev * dev)
691{
692 u32 class;
693
694 sprintf(pci_name(dev), "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
695 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn));
696
697 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700698 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 class >>= 8; /* upper 3 bytes */
700 dev->class = class;
701 class >>= 8;
702
703 pr_debug("PCI: Found %s [%04x/%04x] %06x %02x\n", pci_name(dev),
704 dev->vendor, dev->device, class, dev->hdr_type);
705
706 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700707 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
709 /* Early fixups, before probing the BARs */
710 pci_fixup_device(pci_fixup_early, dev);
711 class = dev->class >> 8;
712
713 switch (dev->hdr_type) { /* header type */
714 case PCI_HEADER_TYPE_NORMAL: /* standard header */
715 if (class == PCI_CLASS_BRIDGE_PCI)
716 goto bad;
717 pci_read_irq(dev);
718 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
719 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
720 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100721
722 /*
723 * Do the ugly legacy mode stuff here rather than broken chip
724 * quirk code. Legacy mode ATA controllers have fixed
725 * addresses. These are not always echoed in BAR0-3, and
726 * BAR0-3 in a few cases contain junk!
727 */
728 if (class == PCI_CLASS_STORAGE_IDE) {
729 u8 progif;
730 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
731 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800732 dev->resource[0].start = 0x1F0;
733 dev->resource[0].end = 0x1F7;
734 dev->resource[0].flags = LEGACY_IO_RESOURCE;
735 dev->resource[1].start = 0x3F6;
736 dev->resource[1].end = 0x3F6;
737 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100738 }
739 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -0800740 dev->resource[2].start = 0x170;
741 dev->resource[2].end = 0x177;
742 dev->resource[2].flags = LEGACY_IO_RESOURCE;
743 dev->resource[3].start = 0x376;
744 dev->resource[3].end = 0x376;
745 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +0100746 }
747 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 break;
749
750 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
751 if (class != PCI_CLASS_BRIDGE_PCI)
752 goto bad;
753 /* The PCI-to-PCI bridge spec requires that subtractive
754 decoding (i.e. transparent) bridge must have programming
755 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -0800756 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 dev->transparent = ((dev->class & 0xff) == 1);
758 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
759 break;
760
761 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
762 if (class != PCI_CLASS_BRIDGE_CARDBUS)
763 goto bad;
764 pci_read_irq(dev);
765 pci_read_bases(dev, 1, 0);
766 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
767 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
768 break;
769
770 default: /* unknown header */
771 printk(KERN_ERR "PCI: device %s has unknown header type %02x, ignoring.\n",
772 pci_name(dev), dev->hdr_type);
773 return -1;
774
775 bad:
776 printk(KERN_ERR "PCI: %s: class %x doesn't match header type %02x. Ignoring class.\n",
777 pci_name(dev), class, dev->hdr_type);
778 dev->class = PCI_CLASS_NOT_DEFINED;
779 }
780
781 /* We found a fine healthy device, go go go... */
782 return 0;
783}
784
785/**
786 * pci_release_dev - free a pci device structure when all users of it are finished.
787 * @dev: device that's been disconnected
788 *
789 * Will be called only by the device core when all users of this pci device are
790 * done.
791 */
792static void pci_release_dev(struct device *dev)
793{
794 struct pci_dev *pci_dev;
795
796 pci_dev = to_pci_dev(dev);
Ben Hutchings94e61082008-03-05 16:52:39 +0000797 pci_vpd_release(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 kfree(pci_dev);
799}
800
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700801static void set_pcie_port_type(struct pci_dev *pdev)
802{
803 int pos;
804 u16 reg16;
805
806 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
807 if (!pos)
808 return;
809 pdev->is_pcie = 1;
810 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
811 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
812}
813
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814/**
815 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700816 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 *
818 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
819 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
820 * access it. Maybe we don't have a way to generate extended config space
821 * accesses, or the device is behind a reverse Express bridge. So we try
822 * reading the dword at 0x100 which must either be 0 or a valid extended
823 * capability header.
824 */
Benjamin Herrenschmidtac7dc652005-12-13 18:09:16 +1100825int pci_cfg_space_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826{
827 int pos;
828 u32 status;
829
830 pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
831 if (!pos) {
832 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
833 if (!pos)
834 goto fail;
835
836 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
837 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
838 goto fail;
839 }
840
841 if (pci_read_config_dword(dev, 256, &status) != PCIBIOS_SUCCESSFUL)
842 goto fail;
843 if (status == 0xffffffff)
844 goto fail;
845
846 return PCI_CFG_SPACE_EXP_SIZE;
847
848 fail:
849 return PCI_CFG_SPACE_SIZE;
850}
851
852static void pci_release_bus_bridge_dev(struct device *dev)
853{
854 kfree(dev);
855}
856
Michael Ellerman65891212007-04-05 17:19:08 +1000857struct pci_dev *alloc_pci_dev(void)
858{
859 struct pci_dev *dev;
860
861 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
862 if (!dev)
863 return NULL;
864
Michael Ellerman65891212007-04-05 17:19:08 +1000865 INIT_LIST_HEAD(&dev->bus_list);
866
Michael Ellerman4aa9bc92007-04-05 17:19:10 +1000867 pci_msi_init_pci_dev(dev);
868
Michael Ellerman65891212007-04-05 17:19:08 +1000869 return dev;
870}
871EXPORT_SYMBOL(alloc_pci_dev);
872
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873/*
874 * Read the config data for a PCI device, sanity-check it
875 * and fill in the dev structure...
876 */
877static struct pci_dev * __devinit
878pci_scan_device(struct pci_bus *bus, int devfn)
879{
880 struct pci_dev *dev;
881 u32 l;
882 u8 hdr_type;
883 int delay = 1;
884
885 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
886 return NULL;
887
888 /* some broken boards return 0 or ~0 if a slot is empty: */
889 if (l == 0xffffffff || l == 0x00000000 ||
890 l == 0x0000ffff || l == 0xffff0000)
891 return NULL;
892
893 /* Configuration request Retry Status */
894 while (l == 0xffff0001) {
895 msleep(delay);
896 delay *= 2;
897 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
898 return NULL;
899 /* Card hasn't responded in 60 seconds? Must be stuck. */
900 if (delay > 60 * 1000) {
901 printk(KERN_WARNING "Device %04x:%02x:%02x.%d not "
902 "responding\n", pci_domain_nr(bus),
903 bus->number, PCI_SLOT(devfn),
904 PCI_FUNC(devfn));
905 return NULL;
906 }
907 }
908
909 if (pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type))
910 return NULL;
911
Michael Ellermanbab41e92007-04-05 17:19:09 +1000912 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 if (!dev)
914 return NULL;
915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 dev->bus = bus;
917 dev->sysdata = bus->sysdata;
918 dev->dev.parent = bus->bridge;
919 dev->dev.bus = &pci_bus_type;
920 dev->devfn = devfn;
921 dev->hdr_type = hdr_type & 0x7f;
922 dev->multifunction = !!(hdr_type & 0x80);
923 dev->vendor = l & 0xffff;
924 dev->device = (l >> 16) & 0xffff;
925 dev->cfg_size = pci_cfg_space_size(dev);
Linas Vepstas82081792006-07-10 04:44:46 -0700926 dev->error_state = pci_channel_io_normal;
Keshavamurthy, Anil S994a65e2007-10-21 16:41:46 -0700927 set_pcie_port_type(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
929 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
930 set this higher, assuming the system even supports it. */
931 dev->dma_mask = 0xffffffff;
932 if (pci_setup_device(dev) < 0) {
933 kfree(dev);
934 return NULL;
935 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000936
Ben Hutchings94e61082008-03-05 16:52:39 +0000937 pci_vpd_pci22_init(dev);
938
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000939 return dev;
940}
941
Sam Ravnborg96bde062007-03-26 21:53:30 -0800942void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000943{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 device_initialize(&dev->dev);
945 dev->dev.release = pci_release_dev;
946 pci_dev_get(dev);
947
Christoph Hellwig87348132006-12-06 20:32:33 -0800948 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800950 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 dev->dev.coherent_dma_mask = 0xffffffffull;
952
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800953 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -0800954 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -0800955
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956 /* Fix up broken headers */
957 pci_fixup_device(pci_fixup_header, dev);
958
959 /*
960 * Add the device to our list of discovered devices
961 * and the bus list for fixup functions, etc.
962 */
Zhang Yanmind71374d2006-06-02 12:35:43 +0800963 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800965 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000966}
967
Sam Ravnborg451124a2008-02-02 22:33:43 +0100968struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +1000969{
970 struct pci_dev *dev;
971
972 dev = pci_scan_device(bus, devfn);
973 if (!dev)
974 return NULL;
975
976 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977
978 return dev;
979}
Adrian Bunkb73e9682007-11-21 15:07:11 -0800980EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700981
982/**
983 * pci_scan_slot - scan a PCI slot on a bus for devices.
984 * @bus: PCI bus to scan
985 * @devfn: slot number to scan (must have zero function.)
986 *
987 * Scan a PCI slot on the specified PCI bus for devices, adding
988 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -0800989 * will not have is_added set.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800991int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992{
993 int func, nr = 0;
994 int scan_all_fns;
995
996 scan_all_fns = pcibios_scan_all_fns(bus, devfn);
997
998 for (func = 0; func < 8; func++, devfn++) {
999 struct pci_dev *dev;
1000
1001 dev = pci_scan_single_device(bus, devfn);
1002 if (dev) {
1003 nr++;
1004
1005 /*
1006 * If this is a single function device,
1007 * don't scan past the first function.
1008 */
1009 if (!dev->multifunction) {
1010 if (func > 0) {
1011 dev->multifunction = 1;
1012 } else {
1013 break;
1014 }
1015 }
1016 } else {
1017 if (func == 0 && !scan_all_fns)
1018 break;
1019 }
1020 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001021
1022 if (bus->self)
1023 pcie_aspm_init_link_state(bus->self);
1024
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 return nr;
1026}
1027
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001028unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029{
1030 unsigned int devfn, pass, max = bus->secondary;
1031 struct pci_dev *dev;
1032
1033 pr_debug("PCI: Scanning bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1034
1035 /* Go find them, Rover! */
1036 for (devfn = 0; devfn < 0x100; devfn += 8)
1037 pci_scan_slot(bus, devfn);
1038
1039 /*
1040 * After performing arch-dependent fixup of the bus, look behind
1041 * all PCI-to-PCI bridges on this bus.
1042 */
1043 pr_debug("PCI: Fixups for bus %04x:%02x\n", pci_domain_nr(bus), bus->number);
1044 pcibios_fixup_bus(bus);
1045 for (pass=0; pass < 2; pass++)
1046 list_for_each_entry(dev, &bus->devices, bus_list) {
1047 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1048 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1049 max = pci_scan_bridge(bus, dev, max, pass);
1050 }
1051
1052 /*
1053 * We've scanned the bus and so we know all about what's on
1054 * the other side of any bridges that may be on this bus plus
1055 * any devices.
1056 *
1057 * Return how far we've got finding sub-buses.
1058 */
1059 pr_debug("PCI: Bus scan for %04x:%02x returning with max=%02x\n",
1060 pci_domain_nr(bus), bus->number, max);
1061 return max;
1062}
1063
Sam Ravnborg96bde062007-03-26 21:53:30 -08001064struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001065 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066{
1067 int error;
1068 struct pci_bus *b;
1069 struct device *dev;
1070
1071 b = pci_alloc_bus();
1072 if (!b)
1073 return NULL;
1074
1075 dev = kmalloc(sizeof(*dev), GFP_KERNEL);
1076 if (!dev){
1077 kfree(b);
1078 return NULL;
1079 }
1080
1081 b->sysdata = sysdata;
1082 b->ops = ops;
1083
1084 if (pci_find_bus(pci_domain_nr(b), bus)) {
1085 /* If we already got to this bus through a different bridge, ignore it */
1086 pr_debug("PCI: Bus %04x:%02x already known\n", pci_domain_nr(b), bus);
1087 goto err_out;
1088 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001089
1090 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001092 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093
1094 memset(dev, 0, sizeof(*dev));
1095 dev->parent = parent;
1096 dev->release = pci_release_bus_bridge_dev;
1097 sprintf(dev->bus_id, "pci%04x:%02x", pci_domain_nr(b), bus);
1098 error = device_register(dev);
1099 if (error)
1100 goto dev_reg_err;
1101 b->bridge = get_device(dev);
1102
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001103 b->dev.class = &pcibus_class;
1104 b->dev.parent = b->bridge;
1105 sprintf(b->dev.bus_id, "%04x:%02x", pci_domain_nr(b), bus);
1106 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001107 if (error)
1108 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001109 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001111 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 /* Create legacy_io and legacy_mem files for this bus */
1114 pci_create_legacy_files(b);
1115
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 b->number = b->secondary = bus;
1117 b->resource[0] = &ioport_resource;
1118 b->resource[1] = &iomem_resource;
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 return b;
1121
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001122dev_create_file_err:
1123 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124class_dev_reg_err:
1125 device_unregister(dev);
1126dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001127 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001129 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130err_out:
1131 kfree(dev);
1132 kfree(b);
1133 return NULL;
1134}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001135
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001136struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001137 int bus, struct pci_ops *ops, void *sysdata)
1138{
1139 struct pci_bus *b;
1140
1141 b = pci_create_bus(parent, bus, ops, sysdata);
1142 if (b)
1143 b->subordinate = pci_scan_child_bus(b);
1144 return b;
1145}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146EXPORT_SYMBOL(pci_scan_bus_parented);
1147
1148#ifdef CONFIG_HOTPLUG
1149EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150EXPORT_SYMBOL(pci_scan_slot);
1151EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1153#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001154
1155static int __init pci_sort_bf_cmp(const struct pci_dev *a, const struct pci_dev *b)
1156{
1157 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1158 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1159
1160 if (a->bus->number < b->bus->number) return -1;
1161 else if (a->bus->number > b->bus->number) return 1;
1162
1163 if (a->devfn < b->devfn) return -1;
1164 else if (a->devfn > b->devfn) return 1;
1165
1166 return 0;
1167}
1168
1169/*
1170 * Yes, this forcably breaks the klist abstraction temporarily. It
1171 * just wants to sort the klist, not change reference counts and
1172 * take/drop locks rapidly in the process. It does all this while
1173 * holding the lock for the list, so objects can't otherwise be
1174 * added/removed while we're swizzling.
1175 */
1176static void __init pci_insertion_sort_klist(struct pci_dev *a, struct list_head *list)
1177{
1178 struct list_head *pos;
1179 struct klist_node *n;
1180 struct device *dev;
1181 struct pci_dev *b;
1182
1183 list_for_each(pos, list) {
1184 n = container_of(pos, struct klist_node, n_node);
1185 dev = container_of(n, struct device, knode_bus);
1186 b = to_pci_dev(dev);
1187 if (pci_sort_bf_cmp(a, b) <= 0) {
1188 list_move_tail(&a->dev.knode_bus.n_node, &b->dev.knode_bus.n_node);
1189 return;
1190 }
1191 }
1192 list_move_tail(&a->dev.knode_bus.n_node, list);
1193}
1194
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001195void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001196{
1197 LIST_HEAD(sorted_devices);
1198 struct list_head *pos, *tmp;
1199 struct klist_node *n;
1200 struct device *dev;
1201 struct pci_dev *pdev;
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001202 struct klist *device_klist;
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001203
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001204 device_klist = bus_get_device_klist(&pci_bus_type);
1205
1206 spin_lock(&device_klist->k_lock);
1207 list_for_each_safe(pos, tmp, &device_klist->k_list) {
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001208 n = container_of(pos, struct klist_node, n_node);
1209 dev = container_of(n, struct device, knode_bus);
1210 pdev = to_pci_dev(dev);
1211 pci_insertion_sort_klist(pdev, &sorted_devices);
1212 }
Greg Kroah-Hartmanb2490722007-11-01 19:41:16 -07001213 list_splice(&sorted_devices, &device_klist->k_list);
1214 spin_unlock(&device_klist->k_lock);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001215}