blob: 6378d7f123c56aeccf1c0d590d2da3fda1937195 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000058#define MAJ 3
Don Skidmorea38a1042011-05-20 03:05:14 +000059#define MIN 4
Don Skidmorec89c7112011-04-14 07:40:11 +000060#define BUILD 8
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000061#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000062 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070063const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000064static const char ixgbe_copyright[] =
65 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070066
67static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070068 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000069 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e2010-11-16 19:27:16 -080070 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070071};
72
73/* ixgbe_pci_tbl - PCI Device ID Table
74 *
75 * Wildcard entries (PCI_ANY_ID) should come last
76 * Last entry must be all 0s
77 *
78 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
79 * Class, Class Mask, private data (not used) }
80 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000081static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000082 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
83 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
84 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
85 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
86 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
87 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
88 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
89 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Auke Kok9a799d72007-09-15 14:07:45 -0700108 /* required last entry */
109 {0, }
110};
111MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
112
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400113#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800114static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000115 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800116static struct notifier_block dca_notifier = {
117 .notifier_call = ixgbe_notify_dca,
118 .next = NULL,
119 .priority = 0
120};
121#endif
122
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000123#ifdef CONFIG_PCI_IOV
124static unsigned int max_vfs;
125module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000126MODULE_PARM_DESC(max_vfs,
127 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000128#endif /* CONFIG_PCI_IOV */
129
Auke Kok9a799d72007-09-15 14:07:45 -0700130MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
131MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
132MODULE_LICENSE("GPL");
133MODULE_VERSION(DRV_VERSION);
134
135#define DEFAULT_DEBUG_LEVEL_SHIFT 3
136
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000137static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
138{
139 struct ixgbe_hw *hw = &adapter->hw;
140 u32 gcr;
141 u32 gpie;
142 u32 vmdctl;
143
144#ifdef CONFIG_PCI_IOV
145 /* disable iov and allow time for transactions to clear */
146 pci_disable_sriov(adapter->pdev);
147#endif
148
149 /* turn off device IOV mode */
150 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
151 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
152 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
153 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
154 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
155 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
156
157 /* set default pool back to 0 */
158 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
159 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
160 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Jesse Brandeburg945a5152011-07-20 00:56:21 +0000161 IXGBE_WRITE_FLUSH(hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000162
163 /* take a breather then clean up driver data */
164 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000165
166 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000167 adapter->vfinfo = NULL;
168
169 adapter->num_vfs = 0;
170 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
171}
172
Alexander Duyck70864002011-04-27 09:13:56 +0000173static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
174{
175 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
176 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
177 schedule_work(&adapter->service_task);
178}
179
180static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
181{
182 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
183
184 /* flush memory to make sure state is correct before next watchog */
185 smp_mb__before_clear_bit();
186 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
187}
188
Taku Izumidcd79ae2010-04-27 14:39:53 +0000189struct ixgbe_reg_info {
190 u32 ofs;
191 char *name;
192};
193
194static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
195
196 /* General Registers */
197 {IXGBE_CTRL, "CTRL"},
198 {IXGBE_STATUS, "STATUS"},
199 {IXGBE_CTRL_EXT, "CTRL_EXT"},
200
201 /* Interrupt Registers */
202 {IXGBE_EICR, "EICR"},
203
204 /* RX Registers */
205 {IXGBE_SRRCTL(0), "SRRCTL"},
206 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
207 {IXGBE_RDLEN(0), "RDLEN"},
208 {IXGBE_RDH(0), "RDH"},
209 {IXGBE_RDT(0), "RDT"},
210 {IXGBE_RXDCTL(0), "RXDCTL"},
211 {IXGBE_RDBAL(0), "RDBAL"},
212 {IXGBE_RDBAH(0), "RDBAH"},
213
214 /* TX Registers */
215 {IXGBE_TDBAL(0), "TDBAL"},
216 {IXGBE_TDBAH(0), "TDBAH"},
217 {IXGBE_TDLEN(0), "TDLEN"},
218 {IXGBE_TDH(0), "TDH"},
219 {IXGBE_TDT(0), "TDT"},
220 {IXGBE_TXDCTL(0), "TXDCTL"},
221
222 /* List Terminator */
223 {}
224};
225
226
227/*
228 * ixgbe_regdump - register printout routine
229 */
230static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
231{
232 int i = 0, j = 0;
233 char rname[16];
234 u32 regs[64];
235
236 switch (reginfo->ofs) {
237 case IXGBE_SRRCTL(0):
238 for (i = 0; i < 64; i++)
239 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
240 break;
241 case IXGBE_DCA_RXCTRL(0):
242 for (i = 0; i < 64; i++)
243 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
244 break;
245 case IXGBE_RDLEN(0):
246 for (i = 0; i < 64; i++)
247 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
248 break;
249 case IXGBE_RDH(0):
250 for (i = 0; i < 64; i++)
251 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
252 break;
253 case IXGBE_RDT(0):
254 for (i = 0; i < 64; i++)
255 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
256 break;
257 case IXGBE_RXDCTL(0):
258 for (i = 0; i < 64; i++)
259 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
260 break;
261 case IXGBE_RDBAL(0):
262 for (i = 0; i < 64; i++)
263 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
264 break;
265 case IXGBE_RDBAH(0):
266 for (i = 0; i < 64; i++)
267 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
268 break;
269 case IXGBE_TDBAL(0):
270 for (i = 0; i < 64; i++)
271 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
272 break;
273 case IXGBE_TDBAH(0):
274 for (i = 0; i < 64; i++)
275 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
276 break;
277 case IXGBE_TDLEN(0):
278 for (i = 0; i < 64; i++)
279 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
280 break;
281 case IXGBE_TDH(0):
282 for (i = 0; i < 64; i++)
283 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
284 break;
285 case IXGBE_TDT(0):
286 for (i = 0; i < 64; i++)
287 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
288 break;
289 case IXGBE_TXDCTL(0):
290 for (i = 0; i < 64; i++)
291 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
292 break;
293 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000294 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000295 IXGBE_READ_REG(hw, reginfo->ofs));
296 return;
297 }
298
299 for (i = 0; i < 8; i++) {
300 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000301 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000302 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000303 pr_cont(" %08x", regs[i*8+j]);
304 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000305 }
306
307}
308
309/*
310 * ixgbe_dump - Print registers, tx-rings and rx-rings
311 */
312static void ixgbe_dump(struct ixgbe_adapter *adapter)
313{
314 struct net_device *netdev = adapter->netdev;
315 struct ixgbe_hw *hw = &adapter->hw;
316 struct ixgbe_reg_info *reginfo;
317 int n = 0;
318 struct ixgbe_ring *tx_ring;
319 struct ixgbe_tx_buffer *tx_buffer_info;
320 union ixgbe_adv_tx_desc *tx_desc;
321 struct my_u0 { u64 a; u64 b; } *u0;
322 struct ixgbe_ring *rx_ring;
323 union ixgbe_adv_rx_desc *rx_desc;
324 struct ixgbe_rx_buffer *rx_buffer_info;
325 u32 staterr;
326 int i = 0;
327
328 if (!netif_msg_hw(adapter))
329 return;
330
331 /* Print netdevice Info */
332 if (netdev) {
333 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000334 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000335 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000336 pr_info("%-15s %016lX %016lX %016lX\n",
337 netdev->name,
338 netdev->state,
339 netdev->trans_start,
340 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000341 }
342
343 /* Print Registers */
344 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000345 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000346 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
347 reginfo->name; reginfo++) {
348 ixgbe_regdump(hw, reginfo);
349 }
350
351 /* Print TX Ring Summary */
352 if (!netdev || !netif_running(netdev))
353 goto exit;
354
355 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000356 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000357 for (n = 0; n < adapter->num_tx_queues; n++) {
358 tx_ring = adapter->tx_ring[n];
359 tx_buffer_info =
360 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000361 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000362 n, tx_ring->next_to_use, tx_ring->next_to_clean,
363 (u64)tx_buffer_info->dma,
364 tx_buffer_info->length,
365 tx_buffer_info->next_to_watch,
366 (u64)tx_buffer_info->time_stamp);
367 }
368
369 /* Print TX Rings */
370 if (!netif_msg_tx_done(adapter))
371 goto rx_ring_summary;
372
373 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
374
375 /* Transmit Descriptor Formats
376 *
377 * Advanced Transmit Descriptor
378 * +--------------------------------------------------------------+
379 * 0 | Buffer Address [63:0] |
380 * +--------------------------------------------------------------+
381 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
382 * +--------------------------------------------------------------+
383 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
384 */
385
386 for (n = 0; n < adapter->num_tx_queues; n++) {
387 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000388 pr_info("------------------------------------\n");
389 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
390 pr_info("------------------------------------\n");
391 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000392 "[PlPOIdStDDt Ln] [bi->dma ] "
393 "leng ntw timestamp bi->skb\n");
394
395 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000396 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000397 tx_buffer_info = &tx_ring->tx_buffer_info[i];
398 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000399 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000400 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000401 le64_to_cpu(u0->a),
402 le64_to_cpu(u0->b),
403 (u64)tx_buffer_info->dma,
404 tx_buffer_info->length,
405 tx_buffer_info->next_to_watch,
406 (u64)tx_buffer_info->time_stamp,
407 tx_buffer_info->skb);
408 if (i == tx_ring->next_to_use &&
409 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000410 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000411 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000412 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000413 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000414 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000415 else
Joe Perchesc7689572010-09-07 21:35:17 +0000416 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000417
418 if (netif_msg_pktdata(adapter) &&
419 tx_buffer_info->dma != 0)
420 print_hex_dump(KERN_INFO, "",
421 DUMP_PREFIX_ADDRESS, 16, 1,
422 phys_to_virt(tx_buffer_info->dma),
423 tx_buffer_info->length, true);
424 }
425 }
426
427 /* Print RX Rings Summary */
428rx_ring_summary:
429 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000430 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000431 for (n = 0; n < adapter->num_rx_queues; n++) {
432 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000433 pr_info("%5d %5X %5X\n",
434 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000435 }
436
437 /* Print RX Rings */
438 if (!netif_msg_rx_status(adapter))
439 goto exit;
440
441 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
442
443 /* Advanced Receive Descriptor (Read) Format
444 * 63 1 0
445 * +-----------------------------------------------------+
446 * 0 | Packet Buffer Address [63:1] |A0/NSE|
447 * +----------------------------------------------+------+
448 * 8 | Header Buffer Address [63:1] | DD |
449 * +-----------------------------------------------------+
450 *
451 *
452 * Advanced Receive Descriptor (Write-Back) Format
453 *
454 * 63 48 47 32 31 30 21 20 16 15 4 3 0
455 * +------------------------------------------------------+
456 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
457 * | Checksum Ident | | | | Type | Type |
458 * +------------------------------------------------------+
459 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
460 * +------------------------------------------------------+
461 * 63 48 47 32 31 20 19 0
462 */
463 for (n = 0; n < adapter->num_rx_queues; n++) {
464 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000465 pr_info("------------------------------------\n");
466 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
467 pr_info("------------------------------------\n");
468 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000469 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
470 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000471 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000472 "[vl er S cks ln] ---------------- [bi->skb] "
473 "<-- Adv Rx Write-Back format\n");
474
475 for (i = 0; i < rx_ring->count; i++) {
476 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000477 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000478 u0 = (struct my_u0 *)rx_desc;
479 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
480 if (staterr & IXGBE_RXD_STAT_DD) {
481 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000482 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000483 "%016llX ---------------- %p", i,
484 le64_to_cpu(u0->a),
485 le64_to_cpu(u0->b),
486 rx_buffer_info->skb);
487 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000488 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 "%016llX %016llX %p", i,
490 le64_to_cpu(u0->a),
491 le64_to_cpu(u0->b),
492 (u64)rx_buffer_info->dma,
493 rx_buffer_info->skb);
494
495 if (netif_msg_pktdata(adapter)) {
496 print_hex_dump(KERN_INFO, "",
497 DUMP_PREFIX_ADDRESS, 16, 1,
498 phys_to_virt(rx_buffer_info->dma),
499 rx_ring->rx_buf_len, true);
500
501 if (rx_ring->rx_buf_len
502 < IXGBE_RXBUFFER_2048)
503 print_hex_dump(KERN_INFO, "",
504 DUMP_PREFIX_ADDRESS, 16, 1,
505 phys_to_virt(
506 rx_buffer_info->page_dma +
507 rx_buffer_info->page_offset
508 ),
509 PAGE_SIZE/2, true);
510 }
511 }
512
513 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000514 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000515 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000516 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000517 else
Joe Perchesc7689572010-09-07 21:35:17 +0000518 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000519
520 }
521 }
522
523exit:
524 return;
525}
526
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800527static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
528{
529 u32 ctrl_ext;
530
531 /* Let firmware take over control of h/w */
532 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
533 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000534 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800535}
536
537static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
538{
539 u32 ctrl_ext;
540
541 /* Let firmware know the driver has taken over */
542 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
543 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000544 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800545}
Auke Kok9a799d72007-09-15 14:07:45 -0700546
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000547/*
548 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
549 * @adapter: pointer to adapter struct
550 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
551 * @queue: queue to map the corresponding interrupt to
552 * @msix_vector: the vector to map to the corresponding queue
553 *
554 */
555static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000556 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700557{
558 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000559 struct ixgbe_hw *hw = &adapter->hw;
560 switch (hw->mac.type) {
561 case ixgbe_mac_82598EB:
562 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
563 if (direction == -1)
564 direction = 0;
565 index = (((direction * 64) + queue) >> 2) & 0x1F;
566 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
567 ivar &= ~(0xFF << (8 * (queue & 0x3)));
568 ivar |= (msix_vector << (8 * (queue & 0x3)));
569 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
570 break;
571 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800572 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000573 if (direction == -1) {
574 /* other causes */
575 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
576 index = ((queue & 1) * 8);
577 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
578 ivar &= ~(0xFF << index);
579 ivar |= (msix_vector << index);
580 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
581 break;
582 } else {
583 /* tx or rx causes */
584 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
585 index = ((16 * (queue & 1)) + (8 * direction));
586 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
587 ivar &= ~(0xFF << index);
588 ivar |= (msix_vector << index);
589 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
590 break;
591 }
592 default:
593 break;
594 }
Auke Kok9a799d72007-09-15 14:07:45 -0700595}
596
Alexander Duyckfe49f042009-06-04 16:00:09 +0000597static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000598 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000599{
600 u32 mask;
601
Alexander Duyckbd508172010-11-16 19:27:03 -0800602 switch (adapter->hw.mac.type) {
603 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000604 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
605 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800606 break;
607 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800608 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000609 mask = (qmask & 0xFFFFFFFF);
610 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
611 mask = (qmask >> 32);
612 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800613 break;
614 default:
615 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000616 }
617}
618
Alexander Duyckd3d00232011-07-15 02:31:25 +0000619static inline void ixgbe_unmap_tx_resource(struct ixgbe_ring *ring,
620 struct ixgbe_tx_buffer *tx_buffer)
621{
622 if (tx_buffer->dma) {
623 if (tx_buffer->tx_flags & IXGBE_TX_FLAGS_MAPPED_AS_PAGE)
624 dma_unmap_page(ring->dev,
625 tx_buffer->dma,
626 tx_buffer->length,
627 DMA_TO_DEVICE);
628 else
629 dma_unmap_single(ring->dev,
630 tx_buffer->dma,
631 tx_buffer->length,
632 DMA_TO_DEVICE);
633 }
634 tx_buffer->dma = 0;
635}
636
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800637void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
638 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700639{
Alexander Duyckd3d00232011-07-15 02:31:25 +0000640 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
641 if (tx_buffer_info->skb)
Auke Kok9a799d72007-09-15 14:07:45 -0700642 dev_kfree_skb_any(tx_buffer_info->skb);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000643 tx_buffer_info->skb = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -0700644 /* tx_buffer_info must be completely set up in the transmit path */
645}
646
John Fastabendc84d3242010-11-16 19:27:12 -0800647static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700648{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700649 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800650 struct ixgbe_hw_stats *hwstats = &adapter->stats;
651 u32 data = 0;
652 u32 xoff[8] = {0};
653 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700654
John Fastabendc84d3242010-11-16 19:27:12 -0800655 if ((hw->fc.current_mode == ixgbe_fc_full) ||
656 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
657 switch (hw->mac.type) {
658 case ixgbe_mac_82598EB:
659 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
660 break;
661 default:
662 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
663 }
664 hwstats->lxoffrxc += data;
665
666 /* refill credits (no tx hang) if we received xoff */
667 if (!data)
668 return;
669
670 for (i = 0; i < adapter->num_tx_queues; i++)
671 clear_bit(__IXGBE_HANG_CHECK_ARMED,
672 &adapter->tx_ring[i]->state);
673 return;
674 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
675 return;
676
677 /* update stats for each tc, only valid with PFC enabled */
678 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
679 switch (hw->mac.type) {
680 case ixgbe_mac_82598EB:
681 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
682 break;
683 default:
684 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
685 }
686 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700687 }
688
John Fastabendc84d3242010-11-16 19:27:12 -0800689 /* disarm tx queues that have received xoff frames */
690 for (i = 0; i < adapter->num_tx_queues; i++) {
691 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000692 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800693
694 if (xoff[tc])
695 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
696 }
697}
698
699static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
700{
701 return ring->tx_stats.completed;
702}
703
704static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
705{
706 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
707 struct ixgbe_hw *hw = &adapter->hw;
708
709 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
710 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
711
712 if (head != tail)
713 return (head < tail) ?
714 tail - head : (tail + ring->count - head);
715
716 return 0;
717}
718
719static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
720{
721 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
722 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
723 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
724 bool ret = false;
725
726 clear_check_for_tx_hang(tx_ring);
727
728 /*
729 * Check for a hung queue, but be thorough. This verifies
730 * that a transmit has been completed since the previous
731 * check AND there is at least one packet pending. The
732 * ARMED bit is set to indicate a potential hang. The
733 * bit is cleared if a pause frame is received to remove
734 * false hang detection due to PFC or 802.3x frames. By
735 * requiring this to fail twice we avoid races with
736 * pfc clearing the ARMED bit and conditions where we
737 * run the check_tx_hang logic with a transmit completion
738 * pending but without time to complete it yet.
739 */
740 if ((tx_done_old == tx_done) && tx_pending) {
741 /* make sure it is true for two checks in a row */
742 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
743 &tx_ring->state);
744 } else {
745 /* update completed stats and continue */
746 tx_ring->tx_stats.tx_done_old = tx_done;
747 /* reset the countdown */
748 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
749 }
750
751 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700752}
753
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000754/**
755 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
756 * @adapter: driver private struct
757 **/
758static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
759{
760
761 /* Do the reset outside of interrupt context */
762 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
763 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
764 ixgbe_service_event_schedule(adapter);
765 }
766}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700767
Auke Kok9a799d72007-09-15 14:07:45 -0700768/**
769 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000770 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700771 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700772 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000773static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000774 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700775{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000776 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000777 struct ixgbe_tx_buffer *tx_buffer;
778 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700779 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000780 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000781 u16 i = tx_ring->next_to_clean;
Auke Kok9a799d72007-09-15 14:07:45 -0700782
Alexander Duyckd3d00232011-07-15 02:31:25 +0000783 tx_buffer = &tx_ring->tx_buffer_info[i];
784 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800785
Alexander Duyck30065e62011-07-15 03:05:14 +0000786 for (; budget; budget--) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000787 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700788
Alexander Duyckd3d00232011-07-15 02:31:25 +0000789 /* if next_to_watch is not set then there is no work pending */
790 if (!eop_desc)
791 break;
792
793 /* if DD is not set pending work has not been completed */
794 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
795 break;
796
797 /* count the packet as being completed */
798 tx_ring->tx_stats.completed++;
799
800 /* clear next_to_watch to prevent false hangs */
801 tx_buffer->next_to_watch = NULL;
802
803 /* prevent any other reads prior to eop_desc being verified */
804 rmb();
805
806 do {
807 ixgbe_unmap_tx_resource(tx_ring, tx_buffer);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800808 tx_desc->wb.status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000809 if (likely(tx_desc == eop_desc)) {
810 eop_desc = NULL;
811 dev_kfree_skb_any(tx_buffer->skb);
812 tx_buffer->skb = NULL;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800813
Alexander Duyckd3d00232011-07-15 02:31:25 +0000814 total_bytes += tx_buffer->bytecount;
815 total_packets += tx_buffer->gso_segs;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800816 }
817
Alexander Duyckd3d00232011-07-15 02:31:25 +0000818 tx_buffer++;
819 tx_desc++;
820 i++;
821 if (unlikely(i == tx_ring->count)) {
822 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700823
Alexander Duyckd3d00232011-07-15 02:31:25 +0000824 tx_buffer = tx_ring->tx_buffer_info;
825 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
826 }
827
828 } while (eop_desc);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800829 }
830
Auke Kok9a799d72007-09-15 14:07:45 -0700831 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000832 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800833 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000834 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000835 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000836 q_vector->tx.total_bytes += total_bytes;
837 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800838
John Fastabendc84d3242010-11-16 19:27:12 -0800839 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800840 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800841 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000842 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
John Fastabendc84d3242010-11-16 19:27:12 -0800843 e_err(drv, "Detected Tx Unit Hang\n"
844 " Tx Queue <%d>\n"
845 " TDH, TDT <%x>, <%x>\n"
846 " next_to_use <%x>\n"
847 " next_to_clean <%x>\n"
848 "tx_buffer_info[next_to_clean]\n"
849 " time_stamp <%lx>\n"
850 " jiffies <%lx>\n",
851 tx_ring->queue_index,
852 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
853 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000854 tx_ring->next_to_use, i,
855 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800856
857 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
858
859 e_info(probe,
860 "tx hang %d detected on queue %d, resetting adapter\n",
861 adapter->tx_timeout_count + 1, tx_ring->queue_index);
862
863 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000864 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800865
866 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000867 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800868 }
Auke Kok9a799d72007-09-15 14:07:45 -0700869
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800870#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000871 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000872 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800873 /* Make sure that anybody stopping the queue after this
874 * sees the new next_to_clean.
875 */
876 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800877 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800878 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800879 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800880 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800881 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800882 }
Auke Kok9a799d72007-09-15 14:07:45 -0700883
Alexander Duyck59224552011-08-31 00:01:06 +0000884 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700885}
886
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400887#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800888static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800889 struct ixgbe_ring *rx_ring,
890 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800891{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800892 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800893 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800894 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800895
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800896 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
897 switch (hw->mac.type) {
898 case ixgbe_mac_82598EB:
899 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000900 rxctrl |= dca3_get_tag(rx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800901 break;
902 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800903 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800904 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000905 rxctrl |= (dca3_get_tag(rx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800906 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
907 break;
908 default:
909 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800910 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800911 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
912 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
913 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800914 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800915}
916
917static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800918 struct ixgbe_ring *tx_ring,
919 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800920{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000921 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800922 u32 txctrl;
923 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800924
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800925 switch (hw->mac.type) {
926 case ixgbe_mac_82598EB:
927 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
928 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000929 txctrl |= dca3_get_tag(tx_ring->dev, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800930 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800931 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
932 break;
933 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800934 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800935 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
936 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
Alexander Duyck263a84e2011-07-15 03:05:46 +0000937 txctrl |= (dca3_get_tag(tx_ring->dev, cpu) <<
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800938 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
939 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800940 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
941 break;
942 default:
943 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800944 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800945}
946
947static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
948{
949 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000950 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800951 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800952
953 if (q_vector->cpu == cpu)
954 goto out_no_update;
955
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000956 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
957 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800958
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000959 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
960 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800961
962 q_vector->cpu = cpu;
963out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800964 put_cpu();
965}
966
967static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
968{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800969 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800970 int i;
971
972 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
973 return;
974
Alexander Duycke35ec122009-05-21 13:07:12 +0000975 /* always use CB2 mode, difference is masked in the CB driver */
976 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
977
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800978 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
979 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
980 else
981 num_q_vectors = 1;
982
983 for (i = 0; i < num_q_vectors; i++) {
984 adapter->q_vector[i]->cpu = -1;
985 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800986 }
987}
988
989static int __ixgbe_notify_dca(struct device *dev, void *data)
990{
Alexander Duyckc60fbb02010-11-16 19:26:54 -0800991 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800992 unsigned long event = *(unsigned long *)data;
993
Don Skidmore2a72c312011-07-20 02:27:05 +0000994 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800995 return 0;
996
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800997 switch (event) {
998 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -0700999 /* if we're already enabled, don't do it again */
1000 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1001 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001002 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001003 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001004 ixgbe_setup_dca(adapter);
1005 break;
1006 }
1007 /* Fall Through since DCA is disabled. */
1008 case DCA_PROVIDER_REMOVE:
1009 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1010 dca_remove_requester(dev);
1011 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1012 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1013 }
1014 break;
1015 }
1016
Denis V. Lunev652f0932008-03-27 14:39:17 +03001017 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001018}
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001019#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001020
1021static inline void ixgbe_rx_hash(union ixgbe_adv_rx_desc *rx_desc,
1022 struct sk_buff *skb)
1023{
1024 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
1025}
1026
Auke Kok9a799d72007-09-15 14:07:45 -07001027/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001028 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
1029 * @adapter: address of board private structure
1030 * @rx_desc: advanced rx descriptor
1031 *
1032 * Returns : true if it is FCoE pkt
1033 */
1034static inline bool ixgbe_rx_is_fcoe(struct ixgbe_adapter *adapter,
1035 union ixgbe_adv_rx_desc *rx_desc)
1036{
1037 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1038
1039 return (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
1040 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1041 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1042 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1043}
1044
1045/**
Auke Kok9a799d72007-09-15 14:07:45 -07001046 * ixgbe_receive_skb - Send a completed packet up the stack
1047 * @adapter: board private structure
1048 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001049 * @status: hardware indication of status of receive
1050 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1051 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001052 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001053static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001054 struct sk_buff *skb, u8 status,
1055 struct ixgbe_ring *ring,
1056 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001057{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001058 struct ixgbe_adapter *adapter = q_vector->adapter;
1059 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001060 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1061 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001062
Jesse Grossf62bbb52010-10-20 13:56:10 +00001063 if (is_vlan && (tag & VLAN_VID_MASK))
1064 __vlan_hwaccel_put_tag(skb, tag);
1065
1066 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1067 napi_gro_receive(napi, skb);
1068 else
1069 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001070}
1071
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001072/**
1073 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1074 * @adapter: address of board private structure
1075 * @status_err: hardware indication of status of receive
1076 * @skb: skb currently being received and modified
Alexander Duyckff886df2011-06-11 01:45:13 +00001077 * @status_err: status error value of last descriptor in packet
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001078 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001079static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001080 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckff886df2011-06-11 01:45:13 +00001081 struct sk_buff *skb,
1082 u32 status_err)
Auke Kok9a799d72007-09-15 14:07:45 -07001083{
Alexander Duyckff886df2011-06-11 01:45:13 +00001084 skb->ip_summed = CHECKSUM_NONE;
Auke Kok9a799d72007-09-15 14:07:45 -07001085
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001086 /* Rx csum disabled */
1087 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001088 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001089
1090 /* if IP and error */
1091 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1092 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001093 adapter->hw_csum_rx_error++;
1094 return;
1095 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001096
1097 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1098 return;
1099
1100 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001101 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1102
1103 /*
1104 * 82599 errata, UDP frames with a 0 checksum can be marked as
1105 * checksum errors.
1106 */
1107 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1108 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1109 return;
1110
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001111 adapter->hw_csum_rx_error++;
1112 return;
1113 }
1114
Auke Kok9a799d72007-09-15 14:07:45 -07001115 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001116 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001117}
1118
Alexander Duyck84ea2592010-11-16 19:26:49 -08001119static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001120{
1121 /*
1122 * Force memory writes to complete before letting h/w
1123 * know there are new descriptors to fetch. (Only
1124 * applicable for weak-ordered memory model archs,
1125 * such as IA-64).
1126 */
1127 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001128 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001129}
1130
Auke Kok9a799d72007-09-15 14:07:45 -07001131/**
1132 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001133 * @rx_ring: ring to place buffers on
1134 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001135 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001136void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001137{
Auke Kok9a799d72007-09-15 14:07:45 -07001138 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001139 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001140 struct sk_buff *skb;
1141 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001142
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001143 /* do nothing if no valid netdev defined */
1144 if (!rx_ring->netdev)
1145 return;
1146
Auke Kok9a799d72007-09-15 14:07:45 -07001147 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001148 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001149 bi = &rx_ring->rx_buffer_info[i];
1150 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001151
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001152 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001153 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001154 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001155 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001156 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001157 goto no_buffers;
1158 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001159 /* initialize queue mapping */
1160 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001161 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001162 }
Auke Kok9a799d72007-09-15 14:07:45 -07001163
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001164 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001165 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001166 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001167 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001168 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001169 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001170 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001171 bi->dma = 0;
1172 goto no_buffers;
1173 }
Auke Kok9a799d72007-09-15 14:07:45 -07001174 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001175
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001176 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001177 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001178 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001179 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001180 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001181 goto no_buffers;
1182 }
1183 }
1184
1185 if (!bi->page_dma) {
1186 /* use a half page if we're re-using */
1187 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001188 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001189 bi->page,
1190 bi->page_offset,
1191 PAGE_SIZE / 2,
1192 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001193 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001194 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001195 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001196 bi->page_dma = 0;
1197 goto no_buffers;
1198 }
1199 }
1200
1201 /* Refresh the desc even if buffer_addrs didn't change
1202 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001203 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1204 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001205 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001206 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001207 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001208 }
1209
1210 i++;
1211 if (i == rx_ring->count)
1212 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001213 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001214
Auke Kok9a799d72007-09-15 14:07:45 -07001215no_buffers:
1216 if (rx_ring->next_to_use != i) {
1217 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001218 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001219 }
1220}
1221
Alexander Duyckc267fc12010-11-16 19:27:00 -08001222static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001223{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001224 /* HW will not DMA in data larger than the given buffer, even if it
1225 * parses the (NFS, of course) header to be larger. In that case, it
1226 * fills the header buffer and spills the rest into the page.
1227 */
1228 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1229 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1230 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1231 if (hlen > IXGBE_RX_HDR_SIZE)
1232 hlen = IXGBE_RX_HDR_SIZE;
1233 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001234}
1235
Alexander Duyckf8212f92009-04-27 22:42:37 +00001236/**
1237 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1238 * @skb: pointer to the last skb in the rsc queue
1239 *
1240 * This function changes a queue full of hw rsc buffers into a completed
1241 * packet. It uses the ->prev pointers to find the first packet and then
1242 * turns it into the frag list owner.
1243 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001244static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001245{
1246 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001247 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001248
1249 while (skb->prev) {
1250 struct sk_buff *prev = skb->prev;
1251 frag_list_size += skb->len;
1252 skb->prev = NULL;
1253 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001254 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001255 }
1256
1257 skb_shinfo(skb)->frag_list = skb->next;
1258 skb->next = NULL;
1259 skb->len += frag_list_size;
1260 skb->data_len += frag_list_size;
1261 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001262 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1263
Alexander Duyckf8212f92009-04-27 22:42:37 +00001264 return skb;
1265}
1266
Alexander Duyckaa801752010-11-16 19:27:02 -08001267static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1268{
1269 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1270 IXGBE_RXDADV_RSCCNT_MASK);
1271}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001272
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001273static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001274 struct ixgbe_ring *rx_ring,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001275 int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001276{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001277 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001278 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1279 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1280 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001281 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001282 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001283#ifdef IXGBE_FCOE
1284 int ddp_bytes = 0;
1285#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001286 u32 staterr;
1287 u16 i;
1288 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001289 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001290
1291 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001292 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001293 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001294
1295 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001296 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001297
Milton Miller3c945e52010-02-19 17:44:42 +00001298 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001299
Alexander Duyckc267fc12010-11-16 19:27:00 -08001300 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1301
Auke Kok9a799d72007-09-15 14:07:45 -07001302 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001303 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001304 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001305
Alexander Duyckc267fc12010-11-16 19:27:00 -08001306 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001307 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001308
1309 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001310 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001311 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001312 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001313 !(staterr & IXGBE_RXD_STAT_EOP) &&
1314 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001315 /*
1316 * When HWRSC is enabled, delay unmapping
1317 * of the first packet. It carries the
1318 * header information, HW may still
1319 * access the header after the writeback.
1320 * Only unmap it when EOP is reached
1321 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001322 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001323 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001324 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001325 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001326 rx_buffer_info->dma,
1327 rx_ring->rx_buf_len,
1328 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001329 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001330 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001331
1332 if (ring_is_ps_enabled(rx_ring)) {
1333 hlen = ixgbe_get_hlen(rx_desc);
1334 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1335 } else {
1336 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1337 }
1338
1339 skb_put(skb, hlen);
1340 } else {
1341 /* assume packet split since header is unmapped */
1342 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001343 }
1344
1345 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001346 dma_unmap_page(rx_ring->dev,
1347 rx_buffer_info->page_dma,
1348 PAGE_SIZE / 2,
1349 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001350 rx_buffer_info->page_dma = 0;
1351 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001352 rx_buffer_info->page,
1353 rx_buffer_info->page_offset,
1354 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001355
Alexander Duyckc267fc12010-11-16 19:27:00 -08001356 if ((page_count(rx_buffer_info->page) == 1) &&
1357 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001358 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001359 else
1360 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001361
1362 skb->len += upper_len;
1363 skb->data_len += upper_len;
1364 skb->truesize += upper_len;
1365 }
1366
1367 i++;
1368 if (i == rx_ring->count)
1369 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001370
Alexander Duyck31f05a22010-08-19 13:40:31 +00001371 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001372 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001373 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001374
Alexander Duyckaa801752010-11-16 19:27:02 -08001375 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001376 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1377 IXGBE_RXDADV_NEXTP_SHIFT;
1378 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001379 } else {
1380 next_buffer = &rx_ring->rx_buffer_info[i];
1381 }
1382
Alexander Duyckc267fc12010-11-16 19:27:00 -08001383 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001384 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001385 rx_buffer_info->skb = next_buffer->skb;
1386 rx_buffer_info->dma = next_buffer->dma;
1387 next_buffer->skb = skb;
1388 next_buffer->dma = 0;
1389 } else {
1390 skb->next = next_buffer->skb;
1391 skb->next->prev = skb;
1392 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001393 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001394 goto next_desc;
1395 }
1396
Alexander Duyckaa801752010-11-16 19:27:02 -08001397 if (skb->prev) {
1398 skb = ixgbe_transform_rsc_queue(skb);
1399 /* if we got here without RSC the packet is invalid */
1400 if (!pkt_is_rsc) {
1401 __pskb_trim(skb, 0);
1402 rx_buffer_info->skb = skb;
1403 goto next_desc;
1404 }
1405 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001406
1407 if (ring_is_rsc_enabled(rx_ring)) {
1408 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1409 dma_unmap_single(rx_ring->dev,
1410 IXGBE_RSC_CB(skb)->dma,
1411 rx_ring->rx_buf_len,
1412 DMA_FROM_DEVICE);
1413 IXGBE_RSC_CB(skb)->dma = 0;
1414 IXGBE_RSC_CB(skb)->delay_unmap = false;
1415 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001416 }
1417 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001418 if (ring_is_ps_enabled(rx_ring))
1419 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001420 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001421 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001422 rx_ring->rx_stats.rsc_count +=
1423 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001424 rx_ring->rx_stats.rsc_flush++;
1425 }
1426
1427 /* ERR_MASK will only have valid bits if EOP set */
Alexander Duyckff886df2011-06-11 01:45:13 +00001428 if (unlikely(staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK)) {
1429 dev_kfree_skb_any(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001430 goto next_desc;
1431 }
1432
Alexander Duyckff886df2011-06-11 01:45:13 +00001433 ixgbe_rx_checksum(adapter, rx_desc, skb, staterr);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001434 if (adapter->netdev->features & NETIF_F_RXHASH)
1435 ixgbe_rx_hash(rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001436
1437 /* probably a little skewed due to removing CRC */
1438 total_rx_bytes += skb->len;
1439 total_rx_packets++;
1440
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001441 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001442#ifdef IXGBE_FCOE
1443 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyckff886df2011-06-11 01:45:13 +00001444 if (ixgbe_rx_is_fcoe(adapter, rx_desc)) {
1445 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb,
1446 staterr);
David S. Miller823dcd22011-08-20 10:39:12 -07001447 if (!ddp_bytes) {
1448 dev_kfree_skb_any(skb);
Yi Zou332d4a72009-05-13 13:11:53 +00001449 goto next_desc;
David S. Miller823dcd22011-08-20 10:39:12 -07001450 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001451 }
Yi Zou332d4a72009-05-13 13:11:53 +00001452#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001453 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001454
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001455 budget--;
Auke Kok9a799d72007-09-15 14:07:45 -07001456next_desc:
1457 rx_desc->wb.upper.status_error = 0;
1458
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001459 if (!budget)
Alexander Duyckc267fc12010-11-16 19:27:00 -08001460 break;
1461
Auke Kok9a799d72007-09-15 14:07:45 -07001462 /* return some buffers to hardware, one at a time is too slow */
1463 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001464 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001465 cleaned_count = 0;
1466 }
1467
1468 /* use prefetched values */
1469 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001470 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001471 }
1472
Auke Kok9a799d72007-09-15 14:07:45 -07001473 rx_ring->next_to_clean = i;
Alexander Duyck7d4987d2011-05-27 05:31:37 +00001474 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001475
1476 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001477 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001478
Yi Zou3d8fd382009-06-08 14:38:44 +00001479#ifdef IXGBE_FCOE
1480 /* include DDPed FCoE data */
1481 if (ddp_bytes > 0) {
1482 unsigned int mss;
1483
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001484 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001485 sizeof(struct fc_frame_header) -
1486 sizeof(struct fcoe_crc_eof);
1487 if (mss > 512)
1488 mss &= ~511;
1489 total_rx_bytes += ddp_bytes;
1490 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1491 }
1492#endif /* IXGBE_FCOE */
1493
Alexander Duyckc267fc12010-11-16 19:27:00 -08001494 u64_stats_update_begin(&rx_ring->syncp);
1495 rx_ring->stats.packets += total_rx_packets;
1496 rx_ring->stats.bytes += total_rx_bytes;
1497 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001498 q_vector->rx.total_packets += total_rx_packets;
1499 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001500
1501 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -07001502}
1503
Auke Kok9a799d72007-09-15 14:07:45 -07001504/**
1505 * ixgbe_configure_msix - Configure MSI-X hardware
1506 * @adapter: board private structure
1507 *
1508 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1509 * interrupts.
1510 **/
1511static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1512{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001513 struct ixgbe_q_vector *q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001514 int q_vectors, v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001515 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001516
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001517 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1518
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001519 /*
1520 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001521 * corresponding register.
1522 */
1523 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001524 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001525 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001526
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001527 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
1528 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001529
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001530 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
1531 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001532
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001533 if (q_vector->tx.ring && !q_vector->rx.ring)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001534 /* tx only */
1535 q_vector->eitr = adapter->tx_eitr_param;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001536 else if (q_vector->rx.ring)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001537 /* rx or mixed */
1538 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001539
Alexander Duyckfe49f042009-06-04 16:00:09 +00001540 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001541 }
1542
Alexander Duyckbd508172010-11-16 19:27:03 -08001543 switch (adapter->hw.mac.type) {
1544 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001545 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001546 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001547 break;
1548 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001549 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001550 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001551 break;
1552
1553 default:
1554 break;
1555 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001556 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001557
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001558 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001559 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001560 if (adapter->num_vfs)
1561 mask &= ~(IXGBE_EIMS_OTHER |
1562 IXGBE_EIMS_MAILBOX |
1563 IXGBE_EIMS_LSC);
1564 else
1565 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001566 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001567}
1568
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001569enum latency_range {
1570 lowest_latency = 0,
1571 low_latency = 1,
1572 bulk_latency = 2,
1573 latency_invalid = 255
1574};
1575
1576/**
1577 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001578 * @q_vector: structure containing interrupt and ring information
1579 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001580 *
1581 * Stores a new ITR value based on packets and byte
1582 * counts during the last interrupt. The advantage of per interrupt
1583 * computation is faster updates and more accurate ITR for the current
1584 * traffic pattern. Constants in this function were computed
1585 * based on theoretical maximum wire speed and thresholds were set based
1586 * on testing data as well as attempting to minimize response time
1587 * while increasing bulk throughput.
1588 * this functionality is controlled by the InterruptThrottleRate module
1589 * parameter (see ixgbe_param.c)
1590 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001591static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1592 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001593{
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001594 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001595 struct ixgbe_adapter *adapter = q_vector->adapter;
1596 int bytes = ring_container->total_bytes;
1597 int packets = ring_container->total_packets;
1598 u32 timepassed_us;
1599 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001600
1601 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00001602 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001603
1604 /* simple throttlerate management
1605 * 0-20MB/s lowest (100000 ints/s)
1606 * 20-100MB/s low (20000 ints/s)
1607 * 100-1249MB/s bulk (8000 ints/s)
1608 */
1609 /* what was last interrupt timeslice? */
Alexander Duyckbd198052011-06-11 01:45:08 +00001610 timepassed_us = 1000000/q_vector->eitr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001611 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1612
1613 switch (itr_setting) {
1614 case lowest_latency:
1615 if (bytes_perint > adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001616 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001617 break;
1618 case low_latency:
1619 if (bytes_perint > adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001620 itr_setting = bulk_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001621 else if (bytes_perint <= adapter->eitr_low)
Alexander Duyckbd198052011-06-11 01:45:08 +00001622 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001623 break;
1624 case bulk_latency:
1625 if (bytes_perint <= adapter->eitr_high)
Alexander Duyckbd198052011-06-11 01:45:08 +00001626 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001627 break;
1628 }
1629
Alexander Duyckbd198052011-06-11 01:45:08 +00001630 /* clear work counters since we have the values we need */
1631 ring_container->total_bytes = 0;
1632 ring_container->total_packets = 0;
1633
1634 /* write updated itr to ring container */
1635 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001636}
1637
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001638/**
1639 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001640 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001641 *
1642 * This function is made to be called by ethtool and by the driver
1643 * when it needs to update EITR registers at runtime. Hardware
1644 * specific quirks/differences are taken care of here.
1645 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001646void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001647{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001648 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001649 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001650 int v_idx = q_vector->v_idx;
1651 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1652
Alexander Duyckbd508172010-11-16 19:27:03 -08001653 switch (adapter->hw.mac.type) {
1654 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001655 /* must write high and low 16 bits to reset counter */
1656 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001657 break;
1658 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001659 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001660 /*
Don Skidmoreb93a2222010-11-16 19:27:17 -08001661 * 82599 and X540 can support a value of zero, so allow it for
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001662 * max interrupt rate, but there is an errata where it can
1663 * not be zero with RSC
1664 */
1665 if (itr_reg == 8 &&
1666 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1667 itr_reg = 0;
1668
1669 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001670 * set the WDIS bit to not clear the timer bits and cause an
1671 * immediate assertion of the interrupt
1672 */
1673 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001674 break;
1675 default:
1676 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001677 }
1678 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1679}
1680
Alexander Duyckbd198052011-06-11 01:45:08 +00001681static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001682{
Alexander Duyckbd198052011-06-11 01:45:08 +00001683 u32 new_itr = q_vector->eitr;
1684 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001685
Alexander Duyckbd198052011-06-11 01:45:08 +00001686 ixgbe_update_itr(q_vector, &q_vector->tx);
1687 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001688
Alexander Duyck08c88332011-06-11 01:45:03 +00001689 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001690
1691 switch (current_itr) {
1692 /* counts and packets in update_itr are dependent on these numbers */
1693 case lowest_latency:
1694 new_itr = 100000;
1695 break;
1696 case low_latency:
1697 new_itr = 20000; /* aka hwitr = ~200 */
1698 break;
1699 case bulk_latency:
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001700 new_itr = 8000;
1701 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00001702 default:
1703 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001704 }
1705
1706 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001707 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001708 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001709
Alexander Duyckbd198052011-06-11 01:45:08 +00001710 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001711 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001712
1713 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001714 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001715}
1716
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001717/**
Alexander Duyckf0f97782011-04-22 04:08:09 +00001718 * ixgbe_check_overtemp_subtask - check for over tempurature
1719 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001720 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00001721static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001722{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001723 struct ixgbe_hw *hw = &adapter->hw;
1724 u32 eicr = adapter->interrupt_event;
1725
Alexander Duyckf0f97782011-04-22 04:08:09 +00001726 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00001727 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001728
Alexander Duyckf0f97782011-04-22 04:08:09 +00001729 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1730 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
1731 return;
1732
1733 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1734
Joe Perches7ca647b2010-09-07 21:35:40 +00001735 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00001736 case IXGBE_DEV_ID_82599_T3_LOM:
1737 /*
1738 * Since the warning interrupt is for both ports
1739 * we don't have to check if:
1740 * - This interrupt wasn't for our port.
1741 * - We may have missed the interrupt so always have to
1742 * check if we got a LSC
1743 */
1744 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
1745 !(eicr & IXGBE_EICR_LSC))
1746 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001747
Alexander Duyckf0f97782011-04-22 04:08:09 +00001748 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
1749 u32 autoneg;
1750 bool link_up = false;
1751
Joe Perches7ca647b2010-09-07 21:35:40 +00001752 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1753
Alexander Duyckf0f97782011-04-22 04:08:09 +00001754 if (link_up)
1755 return;
1756 }
1757
1758 /* Check if this is not due to overtemp */
1759 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
1760 return;
1761
1762 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00001763 default:
1764 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1765 return;
1766 break;
1767 }
1768 e_crit(drv,
1769 "Network adapter has been stopped because it has over heated. "
1770 "Restart the computer. If the problem persists, "
1771 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00001772
1773 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001774}
1775
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001776static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1777{
1778 struct ixgbe_hw *hw = &adapter->hw;
1779
1780 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1781 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001782 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001783 /* write to clear the interrupt */
1784 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1785 }
1786}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001787
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001788static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1789{
1790 struct ixgbe_hw *hw = &adapter->hw;
1791
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001792 if (eicr & IXGBE_EICR_GPI_SDP2) {
1793 /* Clear the interrupt */
1794 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00001795 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1796 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
1797 ixgbe_service_event_schedule(adapter);
1798 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001799 }
1800
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001801 if (eicr & IXGBE_EICR_GPI_SDP1) {
1802 /* Clear the interrupt */
1803 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00001804 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1805 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
1806 ixgbe_service_event_schedule(adapter);
1807 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001808 }
1809}
1810
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001811static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1812{
1813 struct ixgbe_hw *hw = &adapter->hw;
1814
1815 adapter->lsc_int++;
1816 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1817 adapter->link_check_timeout = jiffies;
1818 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1819 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001820 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00001821 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001822 }
1823}
1824
Auke Kok9a799d72007-09-15 14:07:45 -07001825static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1826{
Alexander Duycka65151ba22011-05-27 05:31:32 +00001827 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07001828 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001829 u32 eicr;
1830
1831 /*
1832 * Workaround for Silicon errata. Use clear-by-write instead
1833 * of clear-by-read. Reading with EICS will return the
1834 * interrupt causes without clearing, which later be done
1835 * with the write to EICR.
1836 */
1837 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1838 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001839
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001840 if (eicr & IXGBE_EICR_LSC)
1841 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001842
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001843 if (eicr & IXGBE_EICR_MAILBOX)
1844 ixgbe_msg_task(adapter);
1845
Alexander Duyckbd508172010-11-16 19:27:03 -08001846 switch (hw->mac.type) {
1847 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001848 case ixgbe_mac_X540:
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001849 /* Handle Flow Director Full threshold interrupt */
1850 if (eicr & IXGBE_EICR_FLOW_DIR) {
Alexander Duyckd034acf2011-04-27 09:25:34 +00001851 int reinit_count = 0;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001852 int i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001853 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckd034acf2011-04-27 09:25:34 +00001854 struct ixgbe_ring *ring = adapter->tx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001855 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckd034acf2011-04-27 09:25:34 +00001856 &ring->state))
1857 reinit_count++;
1858 }
1859 if (reinit_count) {
1860 /* no more flow director interrupts until after init */
1861 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
1862 eicr &= ~IXGBE_EICR_FLOW_DIR;
1863 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
1864 ixgbe_service_event_schedule(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001865 }
1866 }
Alexander Duyckf0f97782011-04-22 04:08:09 +00001867 ixgbe_check_sfp_event(adapter, eicr);
1868 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1869 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1870 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1871 adapter->interrupt_event = eicr;
1872 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
1873 ixgbe_service_event_schedule(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001874 }
1875 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001876 break;
1877 default:
1878 break;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001879 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001880
1881 ixgbe_check_fan_failure(adapter, eicr);
1882
Alexander Duyck70864002011-04-27 09:13:56 +00001883 /* re-enable the original interrupt state, no lsc, no queues */
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001884 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck70864002011-04-27 09:13:56 +00001885 IXGBE_WRITE_REG(hw, IXGBE_EIMS, eicr &
1886 ~(IXGBE_EIMS_LSC | IXGBE_EIMS_RTX_QUEUE));
Auke Kok9a799d72007-09-15 14:07:45 -07001887
1888 return IRQ_HANDLED;
1889}
1890
Alexander Duyckfe49f042009-06-04 16:00:09 +00001891static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1892 u64 qmask)
1893{
1894 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001895 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001896
Alexander Duyckbd508172010-11-16 19:27:03 -08001897 switch (hw->mac.type) {
1898 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001899 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001900 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1901 break;
1902 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001903 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001904 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001905 if (mask)
1906 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001907 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001908 if (mask)
1909 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1910 break;
1911 default:
1912 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001913 }
1914 /* skip the flush */
1915}
1916
1917static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001918 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001919{
1920 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001921 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001922
Alexander Duyckbd508172010-11-16 19:27:03 -08001923 switch (hw->mac.type) {
1924 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001925 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001926 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1927 break;
1928 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001929 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001930 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001931 if (mask)
1932 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001933 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001934 if (mask)
1935 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1936 break;
1937 default:
1938 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001939 }
1940 /* skip the flush */
1941}
1942
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001943static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07001944{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001945 struct ixgbe_q_vector *q_vector = data;
Auke Kok9a799d72007-09-15 14:07:45 -07001946
Jesse Brandeburg9b471442009-12-03 11:33:54 +00001947 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001948
1949 if (q_vector->rx.ring || q_vector->tx.ring)
1950 napi_schedule(&q_vector->napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00001951
Auke Kok9a799d72007-09-15 14:07:45 -07001952 return IRQ_HANDLED;
1953}
1954
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001955static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001956 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07001957{
Alexander Duyck7a921c92009-05-06 10:43:28 +00001958 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08001959 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00001960
Alexander Duyck22745432010-11-16 19:27:10 -08001961 rx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001962 rx_ring->next = q_vector->rx.ring;
1963 q_vector->rx.ring = rx_ring;
1964 q_vector->rx.count++;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001965}
Auke Kok9a799d72007-09-15 14:07:45 -07001966
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001967static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001968 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001969{
Alexander Duyck7a921c92009-05-06 10:43:28 +00001970 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08001971 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00001972
Alexander Duyck22745432010-11-16 19:27:10 -08001973 tx_ring->q_vector = q_vector;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001974 tx_ring->next = q_vector->tx.ring;
1975 q_vector->tx.ring = tx_ring;
1976 q_vector->tx.count++;
Alexander Duyckbd198052011-06-11 01:45:08 +00001977 q_vector->tx.work_limit = a->tx_work_limit;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001978}
Auke Kok9a799d72007-09-15 14:07:45 -07001979
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001980/**
1981 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
1982 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001983 *
1984 * This function maps descriptor rings to the queue-specific vectors
1985 * we were allotted through the MSI-X enabling code. Ideally, we'd have
1986 * one vector per ring/queue, but on a constrained vector budget, we
1987 * group the rings as "efficiently" as possible. You would add new
1988 * mapping configurations in here.
1989 **/
Alexander Duyck4cc6df22011-07-15 03:05:51 +00001990static void ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001991{
Alexander Duyck4cc6df22011-07-15 03:05:51 +00001992 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1993 int rxr_remaining = adapter->num_rx_queues, rxr_idx = 0;
1994 int txr_remaining = adapter->num_tx_queues, txr_idx = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001995 int v_start = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001996
Alexander Duyck4cc6df22011-07-15 03:05:51 +00001997 /* only one q_vector if MSI-X is disabled. */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001998 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Alexander Duyck4cc6df22011-07-15 03:05:51 +00001999 q_vectors = 1;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002000
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002001 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002002 * If we don't have enough vectors for a 1-to-1 mapping, we'll have to
2003 * group them so there are multiple queues per vector.
2004 *
2005 * Re-adjusting *qpv takes care of the remainder.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002006 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002007 for (; v_start < q_vectors && rxr_remaining; v_start++) {
2008 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_start);
2009 for (; rqpv; rqpv--, rxr_idx++, rxr_remaining--)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002010 map_vector_to_rxq(adapter, v_start, rxr_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002011 }
2012
2013 /*
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002014 * If there are not enough q_vectors for each ring to have it's own
2015 * vector then we must pair up Rx/Tx on a each vector
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002016 */
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002017 if ((v_start + txr_remaining) > q_vectors)
2018 v_start = 0;
2019
2020 for (; v_start < q_vectors && txr_remaining; v_start++) {
2021 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_start);
2022 for (; tqpv; tqpv--, txr_idx++, txr_remaining--)
2023 map_vector_to_txq(adapter, v_start, txr_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07002024 }
Auke Kok9a799d72007-09-15 14:07:45 -07002025}
2026
2027/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002028 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2029 * @adapter: board private structure
2030 *
2031 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2032 * interrupts from the kernel.
2033 **/
2034static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2035{
2036 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002037 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2038 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002039 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002040
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002041 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002042 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002043 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002044
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002045 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002046 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002047 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002048 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002049 } else if (q_vector->rx.ring) {
2050 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2051 "%s-%s-%d", netdev->name, "rx", ri++);
2052 } else if (q_vector->tx.ring) {
2053 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2054 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002055 } else {
2056 /* skip this unused q_vector */
2057 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002058 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002059 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2060 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002061 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002062 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002063 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002064 goto free_queue_irqs;
2065 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002066 /* If Flow Director is enabled, set interrupt affinity */
2067 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2068 /* assign the mask for this irq */
2069 irq_set_affinity_hint(entry->vector,
2070 q_vector->affinity_mask);
2071 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002072 }
2073
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002074 sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002075 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002076 ixgbe_msix_lsc, 0, adapter->lsc_int_name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002077 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002078 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002079 goto free_queue_irqs;
2080 }
2081
2082 return 0;
2083
2084free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002085 while (vector) {
2086 vector--;
2087 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2088 NULL);
2089 free_irq(adapter->msix_entries[vector].vector,
2090 adapter->q_vector[vector]);
2091 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002092 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2093 pci_disable_msix(adapter->pdev);
2094 kfree(adapter->msix_entries);
2095 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002096 return err;
2097}
2098
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002099/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002100 * ixgbe_irq_enable - Enable default interrupt generation settings
2101 * @adapter: board private structure
2102 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002103static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2104 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002105{
2106 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002107
2108 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002109 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2110 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002111 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2112 mask |= IXGBE_EIMS_GPI_SDP1;
Alexander Duyckbd508172010-11-16 19:27:03 -08002113 switch (adapter->hw.mac.type) {
2114 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002115 case ixgbe_mac_X540:
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002116 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002117 mask |= IXGBE_EIMS_GPI_SDP1;
2118 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002119 if (adapter->num_vfs)
2120 mask |= IXGBE_EIMS_MAILBOX;
Alexander Duyckbd508172010-11-16 19:27:03 -08002121 break;
2122 default:
2123 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002124 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00002125 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002126 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002127
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002128 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002129 if (queues)
2130 ixgbe_irq_enable_queues(adapter, ~0);
2131 if (flush)
2132 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002133
2134 if (adapter->num_vfs > 32) {
2135 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2136 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2137 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002138}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002139
2140/**
2141 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002142 * @irq: interrupt number
2143 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002144 **/
2145static irqreturn_t ixgbe_intr(int irq, void *data)
2146{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002147 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002148 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002149 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002150 u32 eicr;
2151
Don Skidmore54037502009-02-21 15:42:56 -08002152 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002153 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002154 * before the read of EICR.
2155 */
2156 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2157
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002158 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2159 * therefore no explict interrupt disable is necessary */
2160 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002161 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002162 /*
2163 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002164 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002165 * have disabled interrupts due to EIAM
2166 * finish the workaround of silicon errata on 82598. Unmask
2167 * the interrupt that we masked before the EICR read.
2168 */
2169 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2170 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002171 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002172 }
Auke Kok9a799d72007-09-15 14:07:45 -07002173
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002174 if (eicr & IXGBE_EICR_LSC)
2175 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002176
Alexander Duyckbd508172010-11-16 19:27:03 -08002177 switch (hw->mac.type) {
2178 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002179 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002180 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2181 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002182 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2183 adapter->interrupt_event = eicr;
2184 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2185 ixgbe_service_event_schedule(adapter);
2186 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002187 }
2188 break;
2189 default:
2190 break;
2191 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002192
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002193 ixgbe_check_fan_failure(adapter, eicr);
2194
Alexander Duyck7a921c92009-05-06 10:43:28 +00002195 if (napi_schedule_prep(&(q_vector->napi))) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002196 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002197 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002198 }
2199
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002200 /*
2201 * re-enable link(maybe) and non-queue interrupts, no flush.
2202 * ixgbe_poll will re-enable the queue interrupts
2203 */
2204
2205 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2206 ixgbe_irq_enable(adapter, false, false);
2207
Auke Kok9a799d72007-09-15 14:07:45 -07002208 return IRQ_HANDLED;
2209}
2210
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002211static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2212{
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002213 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2214 int i;
2215
2216 /* legacy and MSI only use one vector */
2217 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
2218 q_vectors = 1;
2219
2220 for (i = 0; i < adapter->num_rx_queues; i++) {
2221 adapter->rx_ring[i]->q_vector = NULL;
2222 adapter->rx_ring[i]->next = NULL;
2223 }
2224 for (i = 0; i < adapter->num_tx_queues; i++) {
2225 adapter->tx_ring[i]->q_vector = NULL;
2226 adapter->tx_ring[i]->next = NULL;
2227 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002228
2229 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002230 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002231 memset(&q_vector->rx, 0, sizeof(struct ixgbe_ring_container));
2232 memset(&q_vector->tx, 0, sizeof(struct ixgbe_ring_container));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002233 }
2234}
2235
Auke Kok9a799d72007-09-15 14:07:45 -07002236/**
2237 * ixgbe_request_irq - initialize interrupts
2238 * @adapter: board private structure
2239 *
2240 * Attempts to configure interrupts using the best available
2241 * capabilities of the hardware and kernel.
2242 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002243static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002244{
2245 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002246 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002247
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002248 /* map all of the rings to the q_vectors */
2249 ixgbe_map_rings_to_vectors(adapter);
2250
2251 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002252 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002253 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002254 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002255 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002256 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002257 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002258 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002259
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002260 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002261 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002262
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002263 /* place q_vectors and rings back into a known good state */
2264 ixgbe_reset_q_vectors(adapter);
2265 }
2266
Auke Kok9a799d72007-09-15 14:07:45 -07002267 return err;
2268}
2269
2270static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2271{
Auke Kok9a799d72007-09-15 14:07:45 -07002272 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002273 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002274
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002275 q_vectors = adapter->num_msix_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002276 i = q_vectors - 1;
Alexander Duycka65151ba22011-05-27 05:31:32 +00002277 free_irq(adapter->msix_entries[i].vector, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002278 i--;
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002279
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002280 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002281 /* free only the irqs that were actually requested */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002282 if (!adapter->q_vector[i]->rx.ring &&
2283 !adapter->q_vector[i]->tx.ring)
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002284 continue;
2285
Alexander Duyck207867f2011-07-15 03:05:37 +00002286 /* clear the affinity_mask in the IRQ descriptor */
2287 irq_set_affinity_hint(adapter->msix_entries[i].vector,
2288 NULL);
2289
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002290 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002291 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002292 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002293 } else {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002294 free_irq(adapter->pdev->irq, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002295 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002296
2297 /* clear q_vector state information */
2298 ixgbe_reset_q_vectors(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002299}
2300
2301/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002302 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2303 * @adapter: board private structure
2304 **/
2305static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2306{
Alexander Duyckbd508172010-11-16 19:27:03 -08002307 switch (adapter->hw.mac.type) {
2308 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002309 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002310 break;
2311 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002312 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002313 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2314 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002315 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002316 if (adapter->num_vfs > 32)
2317 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002318 break;
2319 default:
2320 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002321 }
2322 IXGBE_WRITE_FLUSH(&adapter->hw);
2323 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2324 int i;
2325 for (i = 0; i < adapter->num_msix_vectors; i++)
2326 synchronize_irq(adapter->msix_entries[i].vector);
2327 } else {
2328 synchronize_irq(adapter->pdev->irq);
2329 }
2330}
2331
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002332/**
Auke Kok9a799d72007-09-15 14:07:45 -07002333 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2334 *
2335 **/
2336static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2337{
Auke Kok9a799d72007-09-15 14:07:45 -07002338 struct ixgbe_hw *hw = &adapter->hw;
2339
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002340 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002341 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002342
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002343 ixgbe_set_ivar(adapter, 0, 0, 0);
2344 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002345
Emil Tantilov396e7992010-07-01 20:05:12 +00002346 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002347}
2348
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002349/**
2350 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2351 * @adapter: board private structure
2352 * @ring: structure containing ring specific data
2353 *
2354 * Configure the Tx descriptor ring after a reset.
2355 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002356void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2357 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002358{
2359 struct ixgbe_hw *hw = &adapter->hw;
2360 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002361 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002362 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002363 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002364
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002365 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002366 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002367 IXGBE_WRITE_FLUSH(hw);
2368
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002369 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002370 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002371 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2372 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2373 ring->count * sizeof(union ixgbe_adv_tx_desc));
2374 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2375 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002376 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002377
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002378 /*
2379 * set WTHRESH to encourage burst writeback, it should not be set
2380 * higher than 1 when ITR is 0 as it could cause false TX hangs
2381 *
2382 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2383 * to or less than the number of on chip descriptors, which is
2384 * currently 40.
2385 */
2386 if (!adapter->tx_itr_setting || !adapter->rx_itr_setting)
2387 txdctl |= (1 << 16); /* WTHRESH = 1 */
2388 else
2389 txdctl |= (8 << 16); /* WTHRESH = 8 */
2390
2391 /* PTHRESH=32 is needed to avoid a Tx hang with DFP enabled. */
2392 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2393 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002394
2395 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002396 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2397 adapter->atr_sample_rate) {
2398 ring->atr_sample_rate = adapter->atr_sample_rate;
2399 ring->atr_count = 0;
2400 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2401 } else {
2402 ring->atr_sample_rate = 0;
2403 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002404
John Fastabendc84d3242010-11-16 19:27:12 -08002405 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2406
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002407 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002408 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2409
2410 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2411 if (hw->mac.type == ixgbe_mac_82598EB &&
2412 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2413 return;
2414
2415 /* poll to verify queue is enabled */
2416 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002417 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002418 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2419 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2420 if (!wait_loop)
2421 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002422}
2423
Alexander Duyck120ff942010-08-19 13:34:50 +00002424static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2425{
2426 struct ixgbe_hw *hw = &adapter->hw;
2427 u32 rttdcs;
John Fastabend72a32f12011-04-26 07:25:58 +00002428 u32 reg;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002429 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002430
2431 if (hw->mac.type == ixgbe_mac_82598EB)
2432 return;
2433
2434 /* disable the arbiter while setting MTQC */
2435 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2436 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2437 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2438
2439 /* set transmit pool layout */
John Fastabend8b1c0b22011-05-03 02:26:48 +00002440 switch (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Alexander Duyck120ff942010-08-19 13:34:50 +00002441 case (IXGBE_FLAG_SRIOV_ENABLED):
2442 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2443 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2444 break;
Alexander Duyck120ff942010-08-19 13:34:50 +00002445 default:
John Fastabend8b1c0b22011-05-03 02:26:48 +00002446 if (!tcs)
2447 reg = IXGBE_MTQC_64Q_1PB;
2448 else if (tcs <= 4)
2449 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2450 else
2451 reg = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2452
2453 IXGBE_WRITE_REG(hw, IXGBE_MTQC, reg);
2454
2455 /* Enable Security TX Buffer IFG for multiple pb */
2456 if (tcs) {
2457 reg = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2458 reg |= IXGBE_SECTX_DCB;
2459 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, reg);
2460 }
Alexander Duyck120ff942010-08-19 13:34:50 +00002461 break;
2462 }
2463
2464 /* re-enable the arbiter */
2465 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2466 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2467}
2468
Auke Kok9a799d72007-09-15 14:07:45 -07002469/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002470 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002471 * @adapter: board private structure
2472 *
2473 * Configure the Tx unit of the MAC after a reset.
2474 **/
2475static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2476{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002477 struct ixgbe_hw *hw = &adapter->hw;
2478 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002479 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002480
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002481 ixgbe_setup_mtqc(adapter);
2482
2483 if (hw->mac.type != ixgbe_mac_82598EB) {
2484 /* DMATXCTL.EN must be before Tx queues are enabled */
2485 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2486 dmatxctl |= IXGBE_DMATXCTL_TE;
2487 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2488 }
2489
Auke Kok9a799d72007-09-15 14:07:45 -07002490 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002491 for (i = 0; i < adapter->num_tx_queues; i++)
2492 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002493}
2494
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002495#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002496
Yi Zoua6616b42009-08-06 13:05:23 +00002497static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002498 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002499{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002500 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002501 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002502
Alexander Duyckbd508172010-11-16 19:27:03 -08002503 switch (adapter->hw.mac.type) {
2504 case ixgbe_mac_82598EB: {
2505 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2506 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002507 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002508 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002509 break;
2510 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002511 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002512 default:
2513 break;
2514 }
2515
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002516 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002517
2518 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2519 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002520 if (adapter->num_vfs)
2521 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002522
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002523 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2524 IXGBE_SRRCTL_BSIZEHDR_MASK;
2525
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002526 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002527#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2528 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2529#else
2530 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2531#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002532 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002533 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002534 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2535 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002536 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002537 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002538
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002539 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002540}
2541
Alexander Duyck05abb122010-08-19 13:35:41 +00002542static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002543{
Alexander Duyck05abb122010-08-19 13:35:41 +00002544 struct ixgbe_hw *hw = &adapter->hw;
2545 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002546 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2547 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002548 u32 mrqc = 0, reta = 0;
2549 u32 rxcsum;
2550 int i, j;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002551 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend86b4db32011-04-26 07:26:19 +00002552 int maxq = adapter->ring_feature[RING_F_RSS].indices;
2553
2554 if (tcs)
2555 maxq = min(maxq, adapter->num_tx_queues / tcs);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002556
Alexander Duyck05abb122010-08-19 13:35:41 +00002557 /* Fill out hash function seeds */
2558 for (i = 0; i < 10; i++)
2559 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002560
Alexander Duyck05abb122010-08-19 13:35:41 +00002561 /* Fill out redirection table */
2562 for (i = 0, j = 0; i < 128; i++, j++) {
John Fastabend86b4db32011-04-26 07:26:19 +00002563 if (j == maxq)
Alexander Duyck05abb122010-08-19 13:35:41 +00002564 j = 0;
2565 /* reta = 4-byte sliding window of
2566 * 0x00..(indices-1)(indices-1)00..etc. */
2567 reta = (reta << 8) | (j * 0x11);
2568 if ((i & 3) == 3)
2569 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2570 }
2571
2572 /* Disable indicating checksum in descriptor, enables RSS hash */
2573 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2574 rxcsum |= IXGBE_RXCSUM_PCSD;
2575 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2576
John Fastabend8b1c0b22011-05-03 02:26:48 +00002577 if (adapter->hw.mac.type == ixgbe_mac_82598EB &&
2578 (adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002579 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002580 } else {
2581 int mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
2582 | IXGBE_FLAG_SRIOV_ENABLED);
2583
2584 switch (mask) {
2585 case (IXGBE_FLAG_RSS_ENABLED):
2586 if (!tcs)
2587 mrqc = IXGBE_MRQC_RSSEN;
2588 else if (tcs <= 4)
2589 mrqc = IXGBE_MRQC_RTRSS4TCEN;
2590 else
2591 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2592 break;
2593 case (IXGBE_FLAG_SRIOV_ENABLED):
2594 mrqc = IXGBE_MRQC_VMDQEN;
2595 break;
2596 default:
2597 break;
2598 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002599 }
2600
Alexander Duyck05abb122010-08-19 13:35:41 +00002601 /* Perform hash on these packet types */
2602 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2603 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2604 | IXGBE_MRQC_RSS_FIELD_IPV6
2605 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2606
2607 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002608}
2609
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002610/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002611 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2612 * @adapter: address of board private structure
2613 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002614 **/
Don Skidmore082757a2011-07-21 05:55:00 +00002615static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002616 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002617{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002618 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002619 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea52009-11-23 10:45:11 -08002620 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002621 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002622
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002623 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002624 return;
2625
2626 rx_buf_len = ring->rx_buf_len;
2627 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002628 rscctrl |= IXGBE_RSCCTL_RSCEN;
2629 /*
2630 * we must limit the number of descriptors so that the
2631 * total size of max desc * buf_len is not greater
2632 * than 65535
2633 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002634 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002635#if (MAX_SKB_FRAGS > 16)
2636 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2637#elif (MAX_SKB_FRAGS > 8)
2638 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2639#elif (MAX_SKB_FRAGS > 4)
2640 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2641#else
2642 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2643#endif
2644 } else {
2645 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2646 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2647 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2648 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2649 else
2650 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2651 }
Alexander Duyck73670962010-08-19 13:38:34 +00002652 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002653}
2654
Alexander Duyck9e10e042010-08-19 13:40:06 +00002655/**
2656 * ixgbe_set_uta - Set unicast filter table address
2657 * @adapter: board private structure
2658 *
2659 * The unicast table address is a register array of 32-bit registers.
2660 * The table is meant to be used in a way similar to how the MTA is used
2661 * however due to certain limitations in the hardware it is necessary to
2662 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2663 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2664 **/
2665static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2666{
2667 struct ixgbe_hw *hw = &adapter->hw;
2668 int i;
2669
2670 /* The UTA table only exists on 82599 hardware and newer */
2671 if (hw->mac.type < ixgbe_mac_82599EB)
2672 return;
2673
2674 /* we only need to do this if VMDq is enabled */
2675 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2676 return;
2677
2678 for (i = 0; i < 128; i++)
2679 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
2680}
2681
2682#define IXGBE_MAX_RX_DESC_POLL 10
2683static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
2684 struct ixgbe_ring *ring)
2685{
2686 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002687 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2688 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002689 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002690
2691 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2692 if (hw->mac.type == ixgbe_mac_82598EB &&
2693 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2694 return;
2695
2696 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002697 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002698 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2699 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
2700
2701 if (!wait_loop) {
2702 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
2703 "the polling period\n", reg_idx);
2704 }
2705}
2706
Yi Zou2d39d572011-01-06 14:29:56 +00002707void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
2708 struct ixgbe_ring *ring)
2709{
2710 struct ixgbe_hw *hw = &adapter->hw;
2711 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
2712 u32 rxdctl;
2713 u8 reg_idx = ring->reg_idx;
2714
2715 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2716 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
2717
2718 /* write value back with RXDCTL.ENABLE bit cleared */
2719 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2720
2721 if (hw->mac.type == ixgbe_mac_82598EB &&
2722 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2723 return;
2724
2725 /* the hardware may take up to 100us to really disable the rx queue */
2726 do {
2727 udelay(10);
2728 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
2729 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
2730
2731 if (!wait_loop) {
2732 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
2733 "the polling period\n", reg_idx);
2734 }
2735}
2736
Alexander Duyck84418e32010-08-19 13:40:54 +00002737void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
2738 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00002739{
2740 struct ixgbe_hw *hw = &adapter->hw;
2741 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002742 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002743 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00002744
Alexander Duyck9e10e042010-08-19 13:40:06 +00002745 /* disable queue to avoid issues while updating state */
2746 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00002747 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002748
Alexander Duyckacd37172010-08-19 13:36:05 +00002749 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
2750 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
2751 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
2752 ring->count * sizeof(union ixgbe_adv_rx_desc));
2753 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
2754 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002755 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00002756
2757 ixgbe_configure_srrctl(adapter, ring);
2758 ixgbe_configure_rscctl(adapter, ring);
2759
Greg Rosee9f98072011-01-26 01:06:07 +00002760 /* If operating in IOV mode set RLPML for X540 */
2761 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
2762 hw->mac.type == ixgbe_mac_X540) {
2763 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
2764 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
2765 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
2766 }
2767
Alexander Duyck9e10e042010-08-19 13:40:06 +00002768 if (hw->mac.type == ixgbe_mac_82598EB) {
2769 /*
2770 * enable cache line friendly hardware writes:
2771 * PTHRESH=32 descriptors (half the internal cache),
2772 * this also removes ugly rx_no_buffer_count increment
2773 * HTHRESH=4 descriptors (to minimize latency on fetch)
2774 * WTHRESH=8 burst writeback up to two cache lines
2775 */
2776 rxdctl &= ~0x3FFFFF;
2777 rxdctl |= 0x080420;
2778 }
2779
2780 /* enable receive descriptor ring */
2781 rxdctl |= IXGBE_RXDCTL_ENABLE;
2782 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
2783
2784 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00002785 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00002786}
2787
Alexander Duyck48654522010-08-19 13:36:27 +00002788static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
2789{
2790 struct ixgbe_hw *hw = &adapter->hw;
2791 int p;
2792
2793 /* PSRTYPE must be initialized in non 82598 adapters */
2794 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002795 IXGBE_PSRTYPE_UDPHDR |
2796 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00002797 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00002798 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00002799
2800 if (hw->mac.type == ixgbe_mac_82598EB)
2801 return;
2802
2803 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
2804 psrtype |= (adapter->num_rx_queues_per_pool << 29);
2805
2806 for (p = 0; p < adapter->num_rx_pools; p++)
2807 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
2808 psrtype);
2809}
2810
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002811static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
2812{
2813 struct ixgbe_hw *hw = &adapter->hw;
2814 u32 gcr_ext;
2815 u32 vt_reg_bits;
2816 u32 reg_offset, vf_shift;
2817 u32 vmdctl;
2818
2819 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
2820 return;
2821
2822 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
2823 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
2824 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
2825 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
2826
2827 vf_shift = adapter->num_vfs % 32;
2828 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
2829
2830 /* Enable only the PF's pool for Tx/Rx */
2831 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
2832 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
2833 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
2834 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
2835 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
2836
2837 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
2838 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
2839
2840 /*
2841 * Set up VF register offsets for selected VT Mode,
2842 * i.e. 32 or 64 VFs for SR-IOV
2843 */
2844 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
2845 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
2846 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
2847 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
2848
2849 /* enable Tx loopback for VF/PF communication */
2850 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00002851 /* Enable MAC Anti-Spoofing */
Greg Rosea1cbb152011-05-13 01:33:48 +00002852 hw->mac.ops.set_mac_anti_spoofing(hw,
2853 (adapter->antispoofing_enabled =
2854 (adapter->num_vfs != 0)),
Greg Rosea985b6c32010-11-18 03:02:52 +00002855 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00002856}
2857
Alexander Duyck477de6e2010-08-19 13:38:11 +00002858static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002859{
Auke Kok9a799d72007-09-15 14:07:45 -07002860 struct ixgbe_hw *hw = &adapter->hw;
2861 struct net_device *netdev = adapter->netdev;
2862 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002863 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002864 struct ixgbe_ring *rx_ring;
2865 int i;
2866 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00002867
Auke Kok9a799d72007-09-15 14:07:45 -07002868 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00002869 /* On by default */
2870 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
2871
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002872 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00002873 if (adapter->num_vfs)
2874 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
2875
2876 /* Disable packet split due to 82599 erratum #45 */
2877 if (hw->mac.type == ixgbe_mac_82599EB)
2878 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07002879
2880 /* Set the RX buffer length according to the mode */
2881 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002882 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002883 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00002884 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00002885 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07002886 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07002887 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00002888 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
2889 }
2890
2891#ifdef IXGBE_FCOE
2892 /* adjust max frame to be able to do baby jumbo for FCoE */
2893 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
2894 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
2895 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
2896
2897#endif /* IXGBE_FCOE */
2898 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
2899 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
2900 mhadd &= ~IXGBE_MHADD_MFS_MASK;
2901 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
2902
2903 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07002904 }
2905
Auke Kok9a799d72007-09-15 14:07:45 -07002906 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00002907 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
2908 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07002909 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
2910
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002911 /*
2912 * Setup the HW Rx Head and Tail Descriptor Pointers and
2913 * the Base and Length of the Rx Descriptor Ring
2914 */
Auke Kok9a799d72007-09-15 14:07:45 -07002915 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002916 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00002917 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002918
Yi Zou6e455b892009-08-06 13:05:44 +00002919 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002920 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00002921 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002922 clear_ring_ps_enabled(rx_ring);
2923
2924 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
2925 set_ring_rsc_enabled(rx_ring);
2926 else
2927 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002928
Yi Zou63f39bd2009-05-17 12:34:35 +00002929#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00002930 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00002931 struct ixgbe_ring_feature *f;
2932 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00002933 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002934 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00002935 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
2936 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00002937 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002938 } else if (!ring_is_rsc_enabled(rx_ring) &&
2939 !ring_is_ps_enabled(rx_ring)) {
2940 rx_ring->rx_buf_len =
2941 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00002942 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002943 }
Yi Zou63f39bd2009-05-17 12:34:35 +00002944#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00002945 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00002946}
2947
Alexander Duyck73670962010-08-19 13:38:34 +00002948static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
2949{
2950 struct ixgbe_hw *hw = &adapter->hw;
2951 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
2952
2953 switch (hw->mac.type) {
2954 case ixgbe_mac_82598EB:
2955 /*
2956 * For VMDq support of different descriptor types or
2957 * buffer sizes through the use of multiple SRRCTL
2958 * registers, RDRXCTL.MVMEN must be set to 1
2959 *
2960 * also, the manual doesn't mention it clearly but DCA hints
2961 * will only use queue 0's tags unless this bit is set. Side
2962 * effects of setting this bit are only that SRRCTL must be
2963 * fully programmed [0..15]
2964 */
2965 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
2966 break;
2967 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002968 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00002969 /* Disable RSC for ACK packets */
2970 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
2971 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
2972 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
2973 /* hardware requires some bits to be set by default */
2974 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
2975 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
2976 break;
2977 default:
2978 /* We should do nothing since we don't know this hardware */
2979 return;
2980 }
2981
2982 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
2983}
2984
Alexander Duyck477de6e2010-08-19 13:38:11 +00002985/**
2986 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
2987 * @adapter: board private structure
2988 *
2989 * Configure the Rx unit of the MAC after a reset.
2990 **/
2991static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
2992{
2993 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002994 int i;
2995 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00002996
2997 /* disable receives while setting up the descriptors */
2998 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
2999 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3000
3001 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003002 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003003
Alexander Duyck9e10e042010-08-19 13:40:06 +00003004 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003005 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003006
Alexander Duyck9e10e042010-08-19 13:40:06 +00003007 ixgbe_set_uta(adapter);
3008
Alexander Duyck477de6e2010-08-19 13:38:11 +00003009 /* set_rx_buffer_len must be called before ring initialization */
3010 ixgbe_set_rx_buffer_len(adapter);
3011
3012 /*
3013 * Setup the HW Rx Head and Tail Descriptor Pointers and
3014 * the Base and Length of the Rx Descriptor Ring
3015 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003016 for (i = 0; i < adapter->num_rx_queues; i++)
3017 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003018
Alexander Duyck9e10e042010-08-19 13:40:06 +00003019 /* disable drop enable for 82598 parts */
3020 if (hw->mac.type == ixgbe_mac_82598EB)
3021 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3022
3023 /* enable all receives */
3024 rxctrl |= IXGBE_RXCTRL_RXEN;
3025 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003026}
3027
Auke Kok9a799d72007-09-15 14:07:45 -07003028static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3029{
3030 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003031 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003032 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003033
3034 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003035 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003036 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003037}
3038
3039static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3040{
3041 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003042 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003043 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003044
Auke Kok9a799d72007-09-15 14:07:45 -07003045 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003046 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003047 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003048}
3049
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003050/**
3051 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3052 * @adapter: driver data
3053 */
3054static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3055{
3056 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003057 u32 vlnctrl;
3058
3059 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3060 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3061 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3062}
3063
3064/**
3065 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3066 * @adapter: driver data
3067 */
3068static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3069{
3070 struct ixgbe_hw *hw = &adapter->hw;
3071 u32 vlnctrl;
3072
3073 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3074 vlnctrl |= IXGBE_VLNCTRL_VFE;
3075 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3076 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3077}
3078
3079/**
3080 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3081 * @adapter: driver data
3082 */
3083static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3084{
3085 struct ixgbe_hw *hw = &adapter->hw;
3086 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003087 int i, j;
3088
3089 switch (hw->mac.type) {
3090 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003091 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3092 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003093 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3094 break;
3095 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003096 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003097 for (i = 0; i < adapter->num_rx_queues; i++) {
3098 j = adapter->rx_ring[i]->reg_idx;
3099 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3100 vlnctrl &= ~IXGBE_RXDCTL_VME;
3101 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3102 }
3103 break;
3104 default:
3105 break;
3106 }
3107}
3108
3109/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003110 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003111 * @adapter: driver data
3112 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003113static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003114{
3115 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003116 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003117 int i, j;
3118
3119 switch (hw->mac.type) {
3120 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003121 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3122 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003123 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3124 break;
3125 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003126 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003127 for (i = 0; i < adapter->num_rx_queues; i++) {
3128 j = adapter->rx_ring[i]->reg_idx;
3129 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3130 vlnctrl |= IXGBE_RXDCTL_VME;
3131 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3132 }
3133 break;
3134 default:
3135 break;
3136 }
3137}
3138
Auke Kok9a799d72007-09-15 14:07:45 -07003139static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3140{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003141 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003142
Jesse Grossf62bbb52010-10-20 13:56:10 +00003143 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3144
3145 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3146 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003147}
3148
3149/**
Alexander Duyck28500622010-06-15 09:25:48 +00003150 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3151 * @netdev: network interface device structure
3152 *
3153 * Writes unicast address list to the RAR table.
3154 * Returns: -ENOMEM on failure/insufficient address space
3155 * 0 on no addresses written
3156 * X on writing X addresses to the RAR table
3157 **/
3158static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3159{
3160 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3161 struct ixgbe_hw *hw = &adapter->hw;
3162 unsigned int vfn = adapter->num_vfs;
Greg Rosea1cbb152011-05-13 01:33:48 +00003163 unsigned int rar_entries = IXGBE_MAX_PF_MACVLANS;
Alexander Duyck28500622010-06-15 09:25:48 +00003164 int count = 0;
3165
3166 /* return ENOMEM indicating insufficient memory for addresses */
3167 if (netdev_uc_count(netdev) > rar_entries)
3168 return -ENOMEM;
3169
3170 if (!netdev_uc_empty(netdev) && rar_entries) {
3171 struct netdev_hw_addr *ha;
3172 /* return error if we do not support writing to RAR table */
3173 if (!hw->mac.ops.set_rar)
3174 return -ENOMEM;
3175
3176 netdev_for_each_uc_addr(ha, netdev) {
3177 if (!rar_entries)
3178 break;
3179 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3180 vfn, IXGBE_RAH_AV);
3181 count++;
3182 }
3183 }
3184 /* write the addresses in reverse order to avoid write combining */
3185 for (; rar_entries > 0 ; rar_entries--)
3186 hw->mac.ops.clear_rar(hw, rar_entries);
3187
3188 return count;
3189}
3190
3191/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003192 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003193 * @netdev: network interface device structure
3194 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003195 * The set_rx_method entry point is called whenever the unicast/multicast
3196 * address list or the network interface flags are updated. This routine is
3197 * responsible for configuring the hardware for proper unicast, multicast and
3198 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003199 **/
Greg Rose7f870472010-01-09 02:25:29 +00003200void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003201{
3202 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3203 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003204 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3205 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003206
3207 /* Check for Promiscuous and All Multicast modes */
3208
3209 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3210
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003211 /* set all bits that we expect to always be set */
3212 fctrl |= IXGBE_FCTRL_BAM;
3213 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3214 fctrl |= IXGBE_FCTRL_PMCF;
3215
Alexander Duyck28500622010-06-15 09:25:48 +00003216 /* clear the bits we are changing the status of */
3217 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3218
Auke Kok9a799d72007-09-15 14:07:45 -07003219 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003220 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003221 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003222 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003223 /* don't hardware filter vlans in promisc mode */
3224 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003225 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003226 if (netdev->flags & IFF_ALLMULTI) {
3227 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003228 vmolr |= IXGBE_VMOLR_MPE;
3229 } else {
3230 /*
3231 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003232 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003233 * that we can at least receive multicast traffic
3234 */
3235 hw->mac.ops.update_mc_addr_list(hw, netdev);
3236 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003237 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003238 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003239 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003240 /*
3241 * Write addresses to available RAR registers, if there is not
3242 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003243 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003244 */
3245 count = ixgbe_write_uc_addr_list(netdev);
3246 if (count < 0) {
3247 fctrl |= IXGBE_FCTRL_UPE;
3248 vmolr |= IXGBE_VMOLR_ROPE;
3249 }
3250 }
3251
3252 if (adapter->num_vfs) {
3253 ixgbe_restore_vf_multicasts(adapter);
3254 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3255 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3256 IXGBE_VMOLR_ROPE);
3257 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003258 }
3259
3260 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003261
3262 if (netdev->features & NETIF_F_HW_VLAN_RX)
3263 ixgbe_vlan_strip_enable(adapter);
3264 else
3265 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003266}
3267
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003268static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3269{
3270 int q_idx;
3271 struct ixgbe_q_vector *q_vector;
3272 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3273
3274 /* legacy and MSI only use one vector */
3275 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3276 q_vectors = 1;
3277
3278 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003279 q_vector = adapter->q_vector[q_idx];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003280 napi_enable(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003281 }
3282}
3283
3284static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3285{
3286 int q_idx;
3287 struct ixgbe_q_vector *q_vector;
3288 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3289
3290 /* legacy and MSI only use one vector */
3291 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3292 q_vectors = 1;
3293
3294 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003295 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003296 napi_disable(&q_vector->napi);
3297 }
3298}
3299
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003300#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003301/*
3302 * ixgbe_configure_dcb - Configure DCB hardware
3303 * @adapter: ixgbe adapter struct
3304 *
3305 * This is called by the driver on open to configure the DCB hardware.
3306 * This is also called by the gennetlink interface when reconfiguring
3307 * the DCB state.
3308 */
3309static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3310{
3311 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003312 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003313
Alexander Duyck67ebd792010-08-19 13:34:04 +00003314 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3315 if (hw->mac.type == ixgbe_mac_82598EB)
3316 netif_set_gso_max_size(adapter->netdev, 65536);
3317 return;
3318 }
3319
3320 if (hw->mac.type == ixgbe_mac_82598EB)
3321 netif_set_gso_max_size(adapter->netdev, 32768);
3322
Alexander Duyck2f90b862008-11-20 20:52:10 -08003323
Alexander Duyck2f90b862008-11-20 20:52:10 -08003324 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003325 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003326
Alexander Duyck2f90b862008-11-20 20:52:10 -08003327 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003328
3329 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003330 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
Alexander Duyck971060b2011-07-15 02:31:30 +00003331#ifdef IXGBE_FCOE
John Fastabendc27931d2011-02-23 05:58:25 +00003332 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3333 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3334#endif
3335 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3336 DCB_TX_CONFIG);
3337 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3338 DCB_RX_CONFIG);
3339 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3340 } else {
3341 struct net_device *dev = adapter->netdev;
3342
3343 if (adapter->ixgbe_ieee_ets)
3344 dev->dcbnl_ops->ieee_setets(dev,
3345 adapter->ixgbe_ieee_ets);
3346 if (adapter->ixgbe_ieee_pfc)
3347 dev->dcbnl_ops->ieee_setpfc(dev,
3348 adapter->ixgbe_ieee_pfc);
3349 }
John Fastabend8187cd42011-02-23 05:58:08 +00003350
3351 /* Enable RSS Hash per TC */
3352 if (hw->mac.type != ixgbe_mac_82598EB) {
3353 int i;
3354 u32 reg = 0;
3355
3356 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3357 u8 msb = 0;
3358 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3359
3360 while (cnt >>= 1)
3361 msb++;
3362
3363 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3364 }
3365 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3366 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003367}
3368
3369#endif
John Fastabend80605c652011-05-02 12:34:10 +00003370
3371static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3372{
3373 int hdrm = 0;
3374 int num_tc = netdev_get_num_tc(adapter->netdev);
3375 struct ixgbe_hw *hw = &adapter->hw;
3376
3377 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3378 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
3379 hdrm = 64 << adapter->fdir_pballoc;
3380
3381 hw->mac.ops.set_rxpba(&adapter->hw, num_tc, hdrm, PBA_STRATEGY_EQUAL);
3382}
3383
Alexander Duycke4911d52011-05-11 07:18:52 +00003384static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3385{
3386 struct ixgbe_hw *hw = &adapter->hw;
3387 struct hlist_node *node, *node2;
3388 struct ixgbe_fdir_filter *filter;
3389
3390 spin_lock(&adapter->fdir_perfect_lock);
3391
3392 if (!hlist_empty(&adapter->fdir_filter_list))
3393 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3394
3395 hlist_for_each_entry_safe(filter, node, node2,
3396 &adapter->fdir_filter_list, fdir_node) {
3397 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003398 &filter->filter,
3399 filter->sw_idx,
3400 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3401 IXGBE_FDIR_DROP_QUEUE :
3402 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003403 }
3404
3405 spin_unlock(&adapter->fdir_perfect_lock);
3406}
3407
Auke Kok9a799d72007-09-15 14:07:45 -07003408static void ixgbe_configure(struct ixgbe_adapter *adapter)
3409{
3410 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003411 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003412 int i;
3413
John Fastabend80605c652011-05-02 12:34:10 +00003414 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003415#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003416 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003417#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003418
Jesse Grossf62bbb52010-10-20 13:56:10 +00003419 ixgbe_set_rx_mode(netdev);
3420 ixgbe_restore_vlan(adapter);
3421
Yi Zoueacd73f2009-05-13 13:11:06 +00003422#ifdef IXGBE_FCOE
3423 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3424 ixgbe_configure_fcoe(adapter);
3425
3426#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003427 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3428 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003429 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003430 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003431 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003432 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3433 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3434 adapter->fdir_pballoc);
3435 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003436 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003437 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003438
Auke Kok9a799d72007-09-15 14:07:45 -07003439 ixgbe_configure_tx(adapter);
3440 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003441}
3442
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003443static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3444{
3445 switch (hw->phy.type) {
3446 case ixgbe_phy_sfp_avago:
3447 case ixgbe_phy_sfp_ftl:
3448 case ixgbe_phy_sfp_intel:
3449 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003450 case ixgbe_phy_sfp_passive_tyco:
3451 case ixgbe_phy_sfp_passive_unknown:
3452 case ixgbe_phy_sfp_active_unknown:
3453 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003454 return true;
3455 default:
3456 return false;
3457 }
3458}
3459
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003460/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003461 * ixgbe_sfp_link_config - set up SFP+ link
3462 * @adapter: pointer to private adapter struct
3463 **/
3464static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3465{
Alexander Duyck70864002011-04-27 09:13:56 +00003466 /*
3467 * We are assuming the worst case scenerio here, and that
3468 * is that an SFP was inserted/removed after the reset
3469 * but before SFP detection was enabled. As such the best
3470 * solution is to just start searching as soon as we start
3471 */
3472 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3473 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003474
Alexander Duyck70864002011-04-27 09:13:56 +00003475 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003476}
3477
3478/**
3479 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003480 * @hw: pointer to private hardware struct
3481 *
3482 * Returns 0 on success, negative on failure
3483 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003484static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003485{
3486 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003487 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003488 u32 ret = IXGBE_ERR_LINK_SETUP;
3489
3490 if (hw->mac.ops.check_link)
3491 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3492
3493 if (ret)
3494 goto link_cfg_out;
3495
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003496 autoneg = hw->phy.autoneg_advertised;
3497 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003498 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3499 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003500 if (ret)
3501 goto link_cfg_out;
3502
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003503 if (hw->mac.ops.setup_link)
3504 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003505link_cfg_out:
3506 return ret;
3507}
3508
Alexander Duycka34bcff2010-08-19 13:39:20 +00003509static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003510{
Auke Kok9a799d72007-09-15 14:07:45 -07003511 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003512 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003513
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003514 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003515 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3516 IXGBE_GPIE_OCD;
3517 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003518 /*
3519 * use EIAM to auto-mask when MSI-X interrupt is asserted
3520 * this saves a register write for every interrupt
3521 */
3522 switch (hw->mac.type) {
3523 case ixgbe_mac_82598EB:
3524 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3525 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003526 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003527 case ixgbe_mac_X540:
3528 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003529 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3530 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3531 break;
3532 }
3533 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003534 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3535 * specifically only auto mask tx and rx interrupts */
3536 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003537 }
3538
Alexander Duycka34bcff2010-08-19 13:39:20 +00003539 /* XXX: to interrupt immediately for EICS writes, enable this */
3540 /* gpie |= IXGBE_GPIE_EIMEN; */
3541
3542 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3543 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3544 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003545 }
3546
Alexander Duycka34bcff2010-08-19 13:39:20 +00003547 /* Enable fan failure interrupt */
3548 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003549 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003550
Don Skidmore2698b202011-04-13 07:01:52 +00003551 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003552 gpie |= IXGBE_SDP1_GPIEN;
3553 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00003554 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00003555
3556 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3557}
3558
3559static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3560{
3561 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003562 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003563 u32 ctrl_ext;
3564
3565 ixgbe_get_hw_control(adapter);
3566 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003567
Auke Kok9a799d72007-09-15 14:07:45 -07003568 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3569 ixgbe_configure_msix(adapter);
3570 else
3571 ixgbe_configure_msi_and_legacy(adapter);
3572
Don Skidmorec6ecf392010-12-03 03:31:51 +00003573 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3574 if (hw->mac.ops.enable_tx_laser &&
3575 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003576 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003577 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003578 hw->mac.ops.enable_tx_laser(hw);
3579
Auke Kok9a799d72007-09-15 14:07:45 -07003580 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003581 ixgbe_napi_enable_all(adapter);
3582
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003583 if (ixgbe_is_sfp(hw)) {
3584 ixgbe_sfp_link_config(adapter);
3585 } else {
3586 err = ixgbe_non_sfp_link_config(hw);
3587 if (err)
3588 e_err(probe, "link_config FAILED %d\n", err);
3589 }
3590
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003591 /* clear any pending interrupts, may auto mask */
3592 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003593 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003594
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003595 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003596 * If this adapter has a fan, check to see if we had a failure
3597 * before we enabled the interrupt.
3598 */
3599 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3600 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3601 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003602 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003603 }
3604
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003605 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003606 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003607
Auke Kok9a799d72007-09-15 14:07:45 -07003608 /* bring the link up in the watchdog, this could race with our first
3609 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003610 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3611 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00003612 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003613
3614 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3615 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3616 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3617 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3618
Auke Kok9a799d72007-09-15 14:07:45 -07003619 return 0;
3620}
3621
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003622void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3623{
3624 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00003625 /* put off any impending NetWatchDogTimeout */
3626 adapter->netdev->trans_start = jiffies;
3627
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003628 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003629 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003630 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003631 /*
3632 * If SR-IOV enabled then wait a bit before bringing the adapter
3633 * back up to give the VFs time to respond to the reset. The
3634 * two second wait is based upon the watchdog timer cycle in
3635 * the VF driver.
3636 */
3637 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3638 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003639 ixgbe_up(adapter);
3640 clear_bit(__IXGBE_RESETTING, &adapter->state);
3641}
3642
Auke Kok9a799d72007-09-15 14:07:45 -07003643int ixgbe_up(struct ixgbe_adapter *adapter)
3644{
3645 /* hardware has been reset, we need to reload some things */
3646 ixgbe_configure(adapter);
3647
3648 return ixgbe_up_complete(adapter);
3649}
3650
3651void ixgbe_reset(struct ixgbe_adapter *adapter)
3652{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003653 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003654 int err;
3655
Alexander Duyck70864002011-04-27 09:13:56 +00003656 /* lock SFP init bit to prevent race conditions with the watchdog */
3657 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
3658 usleep_range(1000, 2000);
3659
3660 /* clear all SFP and link config related flags while holding SFP_INIT */
3661 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
3662 IXGBE_FLAG2_SFP_NEEDS_RESET);
3663 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
3664
Don Skidmore8ca783a2009-05-26 20:40:47 -07003665 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003666 switch (err) {
3667 case 0:
3668 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00003669 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003670 break;
3671 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003672 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003673 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003674 case IXGBE_ERR_EEPROM_VERSION:
3675 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003676 e_dev_warn("This device is a pre-production adapter/LOM. "
3677 "Please be aware there may be issuesassociated with "
3678 "your hardware. If you are experiencing problems "
3679 "please contact your Intel or hardware "
3680 "representative who provided you with this "
3681 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003682 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003683 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003684 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003685 }
Auke Kok9a799d72007-09-15 14:07:45 -07003686
Alexander Duyck70864002011-04-27 09:13:56 +00003687 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
3688
Auke Kok9a799d72007-09-15 14:07:45 -07003689 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003690 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3691 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003692}
3693
Auke Kok9a799d72007-09-15 14:07:45 -07003694/**
3695 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07003696 * @rx_ring: ring to free buffers from
3697 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003698static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003699{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003700 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07003701 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003702 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003703
Alexander Duyck84418e32010-08-19 13:40:54 +00003704 /* ring already cleared, nothing to do */
3705 if (!rx_ring->rx_buffer_info)
3706 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003707
Alexander Duyck84418e32010-08-19 13:40:54 +00003708 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003709 for (i = 0; i < rx_ring->count; i++) {
3710 struct ixgbe_rx_buffer *rx_buffer_info;
3711
3712 rx_buffer_info = &rx_ring->rx_buffer_info[i];
3713 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003714 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003715 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003716 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07003717 rx_buffer_info->dma = 0;
3718 }
3719 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00003720 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07003721 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00003722 do {
3723 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003724 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003725 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00003726 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00003727 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00003728 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003729 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00003730 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00003731 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00003732 skb = skb->prev;
3733 dev_kfree_skb(this);
3734 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07003735 }
3736 if (!rx_buffer_info->page)
3737 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003738 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003739 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00003740 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00003741 rx_buffer_info->page_dma = 0;
3742 }
Auke Kok9a799d72007-09-15 14:07:45 -07003743 put_page(rx_buffer_info->page);
3744 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07003745 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003746 }
3747
3748 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
3749 memset(rx_ring->rx_buffer_info, 0, size);
3750
3751 /* Zero out the descriptor ring */
3752 memset(rx_ring->desc, 0, rx_ring->size);
3753
3754 rx_ring->next_to_clean = 0;
3755 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003756}
3757
3758/**
3759 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07003760 * @tx_ring: ring to be cleaned
3761 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003762static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07003763{
3764 struct ixgbe_tx_buffer *tx_buffer_info;
3765 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003766 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07003767
Alexander Duyck84418e32010-08-19 13:40:54 +00003768 /* ring already cleared, nothing to do */
3769 if (!tx_ring->tx_buffer_info)
3770 return;
Auke Kok9a799d72007-09-15 14:07:45 -07003771
Alexander Duyck84418e32010-08-19 13:40:54 +00003772 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07003773 for (i = 0; i < tx_ring->count; i++) {
3774 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003775 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07003776 }
3777
3778 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
3779 memset(tx_ring->tx_buffer_info, 0, size);
3780
3781 /* Zero out the descriptor ring */
3782 memset(tx_ring->desc, 0, tx_ring->size);
3783
3784 tx_ring->next_to_use = 0;
3785 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003786}
3787
3788/**
Auke Kok9a799d72007-09-15 14:07:45 -07003789 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
3790 * @adapter: board private structure
3791 **/
3792static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
3793{
3794 int i;
3795
3796 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003797 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07003798}
3799
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003800/**
3801 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
3802 * @adapter: board private structure
3803 **/
3804static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
3805{
3806 int i;
3807
3808 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08003809 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003810}
3811
Alexander Duycke4911d52011-05-11 07:18:52 +00003812static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
3813{
3814 struct hlist_node *node, *node2;
3815 struct ixgbe_fdir_filter *filter;
3816
3817 spin_lock(&adapter->fdir_perfect_lock);
3818
3819 hlist_for_each_entry_safe(filter, node, node2,
3820 &adapter->fdir_filter_list, fdir_node) {
3821 hlist_del(&filter->fdir_node);
3822 kfree(filter);
3823 }
3824 adapter->fdir_filter_count = 0;
3825
3826 spin_unlock(&adapter->fdir_perfect_lock);
3827}
3828
Auke Kok9a799d72007-09-15 14:07:45 -07003829void ixgbe_down(struct ixgbe_adapter *adapter)
3830{
3831 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003832 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003833 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003834 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07003835
3836 /* signal that we are down to the interrupt handler */
3837 set_bit(__IXGBE_DOWN, &adapter->state);
3838
3839 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003840 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3841 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07003842
Yi Zou2d39d572011-01-06 14:29:56 +00003843 /* disable all enabled rx queues */
3844 for (i = 0; i < adapter->num_rx_queues; i++)
3845 /* this call also flushes the previous write */
3846 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
3847
Don Skidmore032b4322011-03-18 09:32:53 +00003848 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07003849
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003850 netif_tx_stop_all_queues(netdev);
3851
Alexander Duyck70864002011-04-27 09:13:56 +00003852 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00003853 netif_carrier_off(netdev);
3854 netif_tx_disable(netdev);
3855
3856 ixgbe_irq_disable(adapter);
3857
3858 ixgbe_napi_disable_all(adapter);
3859
Alexander Duyckd034acf2011-04-27 09:25:34 +00003860 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
3861 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00003862 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
3863
3864 del_timer_sync(&adapter->service_timer);
3865
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003866 /* disable receive for all VFs and wait one second */
Don Skidmore0a1f87c2009-09-18 09:45:43 +00003867 if (adapter->num_vfs) {
3868 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07003869 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003870
Auke Kok9a799d72007-09-15 14:07:45 -07003871 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00003872 ixgbe_disable_tx_rx(adapter);
3873
3874 /* Mark all the VFs as inactive */
3875 for (i = 0 ; i < adapter->num_vfs; i++)
3876 adapter->vfinfo[i].clear_to_send = 0;
3877 }
3878
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003879 /* disable transmits in the hardware now that interrupts are off */
3880 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003881 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00003882 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003883 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00003884
3885 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08003886 switch (hw->mac.type) {
3887 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003888 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00003889 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00003890 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
3891 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08003892 break;
3893 default:
3894 break;
3895 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07003896
Paul Larson6f4a0e42008-06-24 17:00:56 -07003897 if (!pci_channel_offline(adapter->pdev))
3898 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00003899
3900 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
3901 if (hw->mac.ops.disable_tx_laser &&
3902 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003903 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003904 (hw->mac.type == ixgbe_mac_82599EB))))
3905 hw->mac.ops.disable_tx_laser(hw);
3906
Auke Kok9a799d72007-09-15 14:07:45 -07003907 ixgbe_clean_all_tx_rings(adapter);
3908 ixgbe_clean_all_rx_rings(adapter);
3909
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003910#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003911 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00003912 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07003913#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003914}
3915
Auke Kok9a799d72007-09-15 14:07:45 -07003916/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003917 * ixgbe_poll - NAPI Rx polling callback
3918 * @napi: structure for representing this polling device
3919 * @budget: how many packets driver is allowed to clean
3920 *
3921 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07003922 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003923static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07003924{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00003925 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00003926 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003927 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003928 struct ixgbe_ring *ring;
3929 int per_ring_budget;
3930 bool clean_complete = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003931
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003932#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08003933 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
3934 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08003935#endif
3936
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003937 for (ring = q_vector->tx.ring; ring != NULL; ring = ring->next)
3938 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
Auke Kok9a799d72007-09-15 14:07:45 -07003939
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003940 /* attempt to distribute budget to each queue fairly, but don't allow
3941 * the budget to go below 1 because we'll exit polling */
3942 if (q_vector->rx.count > 1)
3943 per_ring_budget = max(budget/q_vector->rx.count, 1);
3944 else
3945 per_ring_budget = budget;
David S. Millerd2c7ddd2008-01-15 22:43:24 -08003946
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00003947 for (ring = q_vector->rx.ring; ring != NULL; ring = ring->next)
3948 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
3949 per_ring_budget);
3950
3951 /* If all work not completed, return budget and keep polling */
3952 if (!clean_complete)
3953 return budget;
3954
3955 /* all work done, exit the polling mode */
3956 napi_complete(napi);
3957 if (adapter->rx_itr_setting & 1)
3958 ixgbe_set_itr(q_vector);
3959 if (!test_bit(__IXGBE_DOWN, &adapter->state))
3960 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
3961
3962 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003963}
3964
3965/**
3966 * ixgbe_tx_timeout - Respond to a Tx Hang
3967 * @netdev: network interface device structure
3968 **/
3969static void ixgbe_tx_timeout(struct net_device *netdev)
3970{
3971 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3972
3973 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00003974 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003975}
3976
Jesse Brandeburg4df10462009-03-13 22:15:31 +00003977/**
3978 * ixgbe_set_rss_queues: Allocate queues for RSS
3979 * @adapter: board private structure to initialize
3980 *
3981 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
3982 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
3983 *
3984 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003985static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
3986{
3987 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003988 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003989
3990 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003991 f->mask = 0xF;
3992 adapter->num_rx_queues = f->indices;
3993 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003994 ret = true;
3995 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08003996 ret = false;
3997 }
3998
3999 return ret;
4000}
4001
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004002/**
4003 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4004 * @adapter: board private structure to initialize
4005 *
4006 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4007 * to the original CPU that initiated the Tx session. This runs in addition
4008 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4009 * Rx load across CPUs using RSS.
4010 *
4011 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004012static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004013{
4014 bool ret = false;
4015 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4016
4017 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4018 f_fdir->mask = 0;
4019
4020 /* Flow Director must have RSS enabled */
Alexander Duyck03ecf912011-05-20 07:36:17 +00004021 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4022 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004023 adapter->num_tx_queues = f_fdir->indices;
4024 adapter->num_rx_queues = f_fdir->indices;
4025 ret = true;
4026 } else {
4027 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004028 }
4029 return ret;
4030}
4031
Yi Zou0331a832009-05-17 12:33:52 +00004032#ifdef IXGBE_FCOE
4033/**
4034 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4035 * @adapter: board private structure to initialize
4036 *
4037 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4038 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4039 * rx queues out of the max number of rx queues, instead, it is used as the
4040 * index of the first rx queue used by FCoE.
4041 *
4042 **/
4043static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4044{
Yi Zou0331a832009-05-17 12:33:52 +00004045 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4046
John Fastabende5b64632011-03-08 03:44:52 +00004047 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4048 return false;
4049
John Fastabende901acd2011-04-26 07:26:08 +00004050 f->indices = min((int)num_online_cpus(), f->indices);
John Fastabende5b64632011-03-08 03:44:52 +00004051
John Fastabende901acd2011-04-26 07:26:08 +00004052 adapter->num_rx_queues = 1;
4053 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004054
John Fastabende901acd2011-04-26 07:26:08 +00004055 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4056 e_info(probe, "FCoE enabled with RSS\n");
Alexander Duyck03ecf912011-05-20 07:36:17 +00004057 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
John Fastabende901acd2011-04-26 07:26:08 +00004058 ixgbe_set_fdir_queues(adapter);
4059 else
4060 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004061 }
Alexander Duyck03ecf912011-05-20 07:36:17 +00004062
John Fastabende901acd2011-04-26 07:26:08 +00004063 /* adding FCoE rx rings to the end */
4064 f->mask = adapter->num_rx_queues;
4065 adapter->num_rx_queues += f->indices;
4066 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004067
John Fastabende5b64632011-03-08 03:44:52 +00004068 return true;
4069}
4070#endif /* IXGBE_FCOE */
4071
John Fastabende901acd2011-04-26 07:26:08 +00004072/* Artificial max queue cap per traffic class in DCB mode */
4073#define DCB_QUEUE_CAP 8
4074
John Fastabende5b64632011-03-08 03:44:52 +00004075#ifdef CONFIG_IXGBE_DCB
4076static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4077{
John Fastabende901acd2011-04-26 07:26:08 +00004078 int per_tc_q, q, i, offset = 0;
4079 struct net_device *dev = adapter->netdev;
4080 int tcs = netdev_get_num_tc(dev);
John Fastabende5b64632011-03-08 03:44:52 +00004081
John Fastabende901acd2011-04-26 07:26:08 +00004082 if (!tcs)
4083 return false;
John Fastabende5b64632011-03-08 03:44:52 +00004084
John Fastabende901acd2011-04-26 07:26:08 +00004085 /* Map queue offset and counts onto allocated tx queues */
4086 per_tc_q = min(dev->num_tx_queues / tcs, (unsigned int)DCB_QUEUE_CAP);
4087 q = min((int)num_online_cpus(), per_tc_q);
John Fastabend8b1c0b22011-05-03 02:26:48 +00004088
John Fastabend8b1c0b22011-05-03 02:26:48 +00004089 for (i = 0; i < tcs; i++) {
John Fastabende901acd2011-04-26 07:26:08 +00004090 netdev_set_prio_tc_map(dev, i, i);
4091 netdev_set_tc_queue(dev, i, q, offset);
4092 offset += q;
John Fastabende5b64632011-03-08 03:44:52 +00004093 }
4094
John Fastabende901acd2011-04-26 07:26:08 +00004095 adapter->num_tx_queues = q * tcs;
4096 adapter->num_rx_queues = q * tcs;
John Fastabende5b64632011-03-08 03:44:52 +00004097
4098#ifdef IXGBE_FCOE
John Fastabende901acd2011-04-26 07:26:08 +00004099 /* FCoE enabled queues require special configuration indexed
4100 * by feature specific indices and mask. Here we map FCoE
4101 * indices onto the DCB queue pairs allowing FCoE to own
4102 * configuration later.
John Fastabende5b64632011-03-08 03:44:52 +00004103 */
John Fastabende901acd2011-04-26 07:26:08 +00004104 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
4105 int tc;
4106 struct ixgbe_ring_feature *f =
4107 &adapter->ring_feature[RING_F_FCOE];
4108
4109 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4110 f->indices = dev->tc_to_txq[tc].count;
4111 f->mask = dev->tc_to_txq[tc].offset;
4112 }
John Fastabende5b64632011-03-08 03:44:52 +00004113#endif
4114
John Fastabende901acd2011-04-26 07:26:08 +00004115 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004116}
John Fastabende5b64632011-03-08 03:44:52 +00004117#endif
Yi Zou0331a832009-05-17 12:33:52 +00004118
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004119/**
4120 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4121 * @adapter: board private structure to initialize
4122 *
4123 * IOV doesn't actually use anything, so just NAK the
4124 * request for now and let the other queue routines
4125 * figure out what to do.
4126 */
4127static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4128{
4129 return false;
4130}
4131
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004132/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004133 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004134 * @adapter: board private structure to initialize
4135 *
4136 * This is the top level queue allocation routine. The order here is very
4137 * important, starting with the "most" number of features turned on at once,
4138 * and ending with the smallest set of features. This way large combinations
4139 * can be allocated if they're turned on, and smaller combinations are the
4140 * fallthrough conditions.
4141 *
4142 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004143static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004144{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004145 /* Start with base case */
4146 adapter->num_rx_queues = 1;
4147 adapter->num_tx_queues = 1;
4148 adapter->num_rx_pools = adapter->num_rx_queues;
4149 adapter->num_rx_queues_per_pool = 1;
4150
4151 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004152 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004153
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004154#ifdef CONFIG_IXGBE_DCB
4155 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004156 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004157
4158#endif
John Fastabende5b64632011-03-08 03:44:52 +00004159#ifdef IXGBE_FCOE
4160 if (ixgbe_set_fcoe_queues(adapter))
4161 goto done;
4162
4163#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004164 if (ixgbe_set_fdir_queues(adapter))
4165 goto done;
4166
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004167 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004168 goto done;
4169
4170 /* fallback to base case */
4171 adapter->num_rx_queues = 1;
4172 adapter->num_tx_queues = 1;
4173
4174done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004175 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004176 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004177 return netif_set_real_num_rx_queues(adapter->netdev,
4178 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004179}
4180
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004181static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004182 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004183{
4184 int err, vector_threshold;
4185
4186 /* We'll want at least 3 (vector_threshold):
4187 * 1) TxQ[0] Cleanup
4188 * 2) RxQ[0] Cleanup
4189 * 3) Other (Link Status Change, etc.)
4190 * 4) TCP Timer (optional)
4191 */
4192 vector_threshold = MIN_MSIX_COUNT;
4193
4194 /* The more we get, the more we will assign to Tx/Rx Cleanup
4195 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4196 * Right now, we simply care about how many we'll get; we'll
4197 * set them up later while requesting irq's.
4198 */
4199 while (vectors >= vector_threshold) {
4200 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004201 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004202 if (!err) /* Success in acquiring all requested vectors. */
4203 break;
4204 else if (err < 0)
4205 vectors = 0; /* Nasty failure, quit now */
4206 else /* err == number of vectors we should try again with */
4207 vectors = err;
4208 }
4209
4210 if (vectors < vector_threshold) {
4211 /* Can't allocate enough MSI-X interrupts? Oh well.
4212 * This just means we'll go with either a single MSI
4213 * vector or fall back to legacy interrupts.
4214 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004215 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4216 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004217 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4218 kfree(adapter->msix_entries);
4219 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004220 } else {
4221 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004222 /*
4223 * Adjust for only the vectors we'll use, which is minimum
4224 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4225 * vectors we were allocated.
4226 */
4227 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004228 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004229 }
4230}
4231
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004232/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004233 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004234 * @adapter: board private structure to initialize
4235 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004236 * Cache the descriptor ring offsets for RSS to the assigned rings.
4237 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004238 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004239static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004240{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004241 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004242
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004243 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4244 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004245
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004246 for (i = 0; i < adapter->num_rx_queues; i++)
4247 adapter->rx_ring[i]->reg_idx = i;
4248 for (i = 0; i < adapter->num_tx_queues; i++)
4249 adapter->tx_ring[i]->reg_idx = i;
4250
4251 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004252}
4253
4254#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004255
4256/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
John Fastabendb32c8dc2011-04-12 02:44:55 +00004257static void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4258 unsigned int *tx, unsigned int *rx)
John Fastabende5b64632011-03-08 03:44:52 +00004259{
4260 struct net_device *dev = adapter->netdev;
4261 struct ixgbe_hw *hw = &adapter->hw;
4262 u8 num_tcs = netdev_get_num_tc(dev);
4263
4264 *tx = 0;
4265 *rx = 0;
4266
4267 switch (hw->mac.type) {
4268 case ixgbe_mac_82598EB:
John Fastabendaba70d52011-04-26 07:26:14 +00004269 *tx = tc << 2;
4270 *rx = tc << 3;
John Fastabende5b64632011-03-08 03:44:52 +00004271 break;
4272 case ixgbe_mac_82599EB:
4273 case ixgbe_mac_X540:
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004274 if (num_tcs > 4) {
John Fastabende5b64632011-03-08 03:44:52 +00004275 if (tc < 3) {
4276 *tx = tc << 5;
4277 *rx = tc << 4;
4278 } else if (tc < 5) {
4279 *tx = ((tc + 2) << 4);
4280 *rx = tc << 4;
4281 } else if (tc < num_tcs) {
4282 *tx = ((tc + 8) << 3);
4283 *rx = tc << 4;
4284 }
John Fastabend4fa2e0e2011-07-18 22:38:25 +00004285 } else {
John Fastabende5b64632011-03-08 03:44:52 +00004286 *rx = tc << 5;
4287 switch (tc) {
4288 case 0:
4289 *tx = 0;
4290 break;
4291 case 1:
4292 *tx = 64;
4293 break;
4294 case 2:
4295 *tx = 96;
4296 break;
4297 case 3:
4298 *tx = 112;
4299 break;
4300 default:
4301 break;
4302 }
4303 }
4304 break;
4305 default:
4306 break;
4307 }
4308}
4309
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004310/**
4311 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4312 * @adapter: board private structure to initialize
4313 *
4314 * Cache the descriptor ring offsets for DCB to the assigned rings.
4315 *
4316 **/
4317static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4318{
John Fastabende5b64632011-03-08 03:44:52 +00004319 struct net_device *dev = adapter->netdev;
4320 int i, j, k;
4321 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004322
John Fastabend8b1c0b22011-05-03 02:26:48 +00004323 if (!num_tcs)
Alexander Duyckbd508172010-11-16 19:27:03 -08004324 return false;
4325
John Fastabende5b64632011-03-08 03:44:52 +00004326 for (i = 0, k = 0; i < num_tcs; i++) {
4327 unsigned int tx_s, rx_s;
4328 u16 count = dev->tc_to_txq[i].count;
4329
4330 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4331 for (j = 0; j < count; j++, k++) {
4332 adapter->tx_ring[k]->reg_idx = tx_s + j;
4333 adapter->rx_ring[k]->reg_idx = rx_s + j;
4334 adapter->tx_ring[k]->dcb_tc = i;
4335 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004336 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004337 }
John Fastabende5b64632011-03-08 03:44:52 +00004338
4339 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004340}
4341#endif
4342
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004343/**
4344 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4345 * @adapter: board private structure to initialize
4346 *
4347 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4348 *
4349 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004350static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004351{
4352 int i;
4353 bool ret = false;
4354
Alexander Duyck03ecf912011-05-20 07:36:17 +00004355 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
4356 (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004357 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004358 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004359 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004360 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004361 ret = true;
4362 }
4363
4364 return ret;
4365}
4366
Yi Zou0331a832009-05-17 12:33:52 +00004367#ifdef IXGBE_FCOE
4368/**
4369 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4370 * @adapter: board private structure to initialize
4371 *
4372 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4373 *
4374 */
4375static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4376{
Yi Zou0331a832009-05-17 12:33:52 +00004377 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004378 int i;
4379 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004380
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004381 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4382 return false;
4383
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004384 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Alexander Duyck03ecf912011-05-20 07:36:17 +00004385 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE)
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004386 ixgbe_cache_ring_fdir(adapter);
4387 else
4388 ixgbe_cache_ring_rss(adapter);
4389
4390 fcoe_rx_i = f->mask;
4391 fcoe_tx_i = f->mask;
4392 }
4393 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4394 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4395 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4396 }
4397 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004398}
4399
4400#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004401/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004402 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4403 * @adapter: board private structure to initialize
4404 *
4405 * SR-IOV doesn't use any descriptor rings but changes the default if
4406 * no other mapping is used.
4407 *
4408 */
4409static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4410{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004411 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4412 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004413 if (adapter->num_vfs)
4414 return true;
4415 else
4416 return false;
4417}
4418
4419/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004420 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4421 * @adapter: board private structure to initialize
4422 *
4423 * Once we know the feature-set enabled for the device, we'll cache
4424 * the register offset the descriptor ring is assigned to.
4425 *
4426 * Note, the order the various feature calls is important. It must start with
4427 * the "most" features enabled at the same time, then trickle down to the
4428 * least amount of features turned on at once.
4429 **/
4430static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4431{
4432 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004433 adapter->rx_ring[0]->reg_idx = 0;
4434 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004435
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004436 if (ixgbe_cache_ring_sriov(adapter))
4437 return;
4438
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004439#ifdef CONFIG_IXGBE_DCB
4440 if (ixgbe_cache_ring_dcb(adapter))
4441 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004442#endif
John Fastabende5b64632011-03-08 03:44:52 +00004443
4444#ifdef IXGBE_FCOE
4445 if (ixgbe_cache_ring_fcoe(adapter))
4446 return;
4447#endif /* IXGBE_FCOE */
4448
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004449 if (ixgbe_cache_ring_fdir(adapter))
4450 return;
4451
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004452 if (ixgbe_cache_ring_rss(adapter))
4453 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004454}
4455
Auke Kok9a799d72007-09-15 14:07:45 -07004456/**
4457 * ixgbe_alloc_queues - Allocate memory for all rings
4458 * @adapter: board private structure to initialize
4459 *
4460 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004461 * number of queues at compile-time. The polling_netdev array is
4462 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004463 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004464static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004465{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004466 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004467
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004468 if (nid < 0 || !node_online(nid))
4469 nid = first_online_node;
4470
4471 for (; tx < adapter->num_tx_queues; tx++) {
4472 struct ixgbe_ring *ring;
4473
4474 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004475 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004476 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004477 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004478 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004479 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004480 ring->queue_index = tx;
4481 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004482 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004483 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004484
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004485 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004486 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004487
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004488 for (; rx < adapter->num_rx_queues; rx++) {
4489 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004490
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004491 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004492 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004493 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004494 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004495 goto err_allocation;
4496 ring->count = adapter->rx_ring_count;
4497 ring->queue_index = rx;
4498 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004499 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004500 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004501
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004502 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004503 }
4504
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004505 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004506
4507 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004508
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004509err_allocation:
4510 while (tx)
4511 kfree(adapter->tx_ring[--tx]);
4512
4513 while (rx)
4514 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004515 return -ENOMEM;
4516}
4517
4518/**
4519 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4520 * @adapter: board private structure to initialize
4521 *
4522 * Attempt to configure the interrupts using the best available
4523 * capabilities of the hardware and the kernel.
4524 **/
Al Virofeea6a52008-11-27 15:34:07 -08004525static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004526{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004527 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004528 int err = 0;
4529 int vector, v_budget;
4530
4531 /*
4532 * It's easy to be greedy for MSI-X vectors, but it really
4533 * doesn't do us much good if we have a lot more vectors
4534 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004535 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004536 */
4537 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004538 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004539
4540 /*
4541 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004542 * hw.mac->max_msix_vectors vectors. With features
4543 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4544 * descriptor queues supported by our device. Thus, we cap it off in
4545 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004546 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004547 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004548
4549 /* A failure in MSI-X entry allocation isn't fatal, but it does
4550 * mean we disable MSI-X capabilities of the adapter. */
4551 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004552 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004553 if (adapter->msix_entries) {
4554 for (vector = 0; vector < v_budget; vector++)
4555 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004556
Alexander Duyck7a921c92009-05-06 10:43:28 +00004557 ixgbe_acquire_msix_vectors(adapter, v_budget);
4558
4559 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4560 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004561 }
David S. Miller26d27842010-05-03 15:18:22 -07004562
Alexander Duyck7a921c92009-05-06 10:43:28 +00004563 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4564 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck03ecf912011-05-20 07:36:17 +00004565 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck45b9f502011-01-06 14:29:59 +00004566 e_err(probe,
Alexander Duyck03ecf912011-05-20 07:36:17 +00004567 "ATR is not supported while multiple "
Alexander Duyck45b9f502011-01-06 14:29:59 +00004568 "queues are disabled. Disabling Flow Director\n");
4569 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004570 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004571 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004572 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4573 ixgbe_disable_sriov(adapter);
4574
Ben Hutchings847f53f2010-09-27 08:28:56 +00004575 err = ixgbe_set_num_queues(adapter);
4576 if (err)
4577 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004578
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004579 err = pci_enable_msi(adapter->pdev);
4580 if (!err) {
4581 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4582 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004583 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4584 "Unable to allocate MSI interrupt, "
4585 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004586 /* reset err */
4587 err = 0;
4588 }
4589
4590out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004591 return err;
4592}
4593
Alexander Duyck7a921c92009-05-06 10:43:28 +00004594/**
4595 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4596 * @adapter: board private structure to initialize
4597 *
4598 * We allocate one q_vector per queue interrupt. If allocation fails we
4599 * return -ENOMEM.
4600 **/
4601static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4602{
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004603 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004604 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004605
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004606 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004607 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004608 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004609 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004610
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004611 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004612 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004613 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004614 if (!q_vector)
4615 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004616 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004617 if (!q_vector)
4618 goto err_out;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004619
Alexander Duyck7a921c92009-05-06 10:43:28 +00004620 q_vector->adapter = adapter;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004621 q_vector->v_idx = v_idx;
4622
Alexander Duyck207867f2011-07-15 03:05:37 +00004623 /* Allocate the affinity_hint cpumask, configure the mask */
4624 if (!alloc_cpumask_var(&q_vector->affinity_mask, GFP_KERNEL))
4625 goto err_out;
4626 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
4627
Alexander Duyck08c88332011-06-11 01:45:03 +00004628 if (q_vector->tx.count && !q_vector->rx.count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004629 q_vector->eitr = adapter->tx_eitr_param;
4630 else
4631 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004632
4633 netif_napi_add(adapter->netdev, &q_vector->napi,
4634 ixgbe_poll, 64);
4635 adapter->q_vector[v_idx] = q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004636 }
4637
4638 return 0;
4639
4640err_out:
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004641 while (v_idx) {
4642 v_idx--;
4643 q_vector = adapter->q_vector[v_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00004644 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004645 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004646 kfree(q_vector);
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00004647 adapter->q_vector[v_idx] = NULL;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004648 }
4649 return -ENOMEM;
4650}
4651
4652/**
4653 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
4654 * @adapter: board private structure to initialize
4655 *
4656 * This function frees the memory allocated to the q_vectors. In addition if
4657 * NAPI is enabled it will delete any references to the NAPI struct prior
4658 * to freeing the q_vector.
4659 **/
4660static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
4661{
Alexander Duyck207867f2011-07-15 03:05:37 +00004662 int v_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004663
Alexander Duyck91281fd2009-06-04 16:00:27 +00004664 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00004665 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004666 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00004667 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004668
Alexander Duyck207867f2011-07-15 03:05:37 +00004669 for (v_idx = 0; v_idx < num_q_vectors; v_idx++) {
4670 struct ixgbe_q_vector *q_vector = adapter->q_vector[v_idx];
4671 adapter->q_vector[v_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004672 netif_napi_del(&q_vector->napi);
Alexander Duyck207867f2011-07-15 03:05:37 +00004673 free_cpumask_var(q_vector->affinity_mask);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004674 kfree(q_vector);
4675 }
4676}
4677
Don Skidmore7b25cdb2009-08-25 04:47:32 +00004678static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004679{
4680 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4681 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4682 pci_disable_msix(adapter->pdev);
4683 kfree(adapter->msix_entries);
4684 adapter->msix_entries = NULL;
4685 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
4686 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
4687 pci_disable_msi(adapter->pdev);
4688 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004689}
4690
4691/**
4692 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
4693 * @adapter: board private structure to initialize
4694 *
4695 * We determine which interrupt scheme to use based on...
4696 * - Kernel support (MSI, MSI-X)
4697 * - which can be user-defined (via MODULE_PARAM)
4698 * - Hardware queue count (num_*_queues)
4699 * - defined by miscellaneous hardware support/features (RSS, etc.)
4700 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004701int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004702{
4703 int err;
4704
4705 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00004706 err = ixgbe_set_num_queues(adapter);
4707 if (err)
4708 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004709
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004710 err = ixgbe_set_interrupt_capability(adapter);
4711 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004712 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004713 goto err_set_interrupt;
4714 }
4715
Alexander Duyck7a921c92009-05-06 10:43:28 +00004716 err = ixgbe_alloc_q_vectors(adapter);
4717 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004718 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004719 goto err_alloc_q_vectors;
4720 }
4721
4722 err = ixgbe_alloc_queues(adapter);
4723 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004724 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00004725 goto err_alloc_queues;
4726 }
4727
Emil Tantilov849c4542010-06-03 16:53:41 +00004728 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00004729 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
4730 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004731
4732 set_bit(__IXGBE_DOWN, &adapter->state);
4733
4734 return 0;
4735
Alexander Duyck7a921c92009-05-06 10:43:28 +00004736err_alloc_queues:
4737 ixgbe_free_q_vectors(adapter);
4738err_alloc_q_vectors:
4739 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004740err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00004741 return err;
4742}
4743
4744/**
4745 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
4746 * @adapter: board private structure to clear interrupt scheme on
4747 *
4748 * We go through and clear interrupt specific resources and reset the structure
4749 * to pre-load conditions
4750 **/
4751void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
4752{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004753 int i;
4754
4755 for (i = 0; i < adapter->num_tx_queues; i++) {
4756 kfree(adapter->tx_ring[i]);
4757 adapter->tx_ring[i] = NULL;
4758 }
4759 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08004760 struct ixgbe_ring *ring = adapter->rx_ring[i];
4761
4762 /* ixgbe_get_stats64() might access this ring, we must wait
4763 * a grace period before freeing it.
4764 */
Lai Jiangshanbcec8b62011-03-18 11:57:21 +08004765 kfree_rcu(ring, rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004766 adapter->rx_ring[i] = NULL;
4767 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00004768
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00004769 adapter->num_tx_queues = 0;
4770 adapter->num_rx_queues = 0;
4771
Alexander Duyck7a921c92009-05-06 10:43:28 +00004772 ixgbe_free_q_vectors(adapter);
4773 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004774}
4775
4776/**
4777 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4778 * @adapter: board private structure to initialize
4779 *
4780 * ixgbe_sw_init initializes the Adapter private data structure.
4781 * Fields are initialized based on PCI device information and
4782 * OS network device settings (MTU size).
4783 **/
4784static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4785{
4786 struct ixgbe_hw *hw = &adapter->hw;
4787 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004788 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004789 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004790#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004791 int j;
4792 struct tc_configuration *tc;
4793#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004794 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004795
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004796 /* PCI config space info */
4797
4798 hw->vendor_id = pdev->vendor;
4799 hw->device_id = pdev->device;
4800 hw->revision_id = pdev->revision;
4801 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4802 hw->subsystem_device_id = pdev->subsystem_device;
4803
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004804 /* Set capability flags */
4805 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
4806 adapter->ring_feature[RING_F_RSS].indices = rss;
4807 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyckbd508172010-11-16 19:27:03 -08004808 switch (hw->mac.type) {
4809 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004810 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4811 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004812 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004813 break;
4814 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004815 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004816 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004817 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4818 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004819 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4820 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004821 /* Flow Director hash filters enabled */
4822 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
4823 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004824 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00004825 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00004826 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00004827#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004828 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4829 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
4830 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00004831#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004832 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00004833 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004834#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004835#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004836 break;
4837 default:
4838 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004839 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004840
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004841 /* n-tuple support exists, always init our spinlock */
4842 spin_lock_init(&adapter->fdir_perfect_lock);
4843
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004844#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004845 /* Configure DCB traffic classes */
4846 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4847 tc = &adapter->dcb_cfg.tc_config[j];
4848 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4849 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4850 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4851 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4852 tc->dcb_pfc = pfc_disabled;
4853 }
4854 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4855 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004856 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004857 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004858 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004859 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00004860 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08004861
4862#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004863
4864 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004865 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004866 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004867#ifdef CONFIG_DCB
4868 adapter->last_lfc_mode = hw->fc.current_mode;
4869#endif
John Fastabend16b61be2010-11-16 19:26:44 -08004870 hw->fc.high_water = FC_HIGH_WATER(max_frame);
4871 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004872 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4873 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004874 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004875
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004876 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004877 adapter->rx_itr_setting = 1;
4878 adapter->rx_eitr_param = 20000;
4879 adapter->tx_itr_setting = 1;
4880 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004881
4882 /* set defaults for eitr in MegaBytes */
4883 adapter->eitr_low = 10;
4884 adapter->eitr_high = 20;
4885
4886 /* set default ring sizes */
4887 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4888 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4889
Alexander Duyckbd198052011-06-11 01:45:08 +00004890 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004891 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004892
Auke Kok9a799d72007-09-15 14:07:45 -07004893 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004894 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004895 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004896 return -EIO;
4897 }
4898
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004899 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07004900 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
4901
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004902 /* get assigned NUMA node */
4903 adapter->node = dev_to_node(&pdev->dev);
4904
Auke Kok9a799d72007-09-15 14:07:45 -07004905 set_bit(__IXGBE_DOWN, &adapter->state);
4906
4907 return 0;
4908}
4909
4910/**
4911 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004912 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004913 *
4914 * Return 0 on success, negative on failure
4915 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004916int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004917{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004918 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004919 int size;
4920
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004921 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004922 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004923 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004924 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004925 if (!tx_ring->tx_buffer_info)
4926 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004927
4928 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004929 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004930 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004931
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004932 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00004933 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004934 if (!tx_ring->desc)
4935 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004936
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004937 tx_ring->next_to_use = 0;
4938 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004939 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004940
4941err:
4942 vfree(tx_ring->tx_buffer_info);
4943 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004944 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004945 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004946}
4947
4948/**
Alexander Duyck69888672008-09-11 20:05:39 -07004949 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4950 * @adapter: board private structure
4951 *
4952 * If this function returns with an error, then it's possible one or
4953 * more of the rings is populated (while the rest are not). It is the
4954 * callers duty to clean those orphaned rings.
4955 *
4956 * Return 0 on success, negative on failure
4957 **/
4958static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4959{
4960 int i, err = 0;
4961
4962 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004963 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004964 if (!err)
4965 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00004966 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07004967 break;
4968 }
4969
4970 return err;
4971}
4972
4973/**
Auke Kok9a799d72007-09-15 14:07:45 -07004974 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004975 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004976 *
4977 * Returns 0 on success, negative on failure
4978 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004979int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004980{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004981 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004982 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004983
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004984 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004985 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004986 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004987 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004988 if (!rx_ring->rx_buffer_info)
4989 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004990
Auke Kok9a799d72007-09-15 14:07:45 -07004991 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004992 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4993 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004994
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004995 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00004996 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07004997
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004998 if (!rx_ring->desc)
4999 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005000
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005001 rx_ring->next_to_clean = 0;
5002 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005003
5004 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005005err:
5006 vfree(rx_ring->rx_buffer_info);
5007 rx_ring->rx_buffer_info = NULL;
5008 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005009 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005010}
5011
5012/**
Alexander Duyck69888672008-09-11 20:05:39 -07005013 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5014 * @adapter: board private structure
5015 *
5016 * If this function returns with an error, then it's possible one or
5017 * more of the rings is populated (while the rest are not). It is the
5018 * callers duty to clean those orphaned rings.
5019 *
5020 * Return 0 on success, negative on failure
5021 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005022static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5023{
5024 int i, err = 0;
5025
5026 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005027 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005028 if (!err)
5029 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005030 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005031 break;
5032 }
5033
5034 return err;
5035}
5036
5037/**
Auke Kok9a799d72007-09-15 14:07:45 -07005038 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005039 * @tx_ring: Tx descriptor ring for a specific queue
5040 *
5041 * Free all transmit software resources
5042 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005043void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005044{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005045 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005046
5047 vfree(tx_ring->tx_buffer_info);
5048 tx_ring->tx_buffer_info = NULL;
5049
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005050 /* if not set, then don't free */
5051 if (!tx_ring->desc)
5052 return;
5053
5054 dma_free_coherent(tx_ring->dev, tx_ring->size,
5055 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005056
5057 tx_ring->desc = NULL;
5058}
5059
5060/**
5061 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5062 * @adapter: board private structure
5063 *
5064 * Free all transmit software resources
5065 **/
5066static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5067{
5068 int i;
5069
5070 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005071 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005072 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005073}
5074
5075/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005076 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005077 * @rx_ring: ring to clean the resources from
5078 *
5079 * Free all receive software resources
5080 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005081void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005082{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005083 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005084
5085 vfree(rx_ring->rx_buffer_info);
5086 rx_ring->rx_buffer_info = NULL;
5087
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005088 /* if not set, then don't free */
5089 if (!rx_ring->desc)
5090 return;
5091
5092 dma_free_coherent(rx_ring->dev, rx_ring->size,
5093 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005094
5095 rx_ring->desc = NULL;
5096}
5097
5098/**
5099 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5100 * @adapter: board private structure
5101 *
5102 * Free all receive software resources
5103 **/
5104static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5105{
5106 int i;
5107
5108 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005109 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005110 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005111}
5112
5113/**
Auke Kok9a799d72007-09-15 14:07:45 -07005114 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5115 * @netdev: network interface device structure
5116 * @new_mtu: new value for maximum frame size
5117 *
5118 * Returns 0 on success, negative on failure
5119 **/
5120static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5121{
5122 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005123 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005124 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5125
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005126 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005127 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5128 hw->mac.type != ixgbe_mac_X540) {
5129 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5130 return -EINVAL;
5131 } else {
5132 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5133 return -EINVAL;
5134 }
Auke Kok9a799d72007-09-15 14:07:45 -07005135
Emil Tantilov396e7992010-07-01 20:05:12 +00005136 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005137 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005138 netdev->mtu = new_mtu;
5139
John Fastabend16b61be2010-11-16 19:26:44 -08005140 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5141 hw->fc.low_water = FC_LOW_WATER(max_frame);
5142
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005143 if (netif_running(netdev))
5144 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005145
5146 return 0;
5147}
5148
5149/**
5150 * ixgbe_open - Called when a network interface is made active
5151 * @netdev: network interface device structure
5152 *
5153 * Returns 0 on success, negative value on failure
5154 *
5155 * The open entry point is called when a network interface is made
5156 * active by the system (IFF_UP). At this point all resources needed
5157 * for transmit and receive operations are allocated, the interrupt
5158 * handler is registered with the OS, the watchdog timer is started,
5159 * and the stack is notified that the interface is ready.
5160 **/
5161static int ixgbe_open(struct net_device *netdev)
5162{
5163 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5164 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005165
Auke Kok4bebfaa2008-02-11 09:26:01 -08005166 /* disallow open during test */
5167 if (test_bit(__IXGBE_TESTING, &adapter->state))
5168 return -EBUSY;
5169
Jesse Brandeburg54386462009-04-17 20:44:27 +00005170 netif_carrier_off(netdev);
5171
Auke Kok9a799d72007-09-15 14:07:45 -07005172 /* allocate transmit descriptors */
5173 err = ixgbe_setup_all_tx_resources(adapter);
5174 if (err)
5175 goto err_setup_tx;
5176
Auke Kok9a799d72007-09-15 14:07:45 -07005177 /* allocate receive descriptors */
5178 err = ixgbe_setup_all_rx_resources(adapter);
5179 if (err)
5180 goto err_setup_rx;
5181
5182 ixgbe_configure(adapter);
5183
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005184 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005185 if (err)
5186 goto err_req_irq;
5187
Auke Kok9a799d72007-09-15 14:07:45 -07005188 err = ixgbe_up_complete(adapter);
5189 if (err)
5190 goto err_up;
5191
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005192 netif_tx_start_all_queues(netdev);
5193
Auke Kok9a799d72007-09-15 14:07:45 -07005194 return 0;
5195
5196err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005197 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005198 ixgbe_free_irq(adapter);
5199err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005200err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005201 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005202err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005203 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005204 ixgbe_reset(adapter);
5205
5206 return err;
5207}
5208
5209/**
5210 * ixgbe_close - Disables a network interface
5211 * @netdev: network interface device structure
5212 *
5213 * Returns 0, this is not allowed to fail
5214 *
5215 * The close entry point is called when an interface is de-activated
5216 * by the OS. The hardware is still under the drivers control, but
5217 * needs to be disabled. A global MAC reset is issued to stop the
5218 * hardware, and all transmit and receive resources are freed.
5219 **/
5220static int ixgbe_close(struct net_device *netdev)
5221{
5222 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005223
5224 ixgbe_down(adapter);
5225 ixgbe_free_irq(adapter);
5226
Alexander Duycke4911d52011-05-11 07:18:52 +00005227 ixgbe_fdir_filter_exit(adapter);
5228
Auke Kok9a799d72007-09-15 14:07:45 -07005229 ixgbe_free_all_tx_resources(adapter);
5230 ixgbe_free_all_rx_resources(adapter);
5231
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005232 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005233
5234 return 0;
5235}
5236
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005237#ifdef CONFIG_PM
5238static int ixgbe_resume(struct pci_dev *pdev)
5239{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005240 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5241 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005242 u32 err;
5243
5244 pci_set_power_state(pdev, PCI_D0);
5245 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005246 /*
5247 * pci_restore_state clears dev->state_saved so call
5248 * pci_save_state to restore it.
5249 */
5250 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005251
5252 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005253 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005254 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005255 return err;
5256 }
5257 pci_set_master(pdev);
5258
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005259 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005260
5261 err = ixgbe_init_interrupt_scheme(adapter);
5262 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005263 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005264 return err;
5265 }
5266
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005267 ixgbe_reset(adapter);
5268
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005269 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5270
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005271 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005272 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005273 if (err)
5274 return err;
5275 }
5276
5277 netif_device_attach(netdev);
5278
5279 return 0;
5280}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005281#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005282
5283static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005284{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005285 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5286 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005287 struct ixgbe_hw *hw = &adapter->hw;
5288 u32 ctrl, fctrl;
5289 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005290#ifdef CONFIG_PM
5291 int retval = 0;
5292#endif
5293
5294 netif_device_detach(netdev);
5295
5296 if (netif_running(netdev)) {
5297 ixgbe_down(adapter);
5298 ixgbe_free_irq(adapter);
5299 ixgbe_free_all_tx_resources(adapter);
5300 ixgbe_free_all_rx_resources(adapter);
5301 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005302
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005303 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005304#ifdef CONFIG_DCB
5305 kfree(adapter->ixgbe_ieee_pfc);
5306 kfree(adapter->ixgbe_ieee_ets);
5307#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005308
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005309#ifdef CONFIG_PM
5310 retval = pci_save_state(pdev);
5311 if (retval)
5312 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005313
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005314#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005315 if (wufc) {
5316 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005317
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005318 /* turn on all-multi mode if wake on multicast is enabled */
5319 if (wufc & IXGBE_WUFC_MC) {
5320 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5321 fctrl |= IXGBE_FCTRL_MPE;
5322 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5323 }
5324
5325 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5326 ctrl |= IXGBE_CTRL_GIO_DIS;
5327 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5328
5329 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5330 } else {
5331 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5332 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5333 }
5334
Alexander Duyckbd508172010-11-16 19:27:03 -08005335 switch (hw->mac.type) {
5336 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005337 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005338 break;
5339 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005340 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005341 pci_wake_from_d3(pdev, !!wufc);
5342 break;
5343 default:
5344 break;
5345 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005346
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005347 *enable_wake = !!wufc;
5348
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005349 ixgbe_release_hw_control(adapter);
5350
5351 pci_disable_device(pdev);
5352
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005353 return 0;
5354}
5355
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005356#ifdef CONFIG_PM
5357static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5358{
5359 int retval;
5360 bool wake;
5361
5362 retval = __ixgbe_shutdown(pdev, &wake);
5363 if (retval)
5364 return retval;
5365
5366 if (wake) {
5367 pci_prepare_to_sleep(pdev);
5368 } else {
5369 pci_wake_from_d3(pdev, false);
5370 pci_set_power_state(pdev, PCI_D3hot);
5371 }
5372
5373 return 0;
5374}
5375#endif /* CONFIG_PM */
5376
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005377static void ixgbe_shutdown(struct pci_dev *pdev)
5378{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005379 bool wake;
5380
5381 __ixgbe_shutdown(pdev, &wake);
5382
5383 if (system_state == SYSTEM_POWER_OFF) {
5384 pci_wake_from_d3(pdev, wake);
5385 pci_set_power_state(pdev, PCI_D3hot);
5386 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005387}
5388
5389/**
Auke Kok9a799d72007-09-15 14:07:45 -07005390 * ixgbe_update_stats - Update the board statistics counters.
5391 * @adapter: board private structure
5392 **/
5393void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5394{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005395 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005396 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005397 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005398 u64 total_mpc = 0;
5399 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005400 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5401 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5402 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005403
Don Skidmored08935c2010-06-11 13:20:29 +00005404 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5405 test_bit(__IXGBE_RESETTING, &adapter->state))
5406 return;
5407
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005408 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005409 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005410 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005411 for (i = 0; i < 16; i++)
5412 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005413 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005414 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005415 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5416 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005417 }
5418 adapter->rsc_total_count = rsc_count;
5419 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005420 }
5421
Alexander Duyck5b7da512010-11-16 19:26:50 -08005422 for (i = 0; i < adapter->num_rx_queues; i++) {
5423 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5424 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5425 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5426 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5427 bytes += rx_ring->stats.bytes;
5428 packets += rx_ring->stats.packets;
5429 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005430 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005431 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5432 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5433 netdev->stats.rx_bytes = bytes;
5434 netdev->stats.rx_packets = packets;
5435
5436 bytes = 0;
5437 packets = 0;
5438 /* gather some stats to the adapter struct that are per queue */
5439 for (i = 0; i < adapter->num_tx_queues; i++) {
5440 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5441 restart_queue += tx_ring->tx_stats.restart_queue;
5442 tx_busy += tx_ring->tx_stats.tx_busy;
5443 bytes += tx_ring->stats.bytes;
5444 packets += tx_ring->stats.packets;
5445 }
5446 adapter->restart_queue = restart_queue;
5447 adapter->tx_busy = tx_busy;
5448 netdev->stats.tx_bytes = bytes;
5449 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005450
Joe Perches7ca647b2010-09-07 21:35:40 +00005451 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005452 for (i = 0; i < 8; i++) {
5453 /* for packet buffers not used, the register should read 0 */
5454 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5455 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005456 hwstats->mpc[i] += mpc;
5457 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005458 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005459 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5460 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5461 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5462 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5463 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005464 switch (hw->mac.type) {
5465 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005466 hwstats->pxonrxc[i] +=
5467 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005468 break;
5469 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005470 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005471 hwstats->pxonrxc[i] +=
5472 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005473 break;
5474 default:
5475 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005476 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005477 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5478 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005479 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005480 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005481 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005482 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005483
John Fastabendc84d3242010-11-16 19:27:12 -08005484 ixgbe_update_xoff_received(adapter);
5485
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005486 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005487 switch (hw->mac.type) {
5488 case ixgbe_mac_82598EB:
5489 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005490 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5491 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5492 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5493 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005494 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005495 /* OS2BMC stats are X540 only*/
5496 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5497 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5498 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5499 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5500 case ixgbe_mac_82599EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005501 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005502 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005503 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005504 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005505 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005506 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005507 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005508 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5509 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005510#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005511 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5512 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5513 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5514 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5515 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5516 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005517#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005518 break;
5519 default:
5520 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005521 }
Auke Kok9a799d72007-09-15 14:07:45 -07005522 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005523 hwstats->bprc += bprc;
5524 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005525 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005526 hwstats->mprc -= bprc;
5527 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5528 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5529 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5530 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5531 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5532 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5533 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5534 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005535 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005536 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005537 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005538 hwstats->lxofftxc += lxoff;
5539 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5540 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5541 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005542 /*
5543 * 82598 errata - tx of flow control packets is included in tx counters
5544 */
5545 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005546 hwstats->gptc -= xon_off_tot;
5547 hwstats->mptc -= xon_off_tot;
5548 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5549 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5550 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5551 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5552 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5553 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5554 hwstats->ptc64 -= xon_off_tot;
5555 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5556 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5557 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5558 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5559 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5560 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005561
5562 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005563 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005564
5565 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005566 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005567 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005568 netdev->stats.rx_length_errors = hwstats->rlec;
5569 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005570 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005571}
5572
5573/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005574 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
5575 * @adapter - pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005576 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005577static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005578{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005579 struct ixgbe_hw *hw = &adapter->hw;
5580 int i;
5581
Alexander Duyckd034acf2011-04-27 09:25:34 +00005582 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5583 return;
5584
5585 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5586
5587 /* if interface is down do nothing */
5588 if (test_bit(__IXGBE_DOWN, &adapter->state))
5589 return;
5590
5591 /* do nothing if we are not using signature filters */
5592 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5593 return;
5594
5595 adapter->fdir_overflow++;
5596
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005597 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5598 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005599 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005600 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005601 /* re-enable flow director interrupts */
5602 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005603 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005604 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005605 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005606 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005607}
5608
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005609/**
5610 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
5611 * @adapter - pointer to the device adapter structure
5612 *
5613 * This function serves two purposes. First it strobes the interrupt lines
5614 * in order to make certain interrupts are occuring. Secondly it sets the
5615 * bits needed to check for TX hangs. As a result we should immediately
5616 * determine if a hang has occured.
5617 */
5618static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5619{
Auke Kok9a799d72007-09-15 14:07:45 -07005620 struct ixgbe_hw *hw = &adapter->hw;
5621 u64 eics = 0;
5622 int i;
5623
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005624 /* If we're down or resetting, just bail */
5625 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5626 test_bit(__IXGBE_RESETTING, &adapter->state))
5627 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005628
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005629 /* Force detection of hung controller */
5630 if (netif_carrier_ok(adapter->netdev)) {
5631 for (i = 0; i < adapter->num_tx_queues; i++)
5632 set_check_for_tx_hang(adapter->tx_ring[i]);
5633 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005634
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005635 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005636 /*
5637 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005638 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005639 * would set *both* EIMS and EICS for any bit in EIAM
5640 */
5641 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5642 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005643 } else {
5644 /* get one bit for every active tx/rx interrupt vector */
5645 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
5646 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005647 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005648 eics |= ((u64)1 << i);
5649 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005650 }
5651
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005652 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005653 ixgbe_irq_rearm_queues(adapter, eics);
5654
Alexander Duyckfe49f042009-06-04 16:00:09 +00005655}
5656
5657/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005658 * ixgbe_watchdog_update_link - update the link status
5659 * @adapter - pointer to the device adapter structure
5660 * @link_speed - pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005661 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005662static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005663{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005664 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005665 u32 link_speed = adapter->link_speed;
5666 bool link_up = adapter->link_up;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005667 int i;
5668
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005669 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5670 return;
5671
5672 if (hw->mac.ops.check_link) {
5673 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005674 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005675 /* always assume link is up, if no check link function */
5676 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5677 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005678 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005679 if (link_up) {
5680 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
5681 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
5682 hw->mac.ops.fc_enable(hw, i);
5683 } else {
5684 hw->mac.ops.fc_enable(hw, 0);
5685 }
5686 }
5687
5688 if (link_up ||
5689 time_after(jiffies, (adapter->link_check_timeout +
5690 IXGBE_TRY_LINK_TIMEOUT))) {
5691 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5692 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5693 IXGBE_WRITE_FLUSH(hw);
5694 }
5695
5696 adapter->link_up = link_up;
5697 adapter->link_speed = link_speed;
5698}
5699
5700/**
5701 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5702 * print link up message
5703 * @adapter - pointer to the device adapter structure
5704 **/
5705static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5706{
5707 struct net_device *netdev = adapter->netdev;
5708 struct ixgbe_hw *hw = &adapter->hw;
5709 u32 link_speed = adapter->link_speed;
5710 bool flow_rx, flow_tx;
5711
5712 /* only continue if link was previously down */
5713 if (netif_carrier_ok(netdev))
5714 return;
5715
5716 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5717
5718 switch (hw->mac.type) {
5719 case ixgbe_mac_82598EB: {
5720 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5721 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5722 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5723 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5724 }
5725 break;
5726 case ixgbe_mac_X540:
5727 case ixgbe_mac_82599EB: {
5728 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5729 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5730 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5731 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5732 }
5733 break;
5734 default:
5735 flow_tx = false;
5736 flow_rx = false;
5737 break;
5738 }
5739 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5740 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5741 "10 Gbps" :
5742 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5743 "1 Gbps" :
5744 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5745 "100 Mbps" :
5746 "unknown speed"))),
5747 ((flow_rx && flow_tx) ? "RX/TX" :
5748 (flow_rx ? "RX" :
5749 (flow_tx ? "TX" : "None"))));
5750
5751 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005752 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005753}
5754
5755/**
5756 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5757 * print link down message
5758 * @adapter - pointer to the adapter structure
5759 **/
5760static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter* adapter)
5761{
5762 struct net_device *netdev = adapter->netdev;
5763 struct ixgbe_hw *hw = &adapter->hw;
5764
5765 adapter->link_up = false;
5766 adapter->link_speed = 0;
5767
5768 /* only continue if link was up previously */
5769 if (!netif_carrier_ok(netdev))
5770 return;
5771
5772 /* poll for SFP+ cable when link is down */
5773 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5774 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5775
5776 e_info(drv, "NIC Link is Down\n");
5777 netif_carrier_off(netdev);
5778}
5779
5780/**
5781 * ixgbe_watchdog_flush_tx - flush queues on link down
5782 * @adapter - pointer to the device adapter structure
5783 **/
5784static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5785{
5786 int i;
5787 int some_tx_pending = 0;
5788
5789 if (!netif_carrier_ok(adapter->netdev)) {
5790 for (i = 0; i < adapter->num_tx_queues; i++) {
5791 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5792 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5793 some_tx_pending = 1;
5794 break;
5795 }
5796 }
5797
5798 if (some_tx_pending) {
5799 /* We've lost link, so the controller stops DMA,
5800 * but we've got queued Tx work that's never going
5801 * to get done, so reset controller to flush Tx.
5802 * (Do the reset outside of interrupt context).
5803 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005804 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005805 }
5806 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005807}
5808
Greg Rosea985b6c32010-11-18 03:02:52 +00005809static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5810{
5811 u32 ssvpc;
5812
5813 /* Do not perform spoof check for 82598 */
5814 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
5815 return;
5816
5817 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5818
5819 /*
5820 * ssvpc register is cleared on read, if zero then no
5821 * spoofed packets in the last interval.
5822 */
5823 if (!ssvpc)
5824 return;
5825
5826 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
5827}
5828
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005829/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005830 * ixgbe_watchdog_subtask - check and bring link up
5831 * @adapter - pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005832 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005833static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005834{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005835 /* if interface is down do nothing */
5836 if (test_bit(__IXGBE_DOWN, &adapter->state))
5837 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005838
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005839 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005840
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005841 if (adapter->link_up)
5842 ixgbe_watchdog_link_is_up(adapter);
5843 else
5844 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005845
Greg Rosea985b6c32010-11-18 03:02:52 +00005846 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005847 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005848
5849 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005850}
5851
Alexander Duyck70864002011-04-27 09:13:56 +00005852/**
5853 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
5854 * @adapter - the ixgbe adapter structure
5855 **/
5856static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5857{
5858 struct ixgbe_hw *hw = &adapter->hw;
5859 s32 err;
5860
5861 /* not searching for SFP so there is nothing to do here */
5862 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5863 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5864 return;
5865
5866 /* someone else is in init, wait until next service event */
5867 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5868 return;
5869
5870 err = hw->phy.ops.identify_sfp(hw);
5871 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5872 goto sfp_out;
5873
5874 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5875 /* If no cable is present, then we need to reset
5876 * the next time we find a good cable. */
5877 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5878 }
5879
5880 /* exit on error */
5881 if (err)
5882 goto sfp_out;
5883
5884 /* exit if reset not needed */
5885 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5886 goto sfp_out;
5887
5888 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5889
5890 /*
5891 * A module may be identified correctly, but the EEPROM may not have
5892 * support for that module. setup_sfp() will fail in that case, so
5893 * we should not allow that module to load.
5894 */
5895 if (hw->mac.type == ixgbe_mac_82598EB)
5896 err = hw->phy.ops.reset(hw);
5897 else
5898 err = hw->mac.ops.setup_sfp(hw);
5899
5900 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5901 goto sfp_out;
5902
5903 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5904 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5905
5906sfp_out:
5907 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5908
5909 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5910 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5911 e_dev_err("failed to initialize because an unsupported "
5912 "SFP+ module type was detected.\n");
5913 e_dev_err("Reload the driver after installing a "
5914 "supported module.\n");
5915 unregister_netdev(adapter->netdev);
5916 }
5917}
5918
5919/**
5920 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
5921 * @adapter - the ixgbe adapter structure
5922 **/
5923static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5924{
5925 struct ixgbe_hw *hw = &adapter->hw;
5926 u32 autoneg;
5927 bool negotiation;
5928
5929 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5930 return;
5931
5932 /* someone else is in init, wait until next service event */
5933 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5934 return;
5935
5936 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5937
5938 autoneg = hw->phy.autoneg_advertised;
5939 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5940 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
5941 hw->mac.autotry_restart = false;
5942 if (hw->mac.ops.setup_link)
5943 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5944
5945 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5946 adapter->link_check_timeout = jiffies;
5947 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5948}
5949
5950/**
5951 * ixgbe_service_timer - Timer Call-back
5952 * @data: pointer to adapter cast into an unsigned long
5953 **/
5954static void ixgbe_service_timer(unsigned long data)
5955{
5956 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5957 unsigned long next_event_offset;
5958
5959 /* poll faster when waiting for link */
5960 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5961 next_event_offset = HZ / 10;
5962 else
5963 next_event_offset = HZ * 2;
5964
5965 /* Reset the timer */
5966 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5967
5968 ixgbe_service_event_schedule(adapter);
5969}
5970
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005971static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5972{
5973 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5974 return;
5975
5976 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5977
5978 /* If we're already down or resetting, just bail */
5979 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5980 test_bit(__IXGBE_RESETTING, &adapter->state))
5981 return;
5982
5983 ixgbe_dump(adapter);
5984 netdev_err(adapter->netdev, "Reset adapter\n");
5985 adapter->tx_timeout_count++;
5986
5987 ixgbe_reinit_locked(adapter);
5988}
5989
Alexander Duyck70864002011-04-27 09:13:56 +00005990/**
5991 * ixgbe_service_task - manages and runs subtasks
5992 * @work: pointer to work_struct containing our data
5993 **/
5994static void ixgbe_service_task(struct work_struct *work)
5995{
5996 struct ixgbe_adapter *adapter = container_of(work,
5997 struct ixgbe_adapter,
5998 service_task);
5999
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00006000 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006001 ixgbe_sfp_detection_subtask(adapter);
6002 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00006003 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006004 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00006005 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00006006 ixgbe_check_hang_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00006007
6008 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006009}
6010
Alexander Duyck897ab152011-05-27 05:31:47 +00006011void ixgbe_tx_ctxtdesc(struct ixgbe_ring *tx_ring, u32 vlan_macip_lens,
6012 u32 fcoe_sof_eof, u32 type_tucmd, u32 mss_l4len_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07006013{
6014 struct ixgbe_adv_tx_context_desc *context_desc;
Alexander Duyck897ab152011-05-27 05:31:47 +00006015 u16 i = tx_ring->next_to_use;
6016
6017 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
6018
6019 i++;
6020 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
6021
6022 /* set bits to identify this as an advanced context descriptor */
6023 type_tucmd |= IXGBE_TXD_CMD_DEXT | IXGBE_ADVTXD_DTYP_CTXT;
6024
6025 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6026 context_desc->seqnum_seed = cpu_to_le32(fcoe_sof_eof);
6027 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
6028 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6029}
6030
6031static int ixgbe_tso(struct ixgbe_ring *tx_ring, struct sk_buff *skb,
6032 u32 tx_flags, __be16 protocol, u8 *hdr_len)
6033{
Auke Kok9a799d72007-09-15 14:07:45 -07006034 int err;
Alexander Duyck897ab152011-05-27 05:31:47 +00006035 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006036 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006037
Alexander Duyck897ab152011-05-27 05:31:47 +00006038 if (!skb_is_gso(skb))
6039 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006040
Alexander Duyck897ab152011-05-27 05:31:47 +00006041 if (skb_header_cloned(skb)) {
6042 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6043 if (err)
6044 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00006045 }
6046
Alexander Duyck897ab152011-05-27 05:31:47 +00006047 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
6048 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
6049
6050 if (protocol == __constant_htons(ETH_P_IP)) {
6051 struct iphdr *iph = ip_hdr(skb);
6052 iph->tot_len = 0;
6053 iph->check = 0;
6054 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6055 iph->daddr, 0,
6056 IPPROTO_TCP,
6057 0);
6058 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6059 } else if (skb_is_gso_v6(skb)) {
6060 ipv6_hdr(skb)->payload_len = 0;
6061 tcp_hdr(skb)->check =
6062 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
6063 &ipv6_hdr(skb)->daddr,
6064 0, IPPROTO_TCP, 0);
6065 }
6066
6067 l4len = tcp_hdrlen(skb);
6068 *hdr_len = skb_transport_offset(skb) + l4len;
6069
6070 /* mss_l4len_id: use 1 as index for TSO */
6071 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
6072 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
6073 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
6074
6075 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
6076 vlan_macip_lens = skb_network_header_len(skb);
6077 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6078 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6079
6080 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
6081 mss_l4len_idx);
6082
6083 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00006084}
6085
Alexander Duyck897ab152011-05-27 05:31:47 +00006086static bool ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006087 struct sk_buff *skb, u32 tx_flags,
6088 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006089{
Alexander Duyck897ab152011-05-27 05:31:47 +00006090 u32 vlan_macip_lens = 0;
6091 u32 mss_l4len_idx = 0;
6092 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006093
Alexander Duyck897ab152011-05-27 05:31:47 +00006094 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006095 if (!(tx_flags & IXGBE_TX_FLAGS_HW_VLAN) &&
6096 !(tx_flags & IXGBE_TX_FLAGS_TXSW))
Alexander Duyck897ab152011-05-27 05:31:47 +00006097 return false;
6098 } else {
6099 u8 l4_hdr = 0;
6100 switch (protocol) {
6101 case __constant_htons(ETH_P_IP):
6102 vlan_macip_lens |= skb_network_header_len(skb);
6103 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
6104 l4_hdr = ip_hdr(skb)->protocol;
6105 break;
6106 case __constant_htons(ETH_P_IPV6):
6107 vlan_macip_lens |= skb_network_header_len(skb);
6108 l4_hdr = ipv6_hdr(skb)->nexthdr;
6109 break;
6110 default:
6111 if (unlikely(net_ratelimit())) {
6112 dev_warn(tx_ring->dev,
6113 "partial checksum but proto=%x!\n",
6114 skb->protocol);
6115 }
6116 break;
6117 }
Auke Kok9a799d72007-09-15 14:07:45 -07006118
Alexander Duyck897ab152011-05-27 05:31:47 +00006119 switch (l4_hdr) {
6120 case IPPROTO_TCP:
6121 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6122 mss_l4len_idx = tcp_hdrlen(skb) <<
6123 IXGBE_ADVTXD_L4LEN_SHIFT;
6124 break;
6125 case IPPROTO_SCTP:
6126 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6127 mss_l4len_idx = sizeof(struct sctphdr) <<
6128 IXGBE_ADVTXD_L4LEN_SHIFT;
6129 break;
6130 case IPPROTO_UDP:
6131 mss_l4len_idx = sizeof(struct udphdr) <<
6132 IXGBE_ADVTXD_L4LEN_SHIFT;
6133 break;
6134 default:
6135 if (unlikely(net_ratelimit())) {
6136 dev_warn(tx_ring->dev,
6137 "partial checksum but l4 proto=%x!\n",
6138 skb->protocol);
6139 }
6140 break;
6141 }
Auke Kok9a799d72007-09-15 14:07:45 -07006142 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006143
Alexander Duyck897ab152011-05-27 05:31:47 +00006144 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
6145 vlan_macip_lens |= tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
6146
6147 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6148 type_tucmd, mss_l4len_idx);
6149
6150 return (skb->ip_summed == CHECKSUM_PARTIAL);
Auke Kok9a799d72007-09-15 14:07:45 -07006151}
6152
Alexander Duyckd3d00232011-07-15 02:31:25 +00006153static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6154{
6155 /* set type for advanced descriptor with frame checksum insertion */
6156 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
6157 IXGBE_ADVTXD_DCMD_IFCS |
6158 IXGBE_ADVTXD_DCMD_DEXT);
6159
6160 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006161 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006162 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6163
6164 /* set segmentation enable bits for TSO/FSO */
6165#ifdef IXGBE_FCOE
6166 if ((tx_flags & IXGBE_TX_FLAGS_TSO) || (tx_flags & IXGBE_TX_FLAGS_FSO))
6167#else
6168 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6169#endif
6170 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6171
6172 return cmd_type;
6173}
6174
6175static __le32 ixgbe_tx_olinfo_status(u32 tx_flags, unsigned int paylen)
6176{
6177 __le32 olinfo_status =
6178 cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
6179
6180 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6181 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM |
6182 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6183 /* enble IPv4 checksum for TSO */
6184 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6185 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
6186 }
6187
6188 /* enable L4 checksum for TSO and TX checksum offload */
6189 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6190 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6191
6192#ifdef IXGBE_FCOE
6193 /* use index 1 context for FCOE/FSO */
6194 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6195 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC |
6196 (1 << IXGBE_ADVTXD_IDX_SHIFT));
6197
6198#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006199 /*
6200 * Check Context must be set if Tx switch is enabled, which it
6201 * always is for case where virtual functions are running
6202 */
6203 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
6204 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6205
Alexander Duyckd3d00232011-07-15 02:31:25 +00006206 return olinfo_status;
6207}
6208
6209#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6210 IXGBE_TXD_CMD_RS)
6211
6212static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
6213 struct sk_buff *skb,
6214 struct ixgbe_tx_buffer *first,
6215 u32 tx_flags,
6216 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006217{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006218 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006219 struct ixgbe_tx_buffer *tx_buffer_info;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006220 union ixgbe_adv_tx_desc *tx_desc;
6221 dma_addr_t dma;
6222 __le32 cmd_type, olinfo_status;
6223 struct skb_frag_struct *frag;
6224 unsigned int f = 0;
6225 unsigned int data_len = skb->data_len;
6226 unsigned int size = skb_headlen(skb);
6227 u32 offset = 0;
6228 u32 paylen = skb->len - hdr_len;
6229 u16 i = tx_ring->next_to_use;
6230 u16 gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006231
Alexander Duyckd3d00232011-07-15 02:31:25 +00006232#ifdef IXGBE_FCOE
6233 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6234 if (data_len >= sizeof(struct fcoe_crc_eof)) {
6235 data_len -= sizeof(struct fcoe_crc_eof);
6236 } else {
6237 size -= sizeof(struct fcoe_crc_eof) - data_len;
6238 data_len = 0;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006239 }
Auke Kok9a799d72007-09-15 14:07:45 -07006240 }
6241
Alexander Duyckd3d00232011-07-15 02:31:25 +00006242#endif
6243 dma = dma_map_single(dev, skb->data, size, DMA_TO_DEVICE);
6244 if (dma_mapping_error(dev, dma))
6245 goto dma_error;
6246
6247 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6248 olinfo_status = ixgbe_tx_olinfo_status(tx_flags, paylen);
6249
6250 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
6251
6252 for (;;) {
6253 while (size > IXGBE_MAX_DATA_PER_TXD) {
6254 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6255 tx_desc->read.cmd_type_len =
6256 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
6257 tx_desc->read.olinfo_status = olinfo_status;
6258
6259 offset += IXGBE_MAX_DATA_PER_TXD;
6260 size -= IXGBE_MAX_DATA_PER_TXD;
6261
6262 tx_desc++;
6263 i++;
6264 if (i == tx_ring->count) {
6265 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6266 i = 0;
6267 }
6268 }
6269
6270 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6271 tx_buffer_info->length = offset + size;
6272 tx_buffer_info->tx_flags = tx_flags;
6273 tx_buffer_info->dma = dma;
6274
6275 tx_desc->read.buffer_addr = cpu_to_le64(dma + offset);
6276 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
6277 tx_desc->read.olinfo_status = olinfo_status;
6278
6279 if (!data_len)
6280 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006281
6282 frag = &skb_shinfo(skb)->frags[f];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006283#ifdef IXGBE_FCOE
6284 size = min_t(unsigned int, data_len, frag->size);
6285#else
6286 size = frag->size;
6287#endif
6288 data_len -= size;
6289 f++;
Auke Kok9a799d72007-09-15 14:07:45 -07006290
Alexander Duyckd3d00232011-07-15 02:31:25 +00006291 offset = 0;
6292 tx_flags |= IXGBE_TX_FLAGS_MAPPED_AS_PAGE;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006293
Alexander Duyckd3d00232011-07-15 02:31:25 +00006294 dma = dma_map_page(dev, frag->page, frag->page_offset,
6295 size, DMA_TO_DEVICE);
6296 if (dma_mapping_error(dev, dma))
6297 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006298
Alexander Duyckd3d00232011-07-15 02:31:25 +00006299 tx_desc++;
6300 i++;
6301 if (i == tx_ring->count) {
6302 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, 0);
6303 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006304 }
6305 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006306
Alexander Duyckd3d00232011-07-15 02:31:25 +00006307 tx_desc->read.cmd_type_len |= cpu_to_le32(IXGBE_TXD_CMD);
6308
6309 i++;
6310 if (i == tx_ring->count)
6311 i = 0;
6312
6313 tx_ring->next_to_use = i;
6314
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006315 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6316 gso_segs = skb_shinfo(skb)->gso_segs;
6317#ifdef IXGBE_FCOE
6318 /* adjust for FCoE Sequence Offload */
6319 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6320 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6321 skb_shinfo(skb)->gso_size);
6322#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006323 else
6324 gso_segs = 1;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006325
6326 /* multiply data chunks by size of headers */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006327 tx_buffer_info->bytecount = paylen + (gso_segs * hdr_len);
6328 tx_buffer_info->gso_segs = gso_segs;
6329 tx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07006330
Alexander Duyckd3d00232011-07-15 02:31:25 +00006331 /* set the timestamp */
6332 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006333
6334 /*
6335 * Force memory writes to complete before letting h/w
6336 * know there are new descriptors to fetch. (Only
6337 * applicable for weak-ordered memory model archs,
6338 * such as IA-64).
6339 */
6340 wmb();
6341
Alexander Duyckd3d00232011-07-15 02:31:25 +00006342 /* set next_to_watch value indicating a packet is present */
6343 first->next_to_watch = tx_desc;
6344
6345 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006346 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006347
6348 return;
6349dma_error:
6350 dev_err(dev, "TX DMA map failed\n");
6351
6352 /* clear dma mappings for failed tx_buffer_info map */
6353 for (;;) {
6354 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6355 ixgbe_unmap_tx_resource(tx_ring, tx_buffer_info);
6356 if (tx_buffer_info == first)
6357 break;
6358 if (i == 0)
6359 i = tx_ring->count;
6360 i--;
6361 }
6362
6363 dev_kfree_skb_any(skb);
6364
6365 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006366}
6367
Alexander Duyck69830522011-01-06 14:29:58 +00006368static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6369 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006370{
Alexander Duyck69830522011-01-06 14:29:58 +00006371 struct ixgbe_q_vector *q_vector = ring->q_vector;
6372 union ixgbe_atr_hash_dword input = { .dword = 0 };
6373 union ixgbe_atr_hash_dword common = { .dword = 0 };
6374 union {
6375 unsigned char *network;
6376 struct iphdr *ipv4;
6377 struct ipv6hdr *ipv6;
6378 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006379 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006380 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006381
Alexander Duyck69830522011-01-06 14:29:58 +00006382 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6383 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006384 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006385
Alexander Duyck69830522011-01-06 14:29:58 +00006386 /* do nothing if sampling is disabled */
6387 if (!ring->atr_sample_rate)
6388 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006389
Alexander Duyck69830522011-01-06 14:29:58 +00006390 ring->atr_count++;
6391
6392 /* snag network header to get L4 type and address */
6393 hdr.network = skb_network_header(skb);
6394
6395 /* Currently only IPv4/IPv6 with TCP is supported */
6396 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6397 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6398 (protocol != __constant_htons(ETH_P_IP) ||
6399 hdr.ipv4->protocol != IPPROTO_TCP))
6400 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006401
6402 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006403
Alexander Duyck66f32a82011-06-29 05:43:22 +00006404 /* skip this packet since it is invalid or the socket is closing */
6405 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006406 return;
6407
6408 /* sample on all syn packets or once every atr sample count */
6409 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6410 return;
6411
6412 /* reset sample count */
6413 ring->atr_count = 0;
6414
6415 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6416
6417 /*
6418 * src and dst are inverted, think how the receiver sees them
6419 *
6420 * The input is broken into two sections, a non-compressed section
6421 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6422 * is XORed together and stored in the compressed dword.
6423 */
6424 input.formatted.vlan_id = vlan_id;
6425
6426 /*
6427 * since src port and flex bytes occupy the same word XOR them together
6428 * and write the value to source port portion of compressed dword
6429 */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006430 if (tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006431 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6432 else
6433 common.port.src ^= th->dest ^ protocol;
6434 common.port.dst ^= th->source;
6435
6436 if (protocol == __constant_htons(ETH_P_IP)) {
6437 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6438 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6439 } else {
6440 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6441 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6442 hdr.ipv6->saddr.s6_addr32[1] ^
6443 hdr.ipv6->saddr.s6_addr32[2] ^
6444 hdr.ipv6->saddr.s6_addr32[3] ^
6445 hdr.ipv6->daddr.s6_addr32[0] ^
6446 hdr.ipv6->daddr.s6_addr32[1] ^
6447 hdr.ipv6->daddr.s6_addr32[2] ^
6448 hdr.ipv6->daddr.s6_addr32[3];
6449 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006450
6451 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006452 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6453 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006454}
6455
Alexander Duyck63544e92011-05-27 05:31:42 +00006456static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006457{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006458 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006459 /* Herbert's original patch had:
6460 * smp_mb__after_netif_stop_queue();
6461 * but since that doesn't exist yet, just open code it. */
6462 smp_mb();
6463
6464 /* We need to check again in a case another CPU has just
6465 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006466 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006467 return -EBUSY;
6468
6469 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006470 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006471 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006472 return 0;
6473}
6474
Alexander Duyck82d4e462011-06-11 01:44:58 +00006475static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006476{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006477 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006478 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006479 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006480}
6481
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006482static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6483{
6484 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006485 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6486 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006487#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006488 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006489
John Fastabende5b64632011-03-08 03:44:52 +00006490 if (((protocol == htons(ETH_P_FCOE)) ||
6491 (protocol == htons(ETH_P_FIP))) &&
6492 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6493 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6494 txq += adapter->ring_feature[RING_F_FCOE].mask;
6495 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006496 }
6497#endif
6498
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006499 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6500 while (unlikely(txq >= dev->real_num_tx_queues))
6501 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006502 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006503 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006504
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006505 return skb_tx_hash(dev, skb);
6506}
6507
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006508netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006509 struct ixgbe_adapter *adapter,
6510 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006511{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006512 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006513 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006514 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006515#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6516 unsigned short f;
6517#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006518 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006519 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006520 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006521
Alexander Duycka535c302011-05-27 05:31:52 +00006522 /*
6523 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
6524 * + 1 desc for skb_head_len/IXGBE_MAX_DATA_PER_TXD,
6525 * + 2 desc gap to keep tail from touching head,
6526 * + 1 desc for context descriptor,
6527 * otherwise try next time
6528 */
6529#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6530 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6531 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6532#else
6533 count += skb_shinfo(skb)->nr_frags;
6534#endif
6535 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6536 tx_ring->tx_stats.tx_busy++;
6537 return NETDEV_TX_BUSY;
6538 }
6539
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006540#ifdef CONFIG_PCI_IOV
6541 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6542 tx_flags |= IXGBE_TX_FLAGS_TXSW;
6543
6544#endif
Alexander Duyck66f32a82011-06-29 05:43:22 +00006545 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006546 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006547 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6548 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6549 /* else if it is a SW VLAN check the next protocol and store the tag */
6550 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6551 struct vlan_hdr *vhdr, _vhdr;
6552 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6553 if (!vhdr)
6554 goto out_drop;
6555
6556 protocol = vhdr->h_vlan_encapsulated_proto;
6557 tx_flags |= ntohs(vhdr->h_vlan_TCI) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6558 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006559 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006560
Alexander Duyck66f32a82011-06-29 05:43:22 +00006561 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006562 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6563 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006564 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
6565 tx_flags |= tx_ring->dcb_tc <<
6566 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
6567 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6568 struct vlan_ethhdr *vhdr;
6569 if (skb_header_cloned(skb) &&
6570 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6571 goto out_drop;
6572 vhdr = (struct vlan_ethhdr *)skb->data;
6573 vhdr->h_vlan_TCI = htons(tx_flags >>
6574 IXGBE_TX_FLAGS_VLAN_SHIFT);
6575 } else {
6576 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6577 }
6578 }
Alexander Duycka535c302011-05-27 05:31:52 +00006579
Alexander Duycka535c302011-05-27 05:31:52 +00006580 /* record the location of the first descriptor for this packet */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006581 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
Alexander Duycka535c302011-05-27 05:31:52 +00006582
Yi Zoueacd73f2009-05-13 13:11:06 +00006583#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006584 /* setup tx offload for FCoE */
6585 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
6586 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00006587 tso = ixgbe_fso(tx_ring, skb, tx_flags, &hdr_len);
6588 if (tso < 0)
6589 goto out_drop;
6590 else if (tso)
Alexander Duyck66f32a82011-06-29 05:43:22 +00006591 tx_flags |= IXGBE_TX_FLAGS_FSO |
6592 IXGBE_TX_FLAGS_FCOE;
6593 else
6594 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Auke Kok9a799d72007-09-15 14:07:45 -07006595
Alexander Duyck66f32a82011-06-29 05:43:22 +00006596 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006597 }
Auke Kok9a799d72007-09-15 14:07:45 -07006598
Auke Kok9a799d72007-09-15 14:07:45 -07006599#endif /* IXGBE_FCOE */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006600 /* setup IPv4/IPv6 offloads */
6601 if (protocol == __constant_htons(ETH_P_IP))
6602 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006603
Alexander Duyck66f32a82011-06-29 05:43:22 +00006604 tso = ixgbe_tso(tx_ring, skb, tx_flags, protocol, &hdr_len);
6605 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006606 goto out_drop;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006607 else if (tso)
6608 tx_flags |= IXGBE_TX_FLAGS_TSO;
6609 else if (ixgbe_tx_csum(tx_ring, skb, tx_flags, protocol))
6610 tx_flags |= IXGBE_TX_FLAGS_CSUM;
6611
6612 /* add the ATR filter if ATR is on */
6613 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6614 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
6615
6616#ifdef IXGBE_FCOE
6617xmit_fcoe:
6618#endif /* IXGBE_FCOE */
Alexander Duyckd3d00232011-07-15 02:31:25 +00006619 ixgbe_tx_map(tx_ring, skb, first, tx_flags, hdr_len);
6620
6621 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006622
6623 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006624
6625out_drop:
6626 dev_kfree_skb_any(skb);
6627 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006628}
6629
6630static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6631{
6632 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6633 struct ixgbe_ring *tx_ring;
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006634
Auke Kok9a799d72007-09-15 14:07:45 -07006635 tx_ring = adapter->tx_ring[skb->queue_mapping];
6636 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6637}
6638
6639/**
6640 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006641 * @netdev: network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07006642 * @p: pointer to an address structure
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006643 *
Auke Kok9a799d72007-09-15 14:07:45 -07006644 * Returns 0 on success, negative on failure
6645 **/
6646static int ixgbe_set_mac(struct net_device *netdev, void *p)
6647{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006648 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6649 struct ixgbe_hw *hw = &adapter->hw;
6650 struct sockaddr *addr = p;
6651
6652 if (!is_valid_ether_addr(addr->sa_data))
6653 return -EADDRNOTAVAIL;
6654
6655 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6656 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6657
6658 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6659 IXGBE_RAH_AV);
6660
6661 return 0;
6662}
6663
6664static int
6665ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6666{
6667 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6668 struct ixgbe_hw *hw = &adapter->hw;
6669 u16 value;
6670 int rc;
6671
6672 if (prtad != hw->phy.mdio.prtad)
6673 return -EINVAL;
6674 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6675 if (!rc)
6676 rc = value;
6677 return rc;
6678}
6679
6680static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6681 u16 addr, u16 value)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006682{
6683 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jiri Pirko31278e72009-06-17 01:12:19 +00006684 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006685
6686 if (prtad != hw->phy.mdio.prtad)
6687 return -EINVAL;
6688 return hw->phy.ops.write_reg(hw, addr, devad, value);
6689}
6690
6691static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6692{
6693 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6694
6695 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6696}
6697
6698/**
6699 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
6700 * netdev->dev_addrs
6701 * @netdev: network interface device structure
6702 *
6703 * Returns non-zero on failure
6704 **/
Jiri Pirko31278e72009-06-17 01:12:19 +00006705static int ixgbe_add_sanmac_netdev(struct net_device *dev)
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006706{
6707 int err = 0;
6708 struct ixgbe_adapter *adapter = netdev_priv(dev);
6709 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6710
6711 if (is_valid_ether_addr(mac->san_addr)) {
6712 rtnl_lock();
6713 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6714 rtnl_unlock();
6715 }
6716 return err;
6717}
6718
6719/**
6720 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
6721 * netdev->dev_addrs
6722 * @netdev: network interface device structure
6723 *
Auke Kok9a799d72007-09-15 14:07:45 -07006724 * Returns non-zero on failure
6725 **/
6726static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6727{
6728 int err = 0;
6729 struct ixgbe_adapter *adapter = netdev_priv(dev);
6730 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6731
6732 if (is_valid_ether_addr(mac->san_addr)) {
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006733 rtnl_lock();
Auke Kok9a799d72007-09-15 14:07:45 -07006734 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006735 rtnl_unlock();
6736 }
6737 return err;
6738}
Auke Kok9a799d72007-09-15 14:07:45 -07006739
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006740#ifdef CONFIG_NET_POLL_CONTROLLER
6741/*
6742 * Polling 'interrupt' - used by things like netconsole to send skbs
6743 * without having to re-enable interrupts. It's not called while
6744 * the interrupt routine is executing.
6745 */
6746static void ixgbe_netpoll(struct net_device *netdev)
6747{
6748 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006749 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006750
6751 /* if interface is down do nothing */
6752 if (test_bit(__IXGBE_DOWN, &adapter->state))
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006753 return;
6754
6755 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Stephen Hemminger00829822008-11-20 20:14:53 -08006756 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006757 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Chris Leeche90d4002009-03-10 16:00:24 +00006758 for (i = 0; i < num_q_vectors; i++) {
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006759 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00006760 ixgbe_msix_clean_rings(0, q_vector);
Stephen Hemminger0edc3522008-11-19 22:24:29 -08006761 }
6762 } else {
6763 ixgbe_intr(adapter->pdev->irq, netdev);
6764 }
6765 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
6766}
6767#endif
6768
Eric Dumazetde1036b2010-10-20 23:00:04 +00006769static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6770 struct rtnl_link_stats64 *stats)
6771{
6772 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6773 int i;
6774
Eric Dumazet1a515022010-11-16 19:26:42 -08006775 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006776 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006777 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006778 u64 bytes, packets;
6779 unsigned int start;
6780
Eric Dumazet1a515022010-11-16 19:26:42 -08006781 if (ring) {
6782 do {
6783 start = u64_stats_fetch_begin_bh(&ring->syncp);
6784 packets = ring->stats.packets;
6785 bytes = ring->stats.bytes;
6786 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6787 stats->rx_packets += packets;
6788 stats->rx_bytes += bytes;
6789 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006790 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006791
6792 for (i = 0; i < adapter->num_tx_queues; i++) {
6793 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6794 u64 bytes, packets;
6795 unsigned int start;
6796
6797 if (ring) {
6798 do {
6799 start = u64_stats_fetch_begin_bh(&ring->syncp);
6800 packets = ring->stats.packets;
6801 bytes = ring->stats.bytes;
6802 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6803 stats->tx_packets += packets;
6804 stats->tx_bytes += bytes;
6805 }
6806 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006807 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006808 /* following stats updated by ixgbe_watchdog_task() */
6809 stats->multicast = netdev->stats.multicast;
6810 stats->rx_errors = netdev->stats.rx_errors;
6811 stats->rx_length_errors = netdev->stats.rx_length_errors;
6812 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6813 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6814 return stats;
6815}
6816
John Fastabend8b1c0b22011-05-03 02:26:48 +00006817/* ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6818 * #adapter: pointer to ixgbe_adapter
6819 * @tc: number of traffic classes currently enabled
6820 *
6821 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6822 * 802.1Q priority maps to a packet buffer that exists.
6823 */
6824static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6825{
6826 struct ixgbe_hw *hw = &adapter->hw;
6827 u32 reg, rsave;
6828 int i;
6829
6830 /* 82598 have a static priority to TC mapping that can not
6831 * be changed so no validation is needed.
6832 */
6833 if (hw->mac.type == ixgbe_mac_82598EB)
6834 return;
6835
6836 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6837 rsave = reg;
6838
6839 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6840 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6841
6842 /* If up2tc is out of bounds default to zero */
6843 if (up2tc > tc)
6844 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6845 }
6846
6847 if (reg != rsave)
6848 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6849
6850 return;
6851}
6852
6853
6854/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
6855 * classes.
6856 *
6857 * @netdev: net device to configure
6858 * @tc: number of traffic classes to enable
6859 */
6860int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6861{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006862 struct ixgbe_adapter *adapter = netdev_priv(dev);
6863 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006864
John Fastabende7589ea2011-07-18 22:38:36 +00006865 /* Multiple traffic classes requires multiple queues */
6866 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
6867 e_err(drv, "Enable failed, needs MSI-X\n");
6868 return -EINVAL;
6869 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00006870
6871 /* Hardware supports up to 8 traffic classes */
6872 if (tc > MAX_TRAFFIC_CLASS ||
6873 (hw->mac.type == ixgbe_mac_82598EB && tc < MAX_TRAFFIC_CLASS))
6874 return -EINVAL;
6875
6876 /* Hardware has to reinitialize queues and interrupts to
6877 * match packet buffer alignment. Unfortunantly, the
6878 * hardware is not flexible enough to do this dynamically.
6879 */
6880 if (netif_running(dev))
6881 ixgbe_close(dev);
6882 ixgbe_clear_interrupt_scheme(adapter);
6883
John Fastabende7589ea2011-07-18 22:38:36 +00006884 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006885 netdev_set_num_tc(dev, tc);
John Fastabende7589ea2011-07-18 22:38:36 +00006886 adapter->last_lfc_mode = adapter->hw.fc.current_mode;
6887
6888 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
6889 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6890
6891 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6892 adapter->hw.fc.requested_mode = ixgbe_fc_none;
6893 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006894 netdev_reset_tc(dev);
6895
John Fastabende7589ea2011-07-18 22:38:36 +00006896 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
6897
6898 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
6899 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6900
6901 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6902 adapter->dcb_cfg.pfc_mode_enable = false;
6903 }
6904
John Fastabend8b1c0b22011-05-03 02:26:48 +00006905 ixgbe_init_interrupt_scheme(adapter);
6906 ixgbe_validate_rtr(adapter, tc);
6907 if (netif_running(dev))
6908 ixgbe_open(dev);
6909
6910 return 0;
6911}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006912
Don Skidmore082757a2011-07-21 05:55:00 +00006913void ixgbe_do_reset(struct net_device *netdev)
6914{
6915 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6916
6917 if (netif_running(netdev))
6918 ixgbe_reinit_locked(adapter);
6919 else
6920 ixgbe_reset(adapter);
6921}
6922
6923static u32 ixgbe_fix_features(struct net_device *netdev, u32 data)
6924{
6925 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6926
6927#ifdef CONFIG_DCB
6928 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED)
6929 data &= ~NETIF_F_HW_VLAN_RX;
6930#endif
6931
6932 /* return error if RXHASH is being enabled when RSS is not supported */
6933 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
6934 data &= ~NETIF_F_RXHASH;
6935
6936 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6937 if (!(data & NETIF_F_RXCSUM))
6938 data &= ~NETIF_F_LRO;
6939
6940 /* Turn off LRO if not RSC capable or invalid ITR settings */
6941 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)) {
6942 data &= ~NETIF_F_LRO;
6943 } else if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
6944 (adapter->rx_itr_setting != 1 &&
6945 adapter->rx_itr_setting > IXGBE_MAX_RSC_INT_RATE)) {
6946 data &= ~NETIF_F_LRO;
6947 e_info(probe, "rx-usecs set too low, not enabling RSC\n");
6948 }
6949
6950 return data;
6951}
6952
6953static int ixgbe_set_features(struct net_device *netdev, u32 data)
6954{
6955 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6956 bool need_reset = false;
6957
6958 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
6959 if (!(data & NETIF_F_RXCSUM))
6960 adapter->flags &= ~IXGBE_FLAG_RX_CSUM_ENABLED;
6961 else
6962 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
6963
6964 /* Make sure RSC matches LRO, reset if change */
6965 if (!!(data & NETIF_F_LRO) !=
6966 !!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6967 adapter->flags2 ^= IXGBE_FLAG2_RSC_ENABLED;
6968 switch (adapter->hw.mac.type) {
6969 case ixgbe_mac_X540:
6970 case ixgbe_mac_82599EB:
6971 need_reset = true;
6972 break;
6973 default:
6974 break;
6975 }
6976 }
6977
6978 /*
6979 * Check if Flow Director n-tuple support was enabled or disabled. If
6980 * the state changed, we need to reset.
6981 */
6982 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
6983 /* turn off ATR, enable perfect filters and reset */
6984 if (data & NETIF_F_NTUPLE) {
6985 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6986 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6987 need_reset = true;
6988 }
6989 } else if (!(data & NETIF_F_NTUPLE)) {
6990 /* turn off Flow Director, set ATR and reset */
6991 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6992 if ((adapter->flags & IXGBE_FLAG_RSS_ENABLED) &&
6993 !(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
6994 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6995 need_reset = true;
6996 }
6997
6998 if (need_reset)
6999 ixgbe_do_reset(netdev);
7000
7001 return 0;
7002
7003}
7004
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007005static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007006 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007007 .ndo_stop = ixgbe_close,
7008 .ndo_start_xmit = ixgbe_xmit_frame,
7009 .ndo_select_queue = ixgbe_select_queue,
7010 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007011 .ndo_validate_addr = eth_validate_addr,
7012 .ndo_set_mac_address = ixgbe_set_mac,
7013 .ndo_change_mtu = ixgbe_change_mtu,
7014 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007015 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7016 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007017 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007018 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7019 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7020 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7021 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007022 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007023 .ndo_setup_tc = ixgbe_setup_tc,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007024#ifdef CONFIG_NET_POLL_CONTROLLER
7025 .ndo_poll_controller = ixgbe_netpoll,
7026#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007027#ifdef IXGBE_FCOE
7028 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007029 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007030 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007031 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7032 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007033 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007034#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007035 .ndo_set_features = ixgbe_set_features,
7036 .ndo_fix_features = ixgbe_fix_features,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007037};
7038
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007039static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7040 const struct ixgbe_info *ii)
7041{
7042#ifdef CONFIG_PCI_IOV
7043 struct ixgbe_hw *hw = &adapter->hw;
7044 int err;
Greg Rosea1cbb152011-05-13 01:33:48 +00007045 int num_vf_macvlans, i;
7046 struct vf_macvlans *mv_list;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007047
Greg Rose3377eba792010-12-07 08:16:45 +00007048 if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007049 return;
7050
7051 /* The 82599 supports up to 64 VFs per physical function
7052 * but this implementation limits allocation to 63 so that
7053 * basic networking resources are still available to the
7054 * physical function
7055 */
7056 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
7057 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
7058 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
7059 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007060 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007061 goto err_novfs;
7062 }
Greg Rosea1cbb152011-05-13 01:33:48 +00007063
7064 num_vf_macvlans = hw->mac.num_rar_entries -
7065 (IXGBE_MAX_PF_MACVLANS + 1 + adapter->num_vfs);
7066
7067 adapter->mv_list = mv_list = kcalloc(num_vf_macvlans,
7068 sizeof(struct vf_macvlans),
7069 GFP_KERNEL);
7070 if (mv_list) {
7071 /* Initialize list of VF macvlans */
7072 INIT_LIST_HEAD(&adapter->vf_mvs.l);
7073 for (i = 0; i < num_vf_macvlans; i++) {
7074 mv_list->vf = -1;
7075 mv_list->free = true;
7076 mv_list->rar_entry = hw->mac.num_rar_entries -
7077 (i + adapter->num_vfs + 1);
7078 list_add(&mv_list->l, &adapter->vf_mvs.l);
7079 mv_list++;
7080 }
7081 }
7082
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007083 /* If call to enable VFs succeeded then allocate memory
7084 * for per VF control structures.
7085 */
7086 adapter->vfinfo =
7087 kcalloc(adapter->num_vfs,
7088 sizeof(struct vf_data_storage), GFP_KERNEL);
7089 if (adapter->vfinfo) {
7090 /* Now that we're sure SR-IOV is enabled
7091 * and memory allocated set up the mailbox parameters
7092 */
7093 ixgbe_init_mbx_params_pf(hw);
7094 memcpy(&hw->mbx.ops, ii->mbx_ops,
7095 sizeof(hw->mbx.ops));
7096
7097 /* Disable RSC when in SR-IOV mode */
7098 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
7099 IXGBE_FLAG2_RSC_ENABLED);
7100 return;
7101 }
7102
7103 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00007104 e_err(probe, "Unable to allocate memory for VF Data Storage - "
7105 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007106 pci_disable_sriov(adapter->pdev);
7107
7108err_novfs:
7109 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
7110 adapter->num_vfs = 0;
7111#endif /* CONFIG_PCI_IOV */
7112}
7113
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007114/**
Auke Kok9a799d72007-09-15 14:07:45 -07007115 * ixgbe_probe - Device Initialization Routine
7116 * @pdev: PCI device information struct
7117 * @ent: entry in ixgbe_pci_tbl
7118 *
7119 * Returns 0 on success, negative on failure
7120 *
7121 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7122 * The OS initialization, configuring of the adapter private structure,
7123 * and a hardware reset occur.
7124 **/
7125static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007126 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007127{
7128 struct net_device *netdev;
7129 struct ixgbe_adapter *adapter = NULL;
7130 struct ixgbe_hw *hw;
7131 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007132 static int cards_found;
7133 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007134 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007135 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007136#ifdef IXGBE_FCOE
7137 u16 device_caps;
7138#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007139 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007140
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007141 /* Catch broken hardware that put the wrong VF device ID in
7142 * the PCIe SR-IOV capability.
7143 */
7144 if (pdev->is_virtfn) {
7145 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7146 pci_name(pdev), pdev->vendor, pdev->device);
7147 return -EINVAL;
7148 }
7149
gouji-new9ce77662009-05-06 10:44:45 +00007150 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007151 if (err)
7152 return err;
7153
Nick Nunley1b507732010-04-27 13:10:27 +00007154 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7155 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007156 pci_using_dac = 1;
7157 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007158 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007159 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007160 err = dma_set_coherent_mask(&pdev->dev,
7161 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007162 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007163 dev_err(&pdev->dev,
7164 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007165 goto err_dma;
7166 }
7167 }
7168 pci_using_dac = 0;
7169 }
7170
gouji-new9ce77662009-05-06 10:44:45 +00007171 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007172 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007173 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007174 dev_err(&pdev->dev,
7175 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007176 goto err_pci_reg;
7177 }
7178
Frans Pop19d5afd2009-10-02 10:04:12 -07007179 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007180
Auke Kok9a799d72007-09-15 14:07:45 -07007181 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007182 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007183
John Fastabende901acd2011-04-26 07:26:08 +00007184#ifdef CONFIG_IXGBE_DCB
7185 indices *= MAX_TRAFFIC_CLASS;
7186#endif
7187
John Fastabendc85a2612010-02-25 23:15:21 +00007188 if (ii->mac == ixgbe_mac_82598EB)
7189 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7190 else
7191 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7192
John Fastabende901acd2011-04-26 07:26:08 +00007193#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007194 indices += min_t(unsigned int, num_possible_cpus(),
7195 IXGBE_MAX_FCOE_INDICES);
7196#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007197 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007198 if (!netdev) {
7199 err = -ENOMEM;
7200 goto err_alloc_etherdev;
7201 }
7202
Auke Kok9a799d72007-09-15 14:07:45 -07007203 SET_NETDEV_DEV(netdev, &pdev->dev);
7204
Auke Kok9a799d72007-09-15 14:07:45 -07007205 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007206 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007207
7208 adapter->netdev = netdev;
7209 adapter->pdev = pdev;
7210 hw = &adapter->hw;
7211 hw->back = adapter;
7212 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7213
Jeff Kirsher05857982008-09-11 19:57:00 -07007214 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007215 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007216 if (!hw->hw_addr) {
7217 err = -EIO;
7218 goto err_ioremap;
7219 }
7220
7221 for (i = 1; i <= 5; i++) {
7222 if (pci_resource_len(pdev, i) == 0)
7223 continue;
7224 }
7225
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007226 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007227 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007228 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007229 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007230
Auke Kok9a799d72007-09-15 14:07:45 -07007231 adapter->bd_number = cards_found;
7232
Auke Kok9a799d72007-09-15 14:07:45 -07007233 /* Setup hw api */
7234 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007235 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007236
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007237 /* EEPROM */
7238 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7239 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7240 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7241 if (!(eec & (1 << 8)))
7242 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7243
7244 /* PHY */
7245 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007246 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007247 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7248 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7249 hw->phy.mdio.mmds = 0;
7250 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7251 hw->phy.mdio.dev = netdev;
7252 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7253 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007254
Don Skidmore8ca783a2009-05-26 20:40:47 -07007255 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007256
7257 /* setup the private structure */
7258 err = ixgbe_sw_init(adapter);
7259 if (err)
7260 goto err_sw_init;
7261
Don Skidmoree86bff02010-02-11 04:14:08 +00007262 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007263 switch (adapter->hw.mac.type) {
7264 case ixgbe_mac_82599EB:
7265 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007266 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007267 break;
7268 default:
7269 break;
7270 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007271
Don Skidmorebf069c92009-05-07 10:39:54 +00007272 /*
7273 * If there is a fan on this device and it has failed log the
7274 * failure.
7275 */
7276 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7277 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7278 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007279 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007280 }
7281
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007282 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007283 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007284 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007285 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007286 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7287 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007288 err = 0;
7289 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007290 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007291 "module type was detected.\n");
7292 e_dev_err("Reload the driver after installing a supported "
7293 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007294 goto err_sw_init;
7295 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007296 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007297 goto err_sw_init;
7298 }
7299
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007300 ixgbe_probe_vf(adapter, ii);
7301
Emil Tantilov396e7992010-07-01 20:05:12 +00007302 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007303 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007304 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007305 NETIF_F_HW_VLAN_TX |
7306 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007307 NETIF_F_HW_VLAN_FILTER |
7308 NETIF_F_TSO |
7309 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007310 NETIF_F_RXHASH |
7311 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007312
Don Skidmore082757a2011-07-21 05:55:00 +00007313 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007314
Don Skidmore58be7662011-04-12 09:42:11 +00007315 switch (adapter->hw.mac.type) {
7316 case ixgbe_mac_82599EB:
7317 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007318 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007319 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7320 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007321 break;
7322 default:
7323 break;
7324 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007325
Jeff Kirsherad31c402008-06-05 04:05:30 -07007326 netdev->vlan_features |= NETIF_F_TSO;
7327 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007328 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007329 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007330 netdev->vlan_features |= NETIF_F_SG;
7331
Jiri Pirko01789342011-08-16 06:29:00 +00007332 netdev->priv_flags |= IFF_UNICAST_FLT;
7333
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007334 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7335 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7336 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007337
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007338#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007339 netdev->dcbnl_ops = &dcbnl_ops;
7340#endif
7341
Yi Zoueacd73f2009-05-13 13:11:06 +00007342#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007343 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007344 if (hw->mac.ops.get_device_caps) {
7345 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007346 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7347 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007348 }
7349 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007350 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7351 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7352 netdev->vlan_features |= NETIF_F_FSO;
7353 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7354 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007355#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007356 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007357 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007358 netdev->vlan_features |= NETIF_F_HIGHDMA;
7359 }
Auke Kok9a799d72007-09-15 14:07:45 -07007360
Don Skidmore082757a2011-07-21 05:55:00 +00007361 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7362 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007363 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007364 netdev->features |= NETIF_F_LRO;
7365
Auke Kok9a799d72007-09-15 14:07:45 -07007366 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007367 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007368 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007369 err = -EIO;
7370 goto err_eeprom;
7371 }
7372
7373 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7374 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7375
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007376 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007377 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007378 err = -EIO;
7379 goto err_eeprom;
7380 }
7381
Don Skidmorec6ecf392010-12-03 03:31:51 +00007382 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7383 if (hw->mac.ops.disable_tx_laser &&
7384 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007385 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007386 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007387 hw->mac.ops.disable_tx_laser(hw);
7388
Alexander Duyck70864002011-04-27 09:13:56 +00007389 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
7390 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007391
Alexander Duyck70864002011-04-27 09:13:56 +00007392 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7393 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007394
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007395 err = ixgbe_init_interrupt_scheme(adapter);
7396 if (err)
7397 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007398
Don Skidmore082757a2011-07-21 05:55:00 +00007399 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED)) {
7400 netdev->hw_features &= ~NETIF_F_RXHASH;
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007401 netdev->features &= ~NETIF_F_RXHASH;
Don Skidmore082757a2011-07-21 05:55:00 +00007402 }
Emil Tantilov67a74ee2011-04-23 04:50:40 +00007403
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007404 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007405 case IXGBE_DEV_ID_82599_SFP:
7406 /* Only this subdevice supports WOL */
7407 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007408 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007409 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007410 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7411 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007412 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
Andy Gospodarek9417c462011-07-16 07:31:33 +00007413 adapter->wol = IXGBE_WUFC_MAG;
Don Skidmore0b077fe2010-12-03 03:32:13 +00007414 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007415 case IXGBE_DEV_ID_82599_KX4:
Andy Gospodarek9417c462011-07-16 07:31:33 +00007416 adapter->wol = IXGBE_WUFC_MAG;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007417 break;
7418 default:
7419 adapter->wol = 0;
7420 break;
7421 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007422 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7423
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007424 /* pick up the PCI bus settings for reporting later */
7425 hw->mac.ops.get_bus_info(hw);
7426
Auke Kok9a799d72007-09-15 14:07:45 -07007427 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007428 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007429 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7430 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007431 "Unknown"),
7432 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7433 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7434 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7435 "Unknown"),
7436 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007437
7438 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7439 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007440 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007441 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007442 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007443 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007444 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007445 else
Don Skidmore289700db2010-12-03 03:32:58 +00007446 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7447 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007448
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007449 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007450 e_dev_warn("PCI-Express bandwidth available for this card is "
7451 "not sufficient for optimal performance.\n");
7452 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7453 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007454 }
7455
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007456 /* save off EEPROM version number */
7457 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7458
Auke Kok9a799d72007-09-15 14:07:45 -07007459 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007460 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007461
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007462 if (err == IXGBE_ERR_EEPROM_VERSION) {
7463 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007464 e_dev_warn("This device is a pre-production adapter/LOM. "
7465 "Please be aware there may be issues associated "
7466 "with your hardware. If you are experiencing "
7467 "problems please contact your Intel or hardware "
7468 "representative who provided you with this "
7469 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007470 }
Auke Kok9a799d72007-09-15 14:07:45 -07007471 strcpy(netdev->name, "eth%d");
7472 err = register_netdev(netdev);
7473 if (err)
7474 goto err_register;
7475
Jesse Brandeburg54386462009-04-17 20:44:27 +00007476 /* carrier off reporting is important to ethtool even BEFORE open */
7477 netif_carrier_off(netdev);
7478
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007479#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007480 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007481 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007482 ixgbe_setup_dca(adapter);
7483 }
7484#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007485 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007486 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007487 for (i = 0; i < adapter->num_vfs; i++)
7488 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7489 }
7490
Emil Tantilov9612de92011-05-07 07:40:20 +00007491 /* Inform firmware of driver version */
7492 if (hw->mac.ops.set_fw_drv_ver)
Don Skidmorea38a1042011-05-20 03:05:14 +00007493 hw->mac.ops.set_fw_drv_ver(hw, MAJ, MIN, BUILD,
7494 FW_CEM_UNUSED_VER);
Emil Tantilov9612de92011-05-07 07:40:20 +00007495
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007496 /* add san mac addr to netdev */
7497 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007498
Emil Tantilov849c4542010-06-03 16:53:41 +00007499 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007500 cards_found++;
7501 return 0;
7502
7503err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007504 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007505 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007506err_sw_init:
7507err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007508 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7509 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007510 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007511 iounmap(hw->hw_addr);
7512err_ioremap:
7513 free_netdev(netdev);
7514err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007515 pci_release_selected_regions(pdev,
7516 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007517err_pci_reg:
7518err_dma:
7519 pci_disable_device(pdev);
7520 return err;
7521}
7522
7523/**
7524 * ixgbe_remove - Device Removal Routine
7525 * @pdev: PCI device information struct
7526 *
7527 * ixgbe_remove is called by the PCI subsystem to alert the driver
7528 * that it should release a PCI device. The could be caused by a
7529 * Hot-Plug event, or because the driver is going to be removed from
7530 * memory.
7531 **/
7532static void __devexit ixgbe_remove(struct pci_dev *pdev)
7533{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007534 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7535 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007536
7537 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007538 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007539
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007540#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007541 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7542 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7543 dca_remove_requester(&pdev->dev);
7544 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7545 }
7546
7547#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007548#ifdef IXGBE_FCOE
7549 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7550 ixgbe_cleanup_fcoe(adapter);
7551
7552#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007553
7554 /* remove the added san mac */
7555 ixgbe_del_sanmac_netdev(netdev);
7556
Donald Skidmorec4900be2008-11-20 21:11:42 -08007557 if (netdev->reg_state == NETREG_REGISTERED)
7558 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007559
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007560 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7561 ixgbe_disable_sriov(adapter);
7562
Alexander Duyck7a921c92009-05-06 10:43:28 +00007563 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007564
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007565 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007566
7567 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007568 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007569 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007570
Emil Tantilov849c4542010-06-03 16:53:41 +00007571 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007572
Auke Kok9a799d72007-09-15 14:07:45 -07007573 free_netdev(netdev);
7574
Frans Pop19d5afd2009-10-02 10:04:12 -07007575 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007576
Auke Kok9a799d72007-09-15 14:07:45 -07007577 pci_disable_device(pdev);
7578}
7579
7580/**
7581 * ixgbe_io_error_detected - called when PCI error is detected
7582 * @pdev: Pointer to PCI device
7583 * @state: The current pci connection state
7584 *
7585 * This function is called after a PCI bus error affecting
7586 * this device has been detected.
7587 */
7588static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007589 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007590{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007591 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7592 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007593
7594 netif_device_detach(netdev);
7595
Breno Leitao3044b8d2009-05-06 10:44:26 +00007596 if (state == pci_channel_io_perm_failure)
7597 return PCI_ERS_RESULT_DISCONNECT;
7598
Auke Kok9a799d72007-09-15 14:07:45 -07007599 if (netif_running(netdev))
7600 ixgbe_down(adapter);
7601 pci_disable_device(pdev);
7602
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007603 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007604 return PCI_ERS_RESULT_NEED_RESET;
7605}
7606
7607/**
7608 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7609 * @pdev: Pointer to PCI device
7610 *
7611 * Restart the card from scratch, as if from a cold-boot.
7612 */
7613static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7614{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007615 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007616 pci_ers_result_t result;
7617 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007618
gouji-new9ce77662009-05-06 10:44:45 +00007619 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007620 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007621 result = PCI_ERS_RESULT_DISCONNECT;
7622 } else {
7623 pci_set_master(pdev);
7624 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007625 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007626
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007627 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007628
7629 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007630 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007631 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007632 }
Auke Kok9a799d72007-09-15 14:07:45 -07007633
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007634 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7635 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007636 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7637 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007638 /* non-fatal, continue */
7639 }
Auke Kok9a799d72007-09-15 14:07:45 -07007640
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007641 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007642}
7643
7644/**
7645 * ixgbe_io_resume - called when traffic can start flowing again.
7646 * @pdev: Pointer to PCI device
7647 *
7648 * This callback is called when the error recovery driver tells us that
7649 * its OK to resume normal operation.
7650 */
7651static void ixgbe_io_resume(struct pci_dev *pdev)
7652{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007653 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7654 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007655
7656 if (netif_running(netdev)) {
7657 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007658 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007659 return;
7660 }
7661 }
7662
7663 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007664}
7665
7666static struct pci_error_handlers ixgbe_err_handler = {
7667 .error_detected = ixgbe_io_error_detected,
7668 .slot_reset = ixgbe_io_slot_reset,
7669 .resume = ixgbe_io_resume,
7670};
7671
7672static struct pci_driver ixgbe_driver = {
7673 .name = ixgbe_driver_name,
7674 .id_table = ixgbe_pci_tbl,
7675 .probe = ixgbe_probe,
7676 .remove = __devexit_p(ixgbe_remove),
7677#ifdef CONFIG_PM
7678 .suspend = ixgbe_suspend,
7679 .resume = ixgbe_resume,
7680#endif
7681 .shutdown = ixgbe_shutdown,
7682 .err_handler = &ixgbe_err_handler
7683};
7684
7685/**
7686 * ixgbe_init_module - Driver Registration Routine
7687 *
7688 * ixgbe_init_module is the first routine called when the driver is
7689 * loaded. All it does is register with the PCI subsystem.
7690 **/
7691static int __init ixgbe_init_module(void)
7692{
7693 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007694 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007695 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007696
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007697#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007698 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007699#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007700
Auke Kok9a799d72007-09-15 14:07:45 -07007701 ret = pci_register_driver(&ixgbe_driver);
7702 return ret;
7703}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007704
Auke Kok9a799d72007-09-15 14:07:45 -07007705module_init(ixgbe_init_module);
7706
7707/**
7708 * ixgbe_exit_module - Driver Exit Cleanup Routine
7709 *
7710 * ixgbe_exit_module is called just before the driver is removed
7711 * from memory.
7712 **/
7713static void __exit ixgbe_exit_module(void)
7714{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007715#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007716 dca_unregister_notify(&dca_notifier);
7717#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007718 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007719 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007720}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007721
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007722#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007723static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007724 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007725{
7726 int ret_val;
7727
7728 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007729 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007730
7731 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7732}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007733
Alexander Duyckb4533682009-03-31 21:32:42 +00007734#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007735
Auke Kok9a799d72007-09-15 14:07:45 -07007736module_exit(ixgbe_exit_module);
7737
7738/* ixgbe_main.c */