blob: 24e440de4c8071a24b2ca039500df315f83d7e75 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1998-2002 Andre Hedrick <andre@linux-ide.org>
Sergei Shtylyovfed21642007-02-17 02:40:22 +01003 * Copyright (C) 2006-2007 MontaVista Software, Inc.
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +02004 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * Portions Copyright (C) 1999 Promise Technology, Inc.
7 * Author: Frank Tiernan (frankt@promise.com)
8 * Released under terms of General Public License
9 */
10
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/types.h>
12#include <linux/module.h>
13#include <linux/kernel.h>
14#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/blkdev.h>
16#include <linux/hdreg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/ide.h>
20
21#include <asm/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#define PDC202XX_DEBUG_DRIVE_INFO 0
24
25static const char *pdc_quirk_drives[] = {
26 "QUANTUM FIREBALLlct08 08",
27 "QUANTUM FIREBALLP KA6.4",
28 "QUANTUM FIREBALLP KA9.1",
29 "QUANTUM FIREBALLP LM20.4",
30 "QUANTUM FIREBALLP KX13.6",
31 "QUANTUM FIREBALLP KX20.5",
32 "QUANTUM FIREBALLP KX27.3",
33 "QUANTUM FIREBALLP LM20.5",
34 NULL
35};
36
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020037static void pdc_old_disable_66MHz_clock(ide_hwif_t *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +020039static void pdc202xx_set_mode(ide_drive_t *drive, const u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -070040{
41 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +010042 struct pci_dev *dev = to_pci_dev(hwif->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070043 u8 drive_pci = 0x60 + (drive->dn << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020045 u8 AP = 0, BP = 0, CP = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 u8 TA = 0, TB = 0, TC = 0;
47
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020048#if PDC202XX_DEBUG_DRIVE_INFO
49 u32 drive_conf = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 pci_read_config_dword(dev, drive_pci, &drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020051#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020053 /*
54 * TODO: do this once per channel
55 */
56 if (dev->device != PCI_DEVICE_ID_PROMISE_20246)
57 pdc_old_disable_66MHz_clock(hwif);
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020059 pci_read_config_byte(dev, drive_pci, &AP);
60 pci_read_config_byte(dev, drive_pci + 1, &BP);
61 pci_read_config_byte(dev, drive_pci + 2, &CP);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
63 switch(speed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 case XFER_UDMA_5:
65 case XFER_UDMA_4: TB = 0x20; TC = 0x01; break;
66 case XFER_UDMA_2: TB = 0x20; TC = 0x01; break;
67 case XFER_UDMA_3:
68 case XFER_UDMA_1: TB = 0x40; TC = 0x02; break;
69 case XFER_UDMA_0:
70 case XFER_MW_DMA_2: TB = 0x60; TC = 0x03; break;
71 case XFER_MW_DMA_1: TB = 0x60; TC = 0x04; break;
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020072 case XFER_MW_DMA_0: TB = 0xE0; TC = 0x0F; break;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073 case XFER_PIO_4: TA = 0x01; TB = 0x04; break;
74 case XFER_PIO_3: TA = 0x02; TB = 0x06; break;
75 case XFER_PIO_2: TA = 0x03; TB = 0x08; break;
76 case XFER_PIO_1: TA = 0x05; TB = 0x0C; break;
77 case XFER_PIO_0:
78 default: TA = 0x09; TB = 0x13; break;
79 }
80
81 if (speed < XFER_SW_DMA_0) {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020082 /*
83 * preserve SYNC_INT / ERDDY_EN bits while clearing
84 * Prefetch_EN / IORDY_EN / PA[3:0] bits of register A
85 */
86 AP &= ~0x3f;
87 if (drive->id->capability & 4)
88 AP |= 0x20; /* set IORDY_EN bit */
89 if (drive->media == ide_disk)
90 AP |= 0x10; /* set Prefetch_EN bit */
91 /* clear PB[4:0] bits of register B */
92 BP &= ~0x1f;
93 pci_write_config_byte(dev, drive_pci, AP | TA);
94 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 } else {
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +020096 /* clear MB[2:0] bits of register B */
97 BP &= ~0xe0;
98 /* clear MC[3:0] bits of register C */
99 CP &= ~0x0f;
100 pci_write_config_byte(dev, drive_pci + 1, BP | TB);
101 pci_write_config_byte(dev, drive_pci + 2, CP | TC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 }
103
104#if PDC202XX_DEBUG_DRIVE_INFO
105 printk(KERN_DEBUG "%s: %s drive%d 0x%08x ",
106 drive->name, ide_xfer_verbose(speed),
107 drive->dn, drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200108 pci_read_config_dword(dev, drive_pci, &drive_conf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 printk("0x%08x\n", drive_conf);
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200110#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111}
112
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200113static void pdc202xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114{
Bartlomiej Zolnierkiewicz88b2b322007-10-13 17:47:51 +0200115 pdc202xx_set_mode(drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116}
117
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200118static u8 __devinit pdc2026x_cable_detect(ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100120 struct pci_dev *dev = to_pci_dev(hwif->dev);
Alan Cox1bee4d12008-02-02 19:56:38 +0100121 u16 CIS, mask = hwif->channel ? (1 << 11) : (1 << 10);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200122
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100123 pci_read_config_word(dev, 0x50, &CIS);
Bartlomiej Zolnierkiewicz49521f92007-07-09 23:17:58 +0200124
125 return (CIS & mask) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126}
127
128/*
129 * Set the control register to use the 66MHz system
130 * clock for UDMA 3/4/5 mode operation when necessary.
131 *
Bartlomiej Zolnierkiewicz4fce3162007-05-16 00:51:41 +0200132 * FIXME: this register is shared by both channels, some locking is needed
133 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 * It may also be possible to leave the 66MHz clock on
135 * and readjust the timing parameters.
136 */
137static void pdc_old_enable_66MHz_clock(ide_hwif_t *hwif)
138{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100139 unsigned long clock_reg = hwif->extra_base + 0x01;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100140 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100142 outb(clock | (hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143}
144
145static void pdc_old_disable_66MHz_clock(ide_hwif_t *hwif)
146{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100147 unsigned long clock_reg = hwif->extra_base + 0x01;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100148 u8 clock = inb(clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100150 outb(clock & ~(hwif->channel ? 0x08 : 0x02), clock_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151}
152
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100153static void pdc202xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154{
Sergei Shtylyovd24ec422007-02-07 18:18:39 +0100155 const char **list, *model = drive->id->model;
156
157 for (list = pdc_quirk_drives; *list != NULL; list++)
Bartlomiej Zolnierkiewiczf01393e2008-01-26 20:13:03 +0100158 if (strstr(model, *list) != NULL) {
159 drive->quirk_list = 2;
160 return;
161 }
162
163 drive->quirk_list = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164}
165
166static void pdc202xx_old_ide_dma_start(ide_drive_t *drive)
167{
168 if (drive->current_speed > XFER_UDMA_2)
169 pdc_old_enable_66MHz_clock(drive->hwif);
Tobias Oedf3d5b342006-10-03 01:14:17 -0700170 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 struct request *rq = HWGROUP(drive)->rq;
172 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100173 unsigned long high_16 = hwif->extra_base - 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
175 u32 word_count = 0;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100176 u8 clock = inb(high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100178 outb(clock | (hwif->channel ? 0x08 : 0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 word_count = (rq->nr_sectors << 8);
180 word_count = (rq_data_dir(rq) == READ) ?
181 word_count | 0x05000000 :
182 word_count | 0x06000000;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100183 outl(word_count, atapi_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 }
185 ide_dma_start(drive);
186}
187
188static int pdc202xx_old_ide_dma_end(ide_drive_t *drive)
189{
Tobias Oedf3d5b342006-10-03 01:14:17 -0700190 if (drive->media != ide_disk || drive->addressing == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100192 unsigned long high_16 = hwif->extra_base - 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 unsigned long atapi_reg = high_16 + (hwif->channel ? 0x24 : 0x20);
194 u8 clock = 0;
195
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100196 outl(0, atapi_reg); /* zero out extra */
197 clock = inb(high_16 + 0x11);
198 outb(clock & ~(hwif->channel ? 0x08:0x02), high_16 + 0x11);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 }
200 if (drive->current_speed > XFER_UDMA_2)
201 pdc_old_disable_66MHz_clock(drive->hwif);
202 return __ide_dma_end(drive);
203}
204
205static int pdc202xx_old_ide_dma_test_irq(ide_drive_t *drive)
206{
207 ide_hwif_t *hwif = HWIF(drive);
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100208 unsigned long high_16 = hwif->extra_base - 16;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100209 u8 dma_stat = inb(hwif->dma_status);
210 u8 sc1d = inb(high_16 + 0x001d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
212 if (hwif->channel) {
213 /* bit7: Error, bit6: Interrupting, bit5: FIFO Full, bit4: FIFO Empty */
214 if ((sc1d & 0x50) == 0x50)
215 goto somebody_else;
216 else if ((sc1d & 0x40) == 0x40)
217 return (dma_stat & 4) == 4;
218 } else {
219 /* bit3: Error, bit2: Interrupting, bit1: FIFO Full, bit0: FIFO Empty */
220 if ((sc1d & 0x05) == 0x05)
221 goto somebody_else;
222 else if ((sc1d & 0x04) == 0x04)
223 return (dma_stat & 4) == 4;
224 }
225somebody_else:
226 return (dma_stat & 4) == 4; /* return 1 if INTR asserted */
227}
228
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229static void pdc202xx_reset_host (ide_hwif_t *hwif)
230{
Bartlomiej Zolnierkiewicz1c029fd2008-01-25 22:17:05 +0100231 unsigned long high_16 = hwif->extra_base - 16;
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100232 u8 udma_speed_flag = inb(high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100234 outb(udma_speed_flag | 0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 mdelay(100);
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100236 outb(udma_speed_flag & ~0x10, high_16 | 0x001f);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 mdelay(2000); /* 2 seconds ?! */
238
239 printk(KERN_WARNING "PDC202XX: %s channel reset.\n",
240 hwif->channel ? "Secondary" : "Primary");
241}
242
243static void pdc202xx_reset (ide_drive_t *drive)
244{
245 ide_hwif_t *hwif = HWIF(drive);
246 ide_hwif_t *mate = hwif->mate;
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 pdc202xx_reset_host(hwif);
249 pdc202xx_reset_host(mate);
Bartlomiej Zolnierkiewicz26bcb872007-10-11 23:54:00 +0200250
251 ide_set_max_pio(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252}
253
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200254static void pdc202xx_dma_lost_irq(ide_drive_t *drive)
255{
256 pdc202xx_reset(drive);
257 ide_dma_lost_irq(drive);
258}
259
260static void pdc202xx_dma_timeout(ide_drive_t *drive)
261{
262 pdc202xx_reset(drive);
263 ide_dma_timeout(drive);
264}
265
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266static void __devinit init_hwif_pdc202xx(ide_hwif_t *hwif)
267{
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100268 struct pci_dev *dev = to_pci_dev(hwif->dev);
269
Bartlomiej Zolnierkiewicze98d6e52007-08-20 22:42:56 +0200270 if (hwif->dma_base == 0)
271 return;
272
Sergei Shtylyov841d2a92007-07-09 23:17:54 +0200273 hwif->dma_lost_irq = &pdc202xx_dma_lost_irq;
Sergei Shtylyovc283f5d2007-07-09 23:17:54 +0200274 hwif->dma_timeout = &pdc202xx_dma_timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Bartlomiej Zolnierkiewicz36501652008-02-01 23:09:31 +0100276 if (dev->device != PCI_DEVICE_ID_PROMISE_20246) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 hwif->dma_start = &pdc202xx_old_ide_dma_start;
278 hwif->ide_dma_end = &pdc202xx_old_ide_dma_end;
279 }
280 hwif->ide_dma_test_irq = &pdc202xx_old_ide_dma_test_irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281}
282
Bartlomiej Zolnierkiewicz73369d22008-04-26 22:25:21 +0200283static unsigned int __devinit init_chipset_pdc202xx(struct pci_dev *dev,
284 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285{
Bartlomiej Zolnierkiewicz73369d22008-04-26 22:25:21 +0200286 unsigned long dmabase = pci_resource_start(dev, 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 u8 udma_speed_flag = 0, primary_mode = 0, secondary_mode = 0;
288
Bartlomiej Zolnierkiewicz73369d22008-04-26 22:25:21 +0200289 if (dmabase == 0)
290 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100292 udma_speed_flag = inb(dmabase | 0x1f);
293 primary_mode = inb(dmabase | 0x1a);
294 secondary_mode = inb(dmabase | 0x1b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 printk(KERN_INFO "%s: (U)DMA Burst Bit %sABLED " \
296 "Primary %s Mode " \
Bartlomiej Zolnierkiewicz5e59c232008-04-26 22:25:20 +0200297 "Secondary %s Mode.\n", pci_name(dev),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 (udma_speed_flag & 1) ? "EN" : "DIS",
299 (primary_mode & 1) ? "MASTER" : "PCI",
300 (secondary_mode & 1) ? "MASTER" : "PCI" );
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 if (!(udma_speed_flag & 1)) {
303 printk(KERN_INFO "%s: FORCING BURST BIT 0x%02x->0x%02x ",
Bartlomiej Zolnierkiewicz5e59c232008-04-26 22:25:20 +0200304 pci_name(dev), udma_speed_flag,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 (udma_speed_flag|1));
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100306 outb(udma_speed_flag | 1, dmabase | 0x1f);
307 printk("%sACTIVE\n", (inb(dmabase | 0x1f) & 1) ? "" : "IN");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 }
Bartlomiej Zolnierkiewicz73369d22008-04-26 22:25:21 +0200309out:
310 return dev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311}
312
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200313static void __devinit pdc202ata4_fixup_irq(struct pci_dev *dev,
314 const char *name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315{
316 if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE) {
317 u8 irq = 0, irq2 = 0;
318 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
319 /* 0xbc */
320 pci_read_config_byte(dev, (PCI_INTERRUPT_LINE)|0x80, &irq2);
321 if (irq != irq2) {
322 pci_write_config_byte(dev,
323 (PCI_INTERRUPT_LINE)|0x80, irq); /* 0xbc */
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200324 printk(KERN_INFO "%s: PCI config space interrupt "
325 "mirror fixed\n", name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
327 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100330#define IDE_HFLAGS_PDC202XX \
331 (IDE_HFLAG_ERROR_STOPS_FIFO | \
332 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
333 IDE_HFLAG_OFF_BOARD)
334
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200335static const struct ide_port_ops pdc20246_port_ops = {
336 .set_pio_mode = pdc202xx_set_pio_mode,
337 .set_dma_mode = pdc202xx_set_mode,
338 .quirkproc = pdc202xx_quirkproc,
339};
340
341static const struct ide_port_ops pdc2026x_port_ops = {
342 .set_pio_mode = pdc202xx_set_pio_mode,
343 .set_dma_mode = pdc202xx_set_mode,
344 .quirkproc = pdc202xx_quirkproc,
345 .resetproc = pdc202xx_reset,
346 .cable_detect = pdc2026x_cable_detect,
347};
348
Bartlomiej Zolnierkiewicz272a3702007-10-20 00:32:30 +0200349#define DECLARE_PDC2026X_DEV(name_str, udma, extra_flags) \
Bartlomiej Zolnierkiewicz5ef8cb52007-10-19 00:30:10 +0200350 { \
351 .name = name_str, \
352 .init_chipset = init_chipset_pdc202xx, \
353 .init_hwif = init_hwif_pdc202xx, \
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200354 .port_ops = &pdc2026x_port_ops, \
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100355 .host_flags = IDE_HFLAGS_PDC202XX | extra_flags, \
Bartlomiej Zolnierkiewicz5ef8cb52007-10-19 00:30:10 +0200356 .pio_mask = ATA_PIO4, \
357 .mwdma_mask = ATA_MWDMA2, \
358 .udma_mask = udma, \
359 }
360
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200361static const struct ide_port_info pdc202xx_chipsets[] __devinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 { /* 0 */
363 .name = "PDC20246",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 .init_chipset = init_chipset_pdc202xx,
365 .init_hwif = init_hwif_pdc202xx,
Bartlomiej Zolnierkiewiczac95bee2008-04-26 22:25:14 +0200366 .port_ops = &pdc20246_port_ops,
Bartlomiej Zolnierkiewicz4db90a12008-01-25 22:17:18 +0100367 .host_flags = IDE_HFLAGS_PDC202XX,
Bartlomiej Zolnierkiewicz4099d142007-07-20 01:11:59 +0200368 .pio_mask = ATA_PIO4,
Bartlomiej Zolnierkiewicz5f8b6c32007-10-19 00:30:07 +0200369 .mwdma_mask = ATA_MWDMA2,
370 .udma_mask = ATA_UDMA2,
Bartlomiej Zolnierkiewicz5ef8cb52007-10-19 00:30:10 +0200371 },
372
Bartlomiej Zolnierkiewicz272a3702007-10-20 00:32:30 +0200373 /* 1 */ DECLARE_PDC2026X_DEV("PDC20262", ATA_UDMA4, 0),
374 /* 2 */ DECLARE_PDC2026X_DEV("PDC20263", ATA_UDMA4, 0),
375 /* 3 */ DECLARE_PDC2026X_DEV("PDC20265", ATA_UDMA5, IDE_HFLAG_RQSIZE_256),
376 /* 4 */ DECLARE_PDC2026X_DEV("PDC20267", ATA_UDMA5, IDE_HFLAG_RQSIZE_256),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377};
378
379/**
380 * pdc202xx_init_one - called when a PDC202xx is found
381 * @dev: the pdc202xx device
382 * @id: the matching pci id
383 *
384 * Called when the PCI registration layer (or the IDE initialization)
385 * finds a device matching our IDE device tables.
386 */
387
388static int __devinit pdc202xx_init_one(struct pci_dev *dev, const struct pci_device_id *id)
389{
Bartlomiej Zolnierkiewicz85620432007-10-20 00:32:34 +0200390 const struct ide_port_info *d;
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200391 u8 idx = id->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Bartlomiej Zolnierkiewicz97f84ba2007-10-19 00:30:09 +0200393 d = &pdc202xx_chipsets[idx];
394
395 if (idx < 3)
396 pdc202ata4_fixup_irq(dev, d->name);
397
398 if (idx == 3) {
399 struct pci_dev *bridge = dev->bus->self;
400
401 if (bridge &&
402 bridge->vendor == PCI_VENDOR_ID_INTEL &&
403 (bridge->device == PCI_DEVICE_ID_INTEL_I960 ||
404 bridge->device == PCI_DEVICE_ID_INTEL_I960RM)) {
405 printk(KERN_INFO "ide: Skipping Promise PDC20265 "
406 "attached to I2O RAID controller\n");
407 return -ENODEV;
408 }
409 }
410
411 return ide_setup_pci_device(dev, d);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
413
Bartlomiej Zolnierkiewicz9cbcc5e2007-10-16 22:29:56 +0200414static const struct pci_device_id pdc202xx_pci_tbl[] = {
415 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20246), 0 },
416 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20262), 1 },
417 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20263), 2 },
418 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20265), 3 },
419 { PCI_VDEVICE(PROMISE, PCI_DEVICE_ID_PROMISE_20267), 4 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 { 0, },
421};
422MODULE_DEVICE_TABLE(pci, pdc202xx_pci_tbl);
423
424static struct pci_driver driver = {
425 .name = "Promise_Old_IDE",
426 .id_table = pdc202xx_pci_tbl,
427 .probe = pdc202xx_init_one,
428};
429
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100430static int __init pdc202xx_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431{
432 return ide_pci_register_driver(&driver);
433}
434
435module_init(pdc202xx_ide_init);
436
437MODULE_AUTHOR("Andre Hedrick, Frank Tiernan");
438MODULE_DESCRIPTION("PCI driver module for older Promise IDE");
439MODULE_LICENSE("GPL");