blob: 65b73217c2c33c9c7cd1d936fc89b3dc50663c7a [file] [log] [blame]
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001/*
2 * Pinctrl driver for Rockchip SoCs
3 *
4 * Copyright (c) 2013 MundoReader S.L.
5 * Author: Heiko Stuebner <heiko@sntech.de>
6 *
7 * With some ideas taken from pinctrl-samsung:
8 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
9 * http://www.samsung.com
10 * Copyright (c) 2012 Linaro Ltd
11 * http://www.linaro.org
12 *
13 * and pinctrl-at91:
14 * Copyright (C) 2011-2012 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as published
18 * by the Free Software Foundation.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 */
25
26#include <linux/module.h>
27#include <linux/platform_device.h>
28#include <linux/io.h>
29#include <linux/bitops.h>
30#include <linux/gpio.h>
31#include <linux/of_address.h>
32#include <linux/of_irq.h>
33#include <linux/pinctrl/machine.h>
34#include <linux/pinctrl/pinconf.h>
35#include <linux/pinctrl/pinctrl.h>
36#include <linux/pinctrl/pinmux.h>
37#include <linux/pinctrl/pinconf-generic.h>
38#include <linux/irqchip/chained_irq.h>
Heiko Stübner7e865ab2013-07-23 13:34:20 +020039#include <linux/clk.h>
Heiko Stübner751a99a2014-05-05 13:58:20 +020040#include <linux/regmap.h>
Heiko Stübner14dee862014-05-05 13:59:09 +020041#include <linux/mfd/syscon.h>
Heiko Stübnerd3e51162013-06-10 22:16:22 +020042#include <dt-bindings/pinctrl/rockchip.h>
43
44#include "core.h"
45#include "pinconf.h"
46
47/* GPIO control registers */
48#define GPIO_SWPORT_DR 0x00
49#define GPIO_SWPORT_DDR 0x04
50#define GPIO_INTEN 0x30
51#define GPIO_INTMASK 0x34
52#define GPIO_INTTYPE_LEVEL 0x38
53#define GPIO_INT_POLARITY 0x3c
54#define GPIO_INT_STATUS 0x40
55#define GPIO_INT_RAWSTATUS 0x44
56#define GPIO_DEBOUNCE 0x48
57#define GPIO_PORTS_EOI 0x4c
58#define GPIO_EXT_PORT 0x50
59#define GPIO_LS_SYNC 0x60
60
Heiko Stübnera2829262013-10-16 01:07:20 +020061enum rockchip_pinctrl_type {
62 RK2928,
63 RK3066B,
64 RK3188,
65};
66
Heiko Stübnerfc72c922014-06-16 01:36:05 +020067/**
68 * Encode variants of iomux registers into a type variable
69 */
70#define IOMUX_GPIO_ONLY BIT(0)
Heiko Stübner03716e12014-06-16 01:36:57 +020071#define IOMUX_WIDTH_4BIT BIT(1)
Heiko Stübner95ec8ae2014-06-16 01:37:23 +020072#define IOMUX_SOURCE_PMU BIT(2)
Heiko Stübner62f49222014-06-16 01:37:49 +020073#define IOMUX_UNROUTED BIT(3)
Heiko Stübnerfc72c922014-06-16 01:36:05 +020074
75/**
76 * @type: iomux variant using IOMUX_* constants
Heiko Stübner6bc0d122014-06-16 01:36:33 +020077 * @offset: if initialized to -1 it will be autocalculated, by specifying
78 * an initial offset value the relevant source offset can be reset
79 * to a new value for autocalculating the following iomux registers.
Heiko Stübnerfc72c922014-06-16 01:36:05 +020080 */
81struct rockchip_iomux {
82 int type;
Heiko Stübner6bc0d122014-06-16 01:36:33 +020083 int offset;
Heiko Stübner65fca612013-10-16 01:07:49 +020084};
85
Heiko Stübnerd3e51162013-06-10 22:16:22 +020086/**
87 * @reg_base: register base of the gpio bank
Heiko Stübner6ca52742013-10-16 01:08:42 +020088 * @reg_pull: optional separate register for additional pull settings
Heiko Stübnerd3e51162013-06-10 22:16:22 +020089 * @clk: clock of the gpio bank
90 * @irq: interrupt of the gpio bank
91 * @pin_base: first pin number
92 * @nr_pins: number of pins in this bank
93 * @name: name of the bank
94 * @bank_num: number of the bank, to account for holes
Heiko Stübnerfc72c922014-06-16 01:36:05 +020095 * @iomux: array describing the 4 iomux sources of the bank
Heiko Stübnerd3e51162013-06-10 22:16:22 +020096 * @valid: are all necessary informations present
97 * @of_node: dt node of this bank
98 * @drvdata: common pinctrl basedata
99 * @domain: irqdomain of the gpio bank
100 * @gpio_chip: gpiolib chip
101 * @grange: gpio range
102 * @slock: spinlock for the gpio bank
103 */
104struct rockchip_pin_bank {
105 void __iomem *reg_base;
Heiko Stübner751a99a2014-05-05 13:58:20 +0200106 struct regmap *regmap_pull;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200107 struct clk *clk;
108 int irq;
109 u32 pin_base;
110 u8 nr_pins;
111 char *name;
112 u8 bank_num;
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200113 struct rockchip_iomux iomux[4];
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200114 bool valid;
115 struct device_node *of_node;
116 struct rockchip_pinctrl *drvdata;
117 struct irq_domain *domain;
118 struct gpio_chip gpio_chip;
119 struct pinctrl_gpio_range grange;
120 spinlock_t slock;
Heiko Stübner5a927502013-10-16 01:09:08 +0200121 u32 toggle_edge_mode;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200122};
123
124#define PIN_BANK(id, pins, label) \
125 { \
126 .bank_num = id, \
127 .nr_pins = pins, \
128 .name = label, \
Heiko Stübner6bc0d122014-06-16 01:36:33 +0200129 .iomux = { \
130 { .offset = -1 }, \
131 { .offset = -1 }, \
132 { .offset = -1 }, \
133 { .offset = -1 }, \
134 }, \
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200135 }
136
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200137#define PIN_BANK_IOMUX_FLAGS(id, pins, label, iom0, iom1, iom2, iom3) \
138 { \
139 .bank_num = id, \
140 .nr_pins = pins, \
141 .name = label, \
142 .iomux = { \
Heiko Stübner6bc0d122014-06-16 01:36:33 +0200143 { .type = iom0, .offset = -1 }, \
144 { .type = iom1, .offset = -1 }, \
145 { .type = iom2, .offset = -1 }, \
146 { .type = iom3, .offset = -1 }, \
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200147 }, \
148 }
149
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200150/**
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200151 */
152struct rockchip_pin_ctrl {
153 struct rockchip_pin_bank *pin_banks;
154 u32 nr_banks;
155 u32 nr_pins;
156 char *label;
Heiko Stübnera2829262013-10-16 01:07:20 +0200157 enum rockchip_pinctrl_type type;
Heiko Stübner95ec8ae2014-06-16 01:37:23 +0200158 int grf_mux_offset;
159 int pmu_mux_offset;
Heiko Stübner751a99a2014-05-05 13:58:20 +0200160 void (*pull_calc_reg)(struct rockchip_pin_bank *bank,
161 int pin_num, struct regmap **regmap,
162 int *reg, u8 *bit);
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200163};
164
165struct rockchip_pin_config {
166 unsigned int func;
167 unsigned long *configs;
168 unsigned int nconfigs;
169};
170
171/**
172 * struct rockchip_pin_group: represent group of pins of a pinmux function.
173 * @name: name of the pin group, used to lookup the group.
174 * @pins: the pins included in this group.
175 * @npins: number of pins included in this group.
176 * @func: the mux function number to be programmed when selected.
177 * @configs: the config values to be set for each pin
178 * @nconfigs: number of configs for each pin
179 */
180struct rockchip_pin_group {
181 const char *name;
182 unsigned int npins;
183 unsigned int *pins;
184 struct rockchip_pin_config *data;
185};
186
187/**
188 * struct rockchip_pmx_func: represent a pin function.
189 * @name: name of the pin function, used to lookup the function.
190 * @groups: one or more names of pin groups that provide this function.
191 * @num_groups: number of groups included in @groups.
192 */
193struct rockchip_pmx_func {
194 const char *name;
195 const char **groups;
196 u8 ngroups;
197};
198
199struct rockchip_pinctrl {
Heiko Stübner751a99a2014-05-05 13:58:20 +0200200 struct regmap *regmap_base;
Heiko Stübnerbfc7a422014-05-05 13:58:00 +0200201 int reg_size;
Heiko Stübner751a99a2014-05-05 13:58:20 +0200202 struct regmap *regmap_pull;
Heiko Stübner14dee862014-05-05 13:59:09 +0200203 struct regmap *regmap_pmu;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200204 struct device *dev;
205 struct rockchip_pin_ctrl *ctrl;
206 struct pinctrl_desc pctl;
207 struct pinctrl_dev *pctl_dev;
208 struct rockchip_pin_group *groups;
209 unsigned int ngroups;
210 struct rockchip_pmx_func *functions;
211 unsigned int nfunctions;
212};
213
Heiko Stübner751a99a2014-05-05 13:58:20 +0200214static struct regmap_config rockchip_regmap_config = {
215 .reg_bits = 32,
216 .val_bits = 32,
217 .reg_stride = 4,
218};
219
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200220static inline struct rockchip_pin_bank *gc_to_pin_bank(struct gpio_chip *gc)
221{
222 return container_of(gc, struct rockchip_pin_bank, gpio_chip);
223}
224
225static const inline struct rockchip_pin_group *pinctrl_name_to_group(
226 const struct rockchip_pinctrl *info,
227 const char *name)
228{
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200229 int i;
230
231 for (i = 0; i < info->ngroups; i++) {
Axel Lin1cb95392013-08-21 10:28:50 +0800232 if (!strcmp(info->groups[i].name, name))
233 return &info->groups[i];
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200234 }
235
Axel Lin1cb95392013-08-21 10:28:50 +0800236 return NULL;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200237}
238
239/*
240 * given a pin number that is local to a pin controller, find out the pin bank
241 * and the register base of the pin bank.
242 */
243static struct rockchip_pin_bank *pin_to_bank(struct rockchip_pinctrl *info,
244 unsigned pin)
245{
246 struct rockchip_pin_bank *b = info->ctrl->pin_banks;
247
Axel Lin51578b92013-08-23 15:49:00 +0800248 while (pin >= (b->pin_base + b->nr_pins))
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200249 b++;
250
251 return b;
252}
253
254static struct rockchip_pin_bank *bank_num_to_bank(
255 struct rockchip_pinctrl *info,
256 unsigned num)
257{
258 struct rockchip_pin_bank *b = info->ctrl->pin_banks;
259 int i;
260
Axel Lin1cb95392013-08-21 10:28:50 +0800261 for (i = 0; i < info->ctrl->nr_banks; i++, b++) {
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200262 if (b->bank_num == num)
Axel Lin1cb95392013-08-21 10:28:50 +0800263 return b;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200264 }
265
Axel Lin1cb95392013-08-21 10:28:50 +0800266 return ERR_PTR(-EINVAL);
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200267}
268
269/*
270 * Pinctrl_ops handling
271 */
272
273static int rockchip_get_groups_count(struct pinctrl_dev *pctldev)
274{
275 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
276
277 return info->ngroups;
278}
279
280static const char *rockchip_get_group_name(struct pinctrl_dev *pctldev,
281 unsigned selector)
282{
283 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
284
285 return info->groups[selector].name;
286}
287
288static int rockchip_get_group_pins(struct pinctrl_dev *pctldev,
289 unsigned selector, const unsigned **pins,
290 unsigned *npins)
291{
292 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
293
294 if (selector >= info->ngroups)
295 return -EINVAL;
296
297 *pins = info->groups[selector].pins;
298 *npins = info->groups[selector].npins;
299
300 return 0;
301}
302
303static int rockchip_dt_node_to_map(struct pinctrl_dev *pctldev,
304 struct device_node *np,
305 struct pinctrl_map **map, unsigned *num_maps)
306{
307 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
308 const struct rockchip_pin_group *grp;
309 struct pinctrl_map *new_map;
310 struct device_node *parent;
311 int map_num = 1;
312 int i;
313
314 /*
315 * first find the group of this node and check if we need to create
316 * config maps for pins
317 */
318 grp = pinctrl_name_to_group(info, np->name);
319 if (!grp) {
320 dev_err(info->dev, "unable to find group for node %s\n",
321 np->name);
322 return -EINVAL;
323 }
324
325 map_num += grp->npins;
326 new_map = devm_kzalloc(pctldev->dev, sizeof(*new_map) * map_num,
327 GFP_KERNEL);
328 if (!new_map)
329 return -ENOMEM;
330
331 *map = new_map;
332 *num_maps = map_num;
333
334 /* create mux map */
335 parent = of_get_parent(np);
336 if (!parent) {
337 devm_kfree(pctldev->dev, new_map);
338 return -EINVAL;
339 }
340 new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
341 new_map[0].data.mux.function = parent->name;
342 new_map[0].data.mux.group = np->name;
343 of_node_put(parent);
344
345 /* create config map */
346 new_map++;
347 for (i = 0; i < grp->npins; i++) {
348 new_map[i].type = PIN_MAP_TYPE_CONFIGS_PIN;
349 new_map[i].data.configs.group_or_pin =
350 pin_get_name(pctldev, grp->pins[i]);
351 new_map[i].data.configs.configs = grp->data[i].configs;
352 new_map[i].data.configs.num_configs = grp->data[i].nconfigs;
353 }
354
355 dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
356 (*map)->data.mux.function, (*map)->data.mux.group, map_num);
357
358 return 0;
359}
360
361static void rockchip_dt_free_map(struct pinctrl_dev *pctldev,
362 struct pinctrl_map *map, unsigned num_maps)
363{
364}
365
366static const struct pinctrl_ops rockchip_pctrl_ops = {
367 .get_groups_count = rockchip_get_groups_count,
368 .get_group_name = rockchip_get_group_name,
369 .get_group_pins = rockchip_get_group_pins,
370 .dt_node_to_map = rockchip_dt_node_to_map,
371 .dt_free_map = rockchip_dt_free_map,
372};
373
374/*
375 * Hardware access
376 */
377
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200378static int rockchip_get_mux(struct rockchip_pin_bank *bank, int pin)
379{
380 struct rockchip_pinctrl *info = bank->drvdata;
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200381 int iomux_num = (pin / 8);
Heiko Stübner95ec8ae2014-06-16 01:37:23 +0200382 struct regmap *regmap;
Heiko Stübner751a99a2014-05-05 13:58:20 +0200383 unsigned int val;
Heiko Stübner03716e12014-06-16 01:36:57 +0200384 int reg, ret, mask;
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200385 u8 bit;
386
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200387 if (iomux_num > 3)
388 return -EINVAL;
389
Heiko Stübner62f49222014-06-16 01:37:49 +0200390 if (bank->iomux[iomux_num].type & IOMUX_UNROUTED) {
391 dev_err(info->dev, "pin %d is unrouted\n", pin);
392 return -EINVAL;
393 }
394
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200395 if (bank->iomux[iomux_num].type & IOMUX_GPIO_ONLY)
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200396 return RK_FUNC_GPIO;
397
Heiko Stübner95ec8ae2014-06-16 01:37:23 +0200398 regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
399 ? info->regmap_pmu : info->regmap_base;
400
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200401 /* get basic quadrupel of mux registers and the correct reg inside */
Heiko Stübner03716e12014-06-16 01:36:57 +0200402 mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
Heiko Stübner6bc0d122014-06-16 01:36:33 +0200403 reg = bank->iomux[iomux_num].offset;
Heiko Stübner03716e12014-06-16 01:36:57 +0200404 if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
405 if ((pin % 8) >= 4)
406 reg += 0x4;
407 bit = (pin % 4) * 4;
408 } else {
409 bit = (pin % 8) * 2;
410 }
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200411
Heiko Stübner95ec8ae2014-06-16 01:37:23 +0200412 ret = regmap_read(regmap, reg, &val);
Heiko Stübner751a99a2014-05-05 13:58:20 +0200413 if (ret)
414 return ret;
415
Heiko Stübner03716e12014-06-16 01:36:57 +0200416 return ((val >> bit) & mask);
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200417}
418
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200419/*
420 * Set a new mux function for a pin.
421 *
422 * The register is divided into the upper and lower 16 bit. When changing
423 * a value, the previous register value is not read and changed. Instead
424 * it seems the changed bits are marked in the upper 16 bit, while the
425 * changed value gets set in the same offset in the lower 16 bit.
426 * All pin settings seem to be 2 bit wide in both the upper and lower
427 * parts.
428 * @bank: pin bank to change
429 * @pin: pin to change
430 * @mux: new mux function to set
431 */
Heiko Stübner14797182014-03-26 00:57:00 +0100432static int rockchip_set_mux(struct rockchip_pin_bank *bank, int pin, int mux)
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200433{
434 struct rockchip_pinctrl *info = bank->drvdata;
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200435 int iomux_num = (pin / 8);
Heiko Stübner95ec8ae2014-06-16 01:37:23 +0200436 struct regmap *regmap;
Heiko Stübner03716e12014-06-16 01:36:57 +0200437 int reg, ret, mask;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200438 unsigned long flags;
439 u8 bit;
440 u32 data;
441
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200442 if (iomux_num > 3)
443 return -EINVAL;
444
Heiko Stübner62f49222014-06-16 01:37:49 +0200445 if (bank->iomux[iomux_num].type & IOMUX_UNROUTED) {
446 dev_err(info->dev, "pin %d is unrouted\n", pin);
447 return -EINVAL;
448 }
449
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200450 if (bank->iomux[iomux_num].type & IOMUX_GPIO_ONLY) {
Heiko Stübnerc4a532de2014-03-26 00:57:52 +0100451 if (mux != RK_FUNC_GPIO) {
452 dev_err(info->dev,
453 "pin %d only supports a gpio mux\n", pin);
454 return -ENOTSUPP;
455 } else {
456 return 0;
457 }
458 }
459
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200460 dev_dbg(info->dev, "setting mux of GPIO%d-%d to %d\n",
461 bank->bank_num, pin, mux);
462
Heiko Stübner95ec8ae2014-06-16 01:37:23 +0200463 regmap = (bank->iomux[iomux_num].type & IOMUX_SOURCE_PMU)
464 ? info->regmap_pmu : info->regmap_base;
465
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200466 /* get basic quadrupel of mux registers and the correct reg inside */
Heiko Stübner03716e12014-06-16 01:36:57 +0200467 mask = (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) ? 0xf : 0x3;
Heiko Stübner6bc0d122014-06-16 01:36:33 +0200468 reg = bank->iomux[iomux_num].offset;
Heiko Stübner03716e12014-06-16 01:36:57 +0200469 if (bank->iomux[iomux_num].type & IOMUX_WIDTH_4BIT) {
470 if ((pin % 8) >= 4)
471 reg += 0x4;
472 bit = (pin % 4) * 4;
473 } else {
474 bit = (pin % 8) * 2;
475 }
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200476
477 spin_lock_irqsave(&bank->slock, flags);
478
Heiko Stübner03716e12014-06-16 01:36:57 +0200479 data = (mask << (bit + 16));
480 data |= (mux & mask) << bit;
Heiko Stübner95ec8ae2014-06-16 01:37:23 +0200481 ret = regmap_write(regmap, reg, data);
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200482
483 spin_unlock_irqrestore(&bank->slock, flags);
Heiko Stübner14797182014-03-26 00:57:00 +0100484
Heiko Stübner751a99a2014-05-05 13:58:20 +0200485 return ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200486}
487
Heiko Stübnera2829262013-10-16 01:07:20 +0200488#define RK2928_PULL_OFFSET 0x118
489#define RK2928_PULL_PINS_PER_REG 16
490#define RK2928_PULL_BANK_STRIDE 8
491
492static void rk2928_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
Heiko Stübner751a99a2014-05-05 13:58:20 +0200493 int pin_num, struct regmap **regmap,
494 int *reg, u8 *bit)
Heiko Stübnera2829262013-10-16 01:07:20 +0200495{
496 struct rockchip_pinctrl *info = bank->drvdata;
497
Heiko Stübner751a99a2014-05-05 13:58:20 +0200498 *regmap = info->regmap_base;
499 *reg = RK2928_PULL_OFFSET;
Heiko Stübnera2829262013-10-16 01:07:20 +0200500 *reg += bank->bank_num * RK2928_PULL_BANK_STRIDE;
501 *reg += (pin_num / RK2928_PULL_PINS_PER_REG) * 4;
502
503 *bit = pin_num % RK2928_PULL_PINS_PER_REG;
504};
505
Heiko Stübnerbfc7a422014-05-05 13:58:00 +0200506#define RK3188_PULL_OFFSET 0x164
Heiko Stübner6ca52742013-10-16 01:08:42 +0200507#define RK3188_PULL_BITS_PER_PIN 2
508#define RK3188_PULL_PINS_PER_REG 8
509#define RK3188_PULL_BANK_STRIDE 16
Heiko Stübner14dee862014-05-05 13:59:09 +0200510#define RK3188_PULL_PMU_OFFSET 0x64
Heiko Stübner6ca52742013-10-16 01:08:42 +0200511
512static void rk3188_calc_pull_reg_and_bit(struct rockchip_pin_bank *bank,
Heiko Stübner751a99a2014-05-05 13:58:20 +0200513 int pin_num, struct regmap **regmap,
514 int *reg, u8 *bit)
Heiko Stübner6ca52742013-10-16 01:08:42 +0200515{
516 struct rockchip_pinctrl *info = bank->drvdata;
517
518 /* The first 12 pins of the first bank are located elsewhere */
Heiko Stübnerfc72c922014-06-16 01:36:05 +0200519 if (bank->bank_num == 0 && pin_num < 12) {
Heiko Stübner14dee862014-05-05 13:59:09 +0200520 *regmap = info->regmap_pmu ? info->regmap_pmu
521 : bank->regmap_pull;
522 *reg = info->regmap_pmu ? RK3188_PULL_PMU_OFFSET : 0;
Heiko Stübner751a99a2014-05-05 13:58:20 +0200523 *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
Heiko Stübner6ca52742013-10-16 01:08:42 +0200524 *bit = pin_num % RK3188_PULL_PINS_PER_REG;
525 *bit *= RK3188_PULL_BITS_PER_PIN;
526 } else {
Heiko Stübner751a99a2014-05-05 13:58:20 +0200527 *regmap = info->regmap_pull ? info->regmap_pull
528 : info->regmap_base;
529 *reg = info->regmap_pull ? 0 : RK3188_PULL_OFFSET;
530
Heiko Stübnerbfc7a422014-05-05 13:58:00 +0200531 /* correct the offset, as it is the 2nd pull register */
532 *reg -= 4;
Heiko Stübner6ca52742013-10-16 01:08:42 +0200533 *reg += bank->bank_num * RK3188_PULL_BANK_STRIDE;
534 *reg += ((pin_num / RK3188_PULL_PINS_PER_REG) * 4);
535
536 /*
537 * The bits in these registers have an inverse ordering
538 * with the lowest pin being in bits 15:14 and the highest
539 * pin in bits 1:0
540 */
541 *bit = 7 - (pin_num % RK3188_PULL_PINS_PER_REG);
542 *bit *= RK3188_PULL_BITS_PER_PIN;
543 }
544}
545
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200546static int rockchip_get_pull(struct rockchip_pin_bank *bank, int pin_num)
547{
548 struct rockchip_pinctrl *info = bank->drvdata;
549 struct rockchip_pin_ctrl *ctrl = info->ctrl;
Heiko Stübner751a99a2014-05-05 13:58:20 +0200550 struct regmap *regmap;
551 int reg, ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200552 u8 bit;
Heiko Stübner6ca52742013-10-16 01:08:42 +0200553 u32 data;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200554
555 /* rk3066b does support any pulls */
Heiko Stübnera2829262013-10-16 01:07:20 +0200556 if (ctrl->type == RK3066B)
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200557 return PIN_CONFIG_BIAS_DISABLE;
558
Heiko Stübner751a99a2014-05-05 13:58:20 +0200559 ctrl->pull_calc_reg(bank, pin_num, &regmap, &reg, &bit);
560
561 ret = regmap_read(regmap, reg, &data);
562 if (ret)
563 return ret;
Heiko Stübner6ca52742013-10-16 01:08:42 +0200564
Heiko Stübnera2829262013-10-16 01:07:20 +0200565 switch (ctrl->type) {
566 case RK2928:
Heiko Stübner751a99a2014-05-05 13:58:20 +0200567 return !(data & BIT(bit))
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200568 ? PIN_CONFIG_BIAS_PULL_PIN_DEFAULT
569 : PIN_CONFIG_BIAS_DISABLE;
Heiko Stübnera2829262013-10-16 01:07:20 +0200570 case RK3188:
Heiko Stübner751a99a2014-05-05 13:58:20 +0200571 data >>= bit;
Heiko Stübner6ca52742013-10-16 01:08:42 +0200572 data &= (1 << RK3188_PULL_BITS_PER_PIN) - 1;
573
574 switch (data) {
575 case 0:
576 return PIN_CONFIG_BIAS_DISABLE;
577 case 1:
578 return PIN_CONFIG_BIAS_PULL_UP;
579 case 2:
580 return PIN_CONFIG_BIAS_PULL_DOWN;
581 case 3:
582 return PIN_CONFIG_BIAS_BUS_HOLD;
583 }
584
585 dev_err(info->dev, "unknown pull setting\n");
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200586 return -EIO;
Heiko Stübnera2829262013-10-16 01:07:20 +0200587 default:
588 dev_err(info->dev, "unsupported pinctrl type\n");
589 return -EINVAL;
590 };
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200591}
592
593static int rockchip_set_pull(struct rockchip_pin_bank *bank,
594 int pin_num, int pull)
595{
596 struct rockchip_pinctrl *info = bank->drvdata;
597 struct rockchip_pin_ctrl *ctrl = info->ctrl;
Heiko Stübner751a99a2014-05-05 13:58:20 +0200598 struct regmap *regmap;
599 int reg, ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200600 unsigned long flags;
601 u8 bit;
602 u32 data;
603
604 dev_dbg(info->dev, "setting pull of GPIO%d-%d to %d\n",
605 bank->bank_num, pin_num, pull);
606
607 /* rk3066b does support any pulls */
Heiko Stübnera2829262013-10-16 01:07:20 +0200608 if (ctrl->type == RK3066B)
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200609 return pull ? -EINVAL : 0;
610
Heiko Stübner751a99a2014-05-05 13:58:20 +0200611 ctrl->pull_calc_reg(bank, pin_num, &regmap, &reg, &bit);
Heiko Stübner6ca52742013-10-16 01:08:42 +0200612
Heiko Stübnera2829262013-10-16 01:07:20 +0200613 switch (ctrl->type) {
614 case RK2928:
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200615 spin_lock_irqsave(&bank->slock, flags);
616
617 data = BIT(bit + 16);
618 if (pull == PIN_CONFIG_BIAS_DISABLE)
619 data |= BIT(bit);
Heiko Stübner751a99a2014-05-05 13:58:20 +0200620 ret = regmap_write(regmap, reg, data);
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200621
622 spin_unlock_irqrestore(&bank->slock, flags);
Heiko Stübnera2829262013-10-16 01:07:20 +0200623 break;
624 case RK3188:
Heiko Stübner6ca52742013-10-16 01:08:42 +0200625 spin_lock_irqsave(&bank->slock, flags);
626
627 /* enable the write to the equivalent lower bits */
628 data = ((1 << RK3188_PULL_BITS_PER_PIN) - 1) << (bit + 16);
629
630 switch (pull) {
631 case PIN_CONFIG_BIAS_DISABLE:
632 break;
633 case PIN_CONFIG_BIAS_PULL_UP:
634 data |= (1 << bit);
635 break;
636 case PIN_CONFIG_BIAS_PULL_DOWN:
637 data |= (2 << bit);
638 break;
639 case PIN_CONFIG_BIAS_BUS_HOLD:
640 data |= (3 << bit);
641 break;
642 default:
Dan Carpenterd32c3e22013-11-14 11:22:54 +0300643 spin_unlock_irqrestore(&bank->slock, flags);
Heiko Stübner6ca52742013-10-16 01:08:42 +0200644 dev_err(info->dev, "unsupported pull setting %d\n",
645 pull);
646 return -EINVAL;
647 }
648
Heiko Stübner751a99a2014-05-05 13:58:20 +0200649 ret = regmap_write(regmap, reg, data);
Heiko Stübner6ca52742013-10-16 01:08:42 +0200650
651 spin_unlock_irqrestore(&bank->slock, flags);
652 break;
Heiko Stübnera2829262013-10-16 01:07:20 +0200653 default:
654 dev_err(info->dev, "unsupported pinctrl type\n");
655 return -EINVAL;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200656 }
657
Heiko Stübner751a99a2014-05-05 13:58:20 +0200658 return ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200659}
660
661/*
662 * Pinmux_ops handling
663 */
664
665static int rockchip_pmx_get_funcs_count(struct pinctrl_dev *pctldev)
666{
667 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
668
669 return info->nfunctions;
670}
671
672static const char *rockchip_pmx_get_func_name(struct pinctrl_dev *pctldev,
673 unsigned selector)
674{
675 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
676
677 return info->functions[selector].name;
678}
679
680static int rockchip_pmx_get_groups(struct pinctrl_dev *pctldev,
681 unsigned selector, const char * const **groups,
682 unsigned * const num_groups)
683{
684 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
685
686 *groups = info->functions[selector].groups;
687 *num_groups = info->functions[selector].ngroups;
688
689 return 0;
690}
691
692static int rockchip_pmx_enable(struct pinctrl_dev *pctldev, unsigned selector,
693 unsigned group)
694{
695 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
696 const unsigned int *pins = info->groups[group].pins;
697 const struct rockchip_pin_config *data = info->groups[group].data;
698 struct rockchip_pin_bank *bank;
Heiko Stübner14797182014-03-26 00:57:00 +0100699 int cnt, ret = 0;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200700
701 dev_dbg(info->dev, "enable function %s group %s\n",
702 info->functions[selector].name, info->groups[group].name);
703
704 /*
705 * for each pin in the pin group selected, program the correspoding pin
706 * pin function number in the config register.
707 */
708 for (cnt = 0; cnt < info->groups[group].npins; cnt++) {
709 bank = pin_to_bank(info, pins[cnt]);
Heiko Stübner14797182014-03-26 00:57:00 +0100710 ret = rockchip_set_mux(bank, pins[cnt] - bank->pin_base,
711 data[cnt].func);
712 if (ret)
713 break;
714 }
715
716 if (ret) {
717 /* revert the already done pin settings */
718 for (cnt--; cnt >= 0; cnt--)
719 rockchip_set_mux(bank, pins[cnt] - bank->pin_base, 0);
720
721 return ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200722 }
723
724 return 0;
725}
726
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200727/*
728 * The calls to gpio_direction_output() and gpio_direction_input()
729 * leads to this function call (via the pinctrl_gpio_direction_{input|output}()
730 * function called from the gpiolib interface).
731 */
732static int rockchip_pmx_gpio_set_direction(struct pinctrl_dev *pctldev,
733 struct pinctrl_gpio_range *range,
734 unsigned offset, bool input)
735{
736 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
737 struct rockchip_pin_bank *bank;
738 struct gpio_chip *chip;
Heiko Stübner14797182014-03-26 00:57:00 +0100739 int pin, ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200740 u32 data;
741
742 chip = range->gc;
743 bank = gc_to_pin_bank(chip);
744 pin = offset - chip->base;
745
746 dev_dbg(info->dev, "gpio_direction for pin %u as %s-%d to %s\n",
747 offset, range->name, pin, input ? "input" : "output");
748
Heiko Stübner14797182014-03-26 00:57:00 +0100749 ret = rockchip_set_mux(bank, pin, RK_FUNC_GPIO);
750 if (ret < 0)
751 return ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200752
753 data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
754 /* set bit to 1 for output, 0 for input */
755 if (!input)
756 data |= BIT(pin);
757 else
758 data &= ~BIT(pin);
759 writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
760
761 return 0;
762}
763
764static const struct pinmux_ops rockchip_pmx_ops = {
765 .get_functions_count = rockchip_pmx_get_funcs_count,
766 .get_function_name = rockchip_pmx_get_func_name,
767 .get_function_groups = rockchip_pmx_get_groups,
768 .enable = rockchip_pmx_enable,
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200769 .gpio_set_direction = rockchip_pmx_gpio_set_direction,
770};
771
772/*
773 * Pinconf_ops handling
774 */
775
Heiko Stübner44b6d932013-06-16 17:41:16 +0200776static bool rockchip_pinconf_pull_valid(struct rockchip_pin_ctrl *ctrl,
777 enum pin_config_param pull)
778{
Heiko Stübnera2829262013-10-16 01:07:20 +0200779 switch (ctrl->type) {
780 case RK2928:
781 return (pull == PIN_CONFIG_BIAS_PULL_PIN_DEFAULT ||
782 pull == PIN_CONFIG_BIAS_DISABLE);
783 case RK3066B:
Heiko Stübner44b6d932013-06-16 17:41:16 +0200784 return pull ? false : true;
Heiko Stübnera2829262013-10-16 01:07:20 +0200785 case RK3188:
786 return (pull != PIN_CONFIG_BIAS_PULL_PIN_DEFAULT);
Heiko Stübner44b6d932013-06-16 17:41:16 +0200787 }
788
Heiko Stübnera2829262013-10-16 01:07:20 +0200789 return false;
Heiko Stübner44b6d932013-06-16 17:41:16 +0200790}
791
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200792static int rockchip_gpio_direction_output(struct gpio_chip *gc,
793 unsigned offset, int value);
794static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset);
795
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200796/* set the pin config settings for a specified pin */
797static int rockchip_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
Sherman Yin03b054e2013-08-27 11:32:12 -0700798 unsigned long *configs, unsigned num_configs)
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200799{
800 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
801 struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
Sherman Yin03b054e2013-08-27 11:32:12 -0700802 enum pin_config_param param;
803 u16 arg;
804 int i;
805 int rc;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200806
Sherman Yin03b054e2013-08-27 11:32:12 -0700807 for (i = 0; i < num_configs; i++) {
808 param = pinconf_to_config_param(configs[i]);
809 arg = pinconf_to_config_argument(configs[i]);
810
811 switch (param) {
812 case PIN_CONFIG_BIAS_DISABLE:
813 rc = rockchip_set_pull(bank, pin - bank->pin_base,
814 param);
815 if (rc)
816 return rc;
817 break;
818 case PIN_CONFIG_BIAS_PULL_UP:
819 case PIN_CONFIG_BIAS_PULL_DOWN:
820 case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
Heiko Stübner6ca52742013-10-16 01:08:42 +0200821 case PIN_CONFIG_BIAS_BUS_HOLD:
Sherman Yin03b054e2013-08-27 11:32:12 -0700822 if (!rockchip_pinconf_pull_valid(info->ctrl, param))
823 return -ENOTSUPP;
824
825 if (!arg)
826 return -EINVAL;
827
828 rc = rockchip_set_pull(bank, pin - bank->pin_base,
829 param);
830 if (rc)
831 return rc;
832 break;
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200833 case PIN_CONFIG_OUTPUT:
834 rc = rockchip_gpio_direction_output(&bank->gpio_chip,
835 pin - bank->pin_base,
836 arg);
837 if (rc)
838 return rc;
839 break;
Sherman Yin03b054e2013-08-27 11:32:12 -0700840 default:
Heiko Stübner44b6d932013-06-16 17:41:16 +0200841 return -ENOTSUPP;
Sherman Yin03b054e2013-08-27 11:32:12 -0700842 break;
843 }
844 } /* for each config */
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200845
846 return 0;
847}
848
849/* get the pin config settings for a specified pin */
850static int rockchip_pinconf_get(struct pinctrl_dev *pctldev, unsigned int pin,
851 unsigned long *config)
852{
853 struct rockchip_pinctrl *info = pinctrl_dev_get_drvdata(pctldev);
854 struct rockchip_pin_bank *bank = pin_to_bank(info, pin);
855 enum pin_config_param param = pinconf_to_config_param(*config);
Heiko Stübnerdab3eba2014-04-23 14:27:51 +0200856 u16 arg;
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200857 int rc;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200858
859 switch (param) {
860 case PIN_CONFIG_BIAS_DISABLE:
Heiko Stübner44b6d932013-06-16 17:41:16 +0200861 if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200862 return -EINVAL;
863
Heiko Stübnerdab3eba2014-04-23 14:27:51 +0200864 arg = 0;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200865 break;
Heiko Stübner44b6d932013-06-16 17:41:16 +0200866 case PIN_CONFIG_BIAS_PULL_UP:
867 case PIN_CONFIG_BIAS_PULL_DOWN:
868 case PIN_CONFIG_BIAS_PULL_PIN_DEFAULT:
Heiko Stübner6ca52742013-10-16 01:08:42 +0200869 case PIN_CONFIG_BIAS_BUS_HOLD:
Heiko Stübner44b6d932013-06-16 17:41:16 +0200870 if (!rockchip_pinconf_pull_valid(info->ctrl, param))
871 return -ENOTSUPP;
872
873 if (rockchip_get_pull(bank, pin - bank->pin_base) != param)
874 return -EINVAL;
875
Heiko Stübnerdab3eba2014-04-23 14:27:51 +0200876 arg = 1;
Heiko Stübner44b6d932013-06-16 17:41:16 +0200877 break;
Heiko Stübnera076e2e2014-04-23 14:28:59 +0200878 case PIN_CONFIG_OUTPUT:
879 rc = rockchip_get_mux(bank, pin - bank->pin_base);
880 if (rc != RK_FUNC_GPIO)
881 return -EINVAL;
882
883 rc = rockchip_gpio_get(&bank->gpio_chip, pin - bank->pin_base);
884 if (rc < 0)
885 return rc;
886
887 arg = rc ? 1 : 0;
888 break;
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200889 default:
890 return -ENOTSUPP;
891 break;
892 }
893
Heiko Stübnerdab3eba2014-04-23 14:27:51 +0200894 *config = pinconf_to_config_packed(param, arg);
895
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200896 return 0;
897}
898
899static const struct pinconf_ops rockchip_pinconf_ops = {
900 .pin_config_get = rockchip_pinconf_get,
901 .pin_config_set = rockchip_pinconf_set,
902};
903
Heiko Stübner65fca612013-10-16 01:07:49 +0200904static const struct of_device_id rockchip_bank_match[] = {
905 { .compatible = "rockchip,gpio-bank" },
Heiko Stübner6ca52742013-10-16 01:08:42 +0200906 { .compatible = "rockchip,rk3188-gpio-bank0" },
Heiko Stübner65fca612013-10-16 01:07:49 +0200907 {},
908};
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200909
910static void rockchip_pinctrl_child_count(struct rockchip_pinctrl *info,
911 struct device_node *np)
912{
913 struct device_node *child;
914
915 for_each_child_of_node(np, child) {
Heiko Stübner65fca612013-10-16 01:07:49 +0200916 if (of_match_node(rockchip_bank_match, child))
Heiko Stübnerd3e51162013-06-10 22:16:22 +0200917 continue;
918
919 info->nfunctions++;
920 info->ngroups += of_get_child_count(child);
921 }
922}
923
924static int rockchip_pinctrl_parse_groups(struct device_node *np,
925 struct rockchip_pin_group *grp,
926 struct rockchip_pinctrl *info,
927 u32 index)
928{
929 struct rockchip_pin_bank *bank;
930 int size;
931 const __be32 *list;
932 int num;
933 int i, j;
934 int ret;
935
936 dev_dbg(info->dev, "group(%d): %s\n", index, np->name);
937
938 /* Initialise group */
939 grp->name = np->name;
940
941 /*
942 * the binding format is rockchip,pins = <bank pin mux CONFIG>,
943 * do sanity check and calculate pins number
944 */
945 list = of_get_property(np, "rockchip,pins", &size);
946 /* we do not check return since it's safe node passed down */
947 size /= sizeof(*list);
948 if (!size || size % 4) {
949 dev_err(info->dev, "wrong pins number or pins and configs should be by 4\n");
950 return -EINVAL;
951 }
952
953 grp->npins = size / 4;
954
955 grp->pins = devm_kzalloc(info->dev, grp->npins * sizeof(unsigned int),
956 GFP_KERNEL);
957 grp->data = devm_kzalloc(info->dev, grp->npins *
958 sizeof(struct rockchip_pin_config),
959 GFP_KERNEL);
960 if (!grp->pins || !grp->data)
961 return -ENOMEM;
962
963 for (i = 0, j = 0; i < size; i += 4, j++) {
964 const __be32 *phandle;
965 struct device_node *np_config;
966
967 num = be32_to_cpu(*list++);
968 bank = bank_num_to_bank(info, num);
969 if (IS_ERR(bank))
970 return PTR_ERR(bank);
971
972 grp->pins[j] = bank->pin_base + be32_to_cpu(*list++);
973 grp->data[j].func = be32_to_cpu(*list++);
974
975 phandle = list++;
976 if (!phandle)
977 return -EINVAL;
978
979 np_config = of_find_node_by_phandle(be32_to_cpup(phandle));
980 ret = pinconf_generic_parse_dt_config(np_config,
981 &grp->data[j].configs, &grp->data[j].nconfigs);
982 if (ret)
983 return ret;
984 }
985
986 return 0;
987}
988
989static int rockchip_pinctrl_parse_functions(struct device_node *np,
990 struct rockchip_pinctrl *info,
991 u32 index)
992{
993 struct device_node *child;
994 struct rockchip_pmx_func *func;
995 struct rockchip_pin_group *grp;
996 int ret;
997 static u32 grp_index;
998 u32 i = 0;
999
1000 dev_dbg(info->dev, "parse function(%d): %s\n", index, np->name);
1001
1002 func = &info->functions[index];
1003
1004 /* Initialise function */
1005 func->name = np->name;
1006 func->ngroups = of_get_child_count(np);
1007 if (func->ngroups <= 0)
1008 return 0;
1009
1010 func->groups = devm_kzalloc(info->dev,
1011 func->ngroups * sizeof(char *), GFP_KERNEL);
1012 if (!func->groups)
1013 return -ENOMEM;
1014
1015 for_each_child_of_node(np, child) {
1016 func->groups[i] = child->name;
1017 grp = &info->groups[grp_index++];
1018 ret = rockchip_pinctrl_parse_groups(child, grp, info, i++);
1019 if (ret)
1020 return ret;
1021 }
1022
1023 return 0;
1024}
1025
1026static int rockchip_pinctrl_parse_dt(struct platform_device *pdev,
1027 struct rockchip_pinctrl *info)
1028{
1029 struct device *dev = &pdev->dev;
1030 struct device_node *np = dev->of_node;
1031 struct device_node *child;
1032 int ret;
1033 int i;
1034
1035 rockchip_pinctrl_child_count(info, np);
1036
1037 dev_dbg(&pdev->dev, "nfunctions = %d\n", info->nfunctions);
1038 dev_dbg(&pdev->dev, "ngroups = %d\n", info->ngroups);
1039
1040 info->functions = devm_kzalloc(dev, info->nfunctions *
1041 sizeof(struct rockchip_pmx_func),
1042 GFP_KERNEL);
1043 if (!info->functions) {
1044 dev_err(dev, "failed to allocate memory for function list\n");
1045 return -EINVAL;
1046 }
1047
1048 info->groups = devm_kzalloc(dev, info->ngroups *
1049 sizeof(struct rockchip_pin_group),
1050 GFP_KERNEL);
1051 if (!info->groups) {
1052 dev_err(dev, "failed allocate memory for ping group list\n");
1053 return -EINVAL;
1054 }
1055
1056 i = 0;
1057
1058 for_each_child_of_node(np, child) {
Heiko Stübner65fca612013-10-16 01:07:49 +02001059 if (of_match_node(rockchip_bank_match, child))
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001060 continue;
Heiko Stübner65fca612013-10-16 01:07:49 +02001061
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001062 ret = rockchip_pinctrl_parse_functions(child, info, i++);
1063 if (ret) {
1064 dev_err(&pdev->dev, "failed to parse function\n");
1065 return ret;
1066 }
1067 }
1068
1069 return 0;
1070}
1071
1072static int rockchip_pinctrl_register(struct platform_device *pdev,
1073 struct rockchip_pinctrl *info)
1074{
1075 struct pinctrl_desc *ctrldesc = &info->pctl;
1076 struct pinctrl_pin_desc *pindesc, *pdesc;
1077 struct rockchip_pin_bank *pin_bank;
1078 int pin, bank, ret;
1079 int k;
1080
1081 ctrldesc->name = "rockchip-pinctrl";
1082 ctrldesc->owner = THIS_MODULE;
1083 ctrldesc->pctlops = &rockchip_pctrl_ops;
1084 ctrldesc->pmxops = &rockchip_pmx_ops;
1085 ctrldesc->confops = &rockchip_pinconf_ops;
1086
1087 pindesc = devm_kzalloc(&pdev->dev, sizeof(*pindesc) *
1088 info->ctrl->nr_pins, GFP_KERNEL);
1089 if (!pindesc) {
1090 dev_err(&pdev->dev, "mem alloc for pin descriptors failed\n");
1091 return -ENOMEM;
1092 }
1093 ctrldesc->pins = pindesc;
1094 ctrldesc->npins = info->ctrl->nr_pins;
1095
1096 pdesc = pindesc;
1097 for (bank = 0 , k = 0; bank < info->ctrl->nr_banks; bank++) {
1098 pin_bank = &info->ctrl->pin_banks[bank];
1099 for (pin = 0; pin < pin_bank->nr_pins; pin++, k++) {
1100 pdesc->number = k;
1101 pdesc->name = kasprintf(GFP_KERNEL, "%s-%d",
1102 pin_bank->name, pin);
1103 pdesc++;
1104 }
1105 }
1106
1107 info->pctl_dev = pinctrl_register(ctrldesc, &pdev->dev, info);
1108 if (!info->pctl_dev) {
1109 dev_err(&pdev->dev, "could not register pinctrl driver\n");
1110 return -EINVAL;
1111 }
1112
1113 for (bank = 0; bank < info->ctrl->nr_banks; ++bank) {
1114 pin_bank = &info->ctrl->pin_banks[bank];
1115 pin_bank->grange.name = pin_bank->name;
1116 pin_bank->grange.id = bank;
1117 pin_bank->grange.pin_base = pin_bank->pin_base;
1118 pin_bank->grange.base = pin_bank->gpio_chip.base;
1119 pin_bank->grange.npins = pin_bank->gpio_chip.ngpio;
1120 pin_bank->grange.gc = &pin_bank->gpio_chip;
1121 pinctrl_add_gpio_range(info->pctl_dev, &pin_bank->grange);
1122 }
1123
1124 ret = rockchip_pinctrl_parse_dt(pdev, info);
1125 if (ret) {
1126 pinctrl_unregister(info->pctl_dev);
1127 return ret;
1128 }
1129
1130 return 0;
1131}
1132
1133/*
1134 * GPIO handling
1135 */
1136
Axel Lin0351c282013-08-27 22:30:17 +08001137static int rockchip_gpio_request(struct gpio_chip *chip, unsigned offset)
1138{
1139 return pinctrl_request_gpio(chip->base + offset);
1140}
1141
1142static void rockchip_gpio_free(struct gpio_chip *chip, unsigned offset)
1143{
1144 pinctrl_free_gpio(chip->base + offset);
1145}
1146
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001147static void rockchip_gpio_set(struct gpio_chip *gc, unsigned offset, int value)
1148{
1149 struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
1150 void __iomem *reg = bank->reg_base + GPIO_SWPORT_DR;
1151 unsigned long flags;
1152 u32 data;
1153
1154 spin_lock_irqsave(&bank->slock, flags);
1155
1156 data = readl(reg);
1157 data &= ~BIT(offset);
1158 if (value)
1159 data |= BIT(offset);
1160 writel(data, reg);
1161
1162 spin_unlock_irqrestore(&bank->slock, flags);
1163}
1164
1165/*
1166 * Returns the level of the pin for input direction and setting of the DR
1167 * register for output gpios.
1168 */
1169static int rockchip_gpio_get(struct gpio_chip *gc, unsigned offset)
1170{
1171 struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
1172 u32 data;
1173
1174 data = readl(bank->reg_base + GPIO_EXT_PORT);
1175 data >>= offset;
1176 data &= 1;
1177 return data;
1178}
1179
1180/*
1181 * gpiolib gpio_direction_input callback function. The setting of the pin
1182 * mux function as 'gpio input' will be handled by the pinctrl susbsystem
1183 * interface.
1184 */
1185static int rockchip_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
1186{
1187 return pinctrl_gpio_direction_input(gc->base + offset);
1188}
1189
1190/*
1191 * gpiolib gpio_direction_output callback function. The setting of the pin
1192 * mux function as 'gpio output' will be handled by the pinctrl susbsystem
1193 * interface.
1194 */
1195static int rockchip_gpio_direction_output(struct gpio_chip *gc,
1196 unsigned offset, int value)
1197{
1198 rockchip_gpio_set(gc, offset, value);
1199 return pinctrl_gpio_direction_output(gc->base + offset);
1200}
1201
1202/*
1203 * gpiolib gpio_to_irq callback function. Creates a mapping between a GPIO pin
1204 * and a virtual IRQ, if not already present.
1205 */
1206static int rockchip_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
1207{
1208 struct rockchip_pin_bank *bank = gc_to_pin_bank(gc);
1209 unsigned int virq;
1210
1211 if (!bank->domain)
1212 return -ENXIO;
1213
1214 virq = irq_create_mapping(bank->domain, offset);
1215
1216 return (virq) ? : -ENXIO;
1217}
1218
1219static const struct gpio_chip rockchip_gpiolib_chip = {
Axel Lin0351c282013-08-27 22:30:17 +08001220 .request = rockchip_gpio_request,
1221 .free = rockchip_gpio_free,
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001222 .set = rockchip_gpio_set,
1223 .get = rockchip_gpio_get,
1224 .direction_input = rockchip_gpio_direction_input,
1225 .direction_output = rockchip_gpio_direction_output,
1226 .to_irq = rockchip_gpio_to_irq,
1227 .owner = THIS_MODULE,
1228};
1229
1230/*
1231 * Interrupt handling
1232 */
1233
1234static void rockchip_irq_demux(unsigned int irq, struct irq_desc *desc)
1235{
1236 struct irq_chip *chip = irq_get_chip(irq);
1237 struct rockchip_pin_bank *bank = irq_get_handler_data(irq);
Heiko Stübner5a927502013-10-16 01:09:08 +02001238 u32 polarity = 0, data = 0;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001239 u32 pend;
Heiko Stübner5a927502013-10-16 01:09:08 +02001240 bool edge_changed = false;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001241
1242 dev_dbg(bank->drvdata->dev, "got irq for bank %s\n", bank->name);
1243
1244 chained_irq_enter(chip, desc);
1245
1246 pend = readl_relaxed(bank->reg_base + GPIO_INT_STATUS);
1247
Heiko Stübner5a927502013-10-16 01:09:08 +02001248 if (bank->toggle_edge_mode) {
1249 polarity = readl_relaxed(bank->reg_base +
1250 GPIO_INT_POLARITY);
1251 data = readl_relaxed(bank->reg_base + GPIO_EXT_PORT);
1252 }
1253
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001254 while (pend) {
1255 unsigned int virq;
1256
1257 irq = __ffs(pend);
1258 pend &= ~BIT(irq);
1259 virq = irq_linear_revmap(bank->domain, irq);
1260
1261 if (!virq) {
1262 dev_err(bank->drvdata->dev, "unmapped irq %d\n", irq);
1263 continue;
1264 }
1265
1266 dev_dbg(bank->drvdata->dev, "handling irq %d\n", irq);
1267
Heiko Stübner5a927502013-10-16 01:09:08 +02001268 /*
1269 * Triggering IRQ on both rising and falling edge
1270 * needs manual intervention.
1271 */
1272 if (bank->toggle_edge_mode & BIT(irq)) {
1273 if (data & BIT(irq))
1274 polarity &= ~BIT(irq);
1275 else
1276 polarity |= BIT(irq);
1277
1278 edge_changed = true;
1279 }
1280
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001281 generic_handle_irq(virq);
1282 }
1283
Heiko Stübner5a927502013-10-16 01:09:08 +02001284 if (bank->toggle_edge_mode && edge_changed) {
1285 /* Interrupt params should only be set with ints disabled */
1286 data = readl_relaxed(bank->reg_base + GPIO_INTEN);
1287 writel_relaxed(0, bank->reg_base + GPIO_INTEN);
1288 writel(polarity, bank->reg_base + GPIO_INT_POLARITY);
1289 writel(data, bank->reg_base + GPIO_INTEN);
1290 }
1291
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001292 chained_irq_exit(chip, desc);
1293}
1294
1295static int rockchip_irq_set_type(struct irq_data *d, unsigned int type)
1296{
1297 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
1298 struct rockchip_pin_bank *bank = gc->private;
1299 u32 mask = BIT(d->hwirq);
1300 u32 polarity;
1301 u32 level;
1302 u32 data;
Heiko Stübner14797182014-03-26 00:57:00 +01001303 int ret;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001304
Heiko Stübner5a927502013-10-16 01:09:08 +02001305 /* make sure the pin is configured as gpio input */
Heiko Stübner14797182014-03-26 00:57:00 +01001306 ret = rockchip_set_mux(bank, d->hwirq, RK_FUNC_GPIO);
1307 if (ret < 0)
1308 return ret;
1309
Heiko Stübner5a927502013-10-16 01:09:08 +02001310 data = readl_relaxed(bank->reg_base + GPIO_SWPORT_DDR);
1311 data &= ~mask;
1312 writel_relaxed(data, bank->reg_base + GPIO_SWPORT_DDR);
1313
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001314 if (type & IRQ_TYPE_EDGE_BOTH)
1315 __irq_set_handler_locked(d->irq, handle_edge_irq);
1316 else
1317 __irq_set_handler_locked(d->irq, handle_level_irq);
1318
1319 irq_gc_lock(gc);
1320
1321 level = readl_relaxed(gc->reg_base + GPIO_INTTYPE_LEVEL);
1322 polarity = readl_relaxed(gc->reg_base + GPIO_INT_POLARITY);
1323
1324 switch (type) {
Heiko Stübner5a927502013-10-16 01:09:08 +02001325 case IRQ_TYPE_EDGE_BOTH:
1326 bank->toggle_edge_mode |= mask;
1327 level |= mask;
1328
1329 /*
1330 * Determine gpio state. If 1 next interrupt should be falling
1331 * otherwise rising.
1332 */
1333 data = readl(bank->reg_base + GPIO_EXT_PORT);
1334 if (data & mask)
1335 polarity &= ~mask;
1336 else
1337 polarity |= mask;
1338 break;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001339 case IRQ_TYPE_EDGE_RISING:
Heiko Stübner5a927502013-10-16 01:09:08 +02001340 bank->toggle_edge_mode &= ~mask;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001341 level |= mask;
1342 polarity |= mask;
1343 break;
1344 case IRQ_TYPE_EDGE_FALLING:
Heiko Stübner5a927502013-10-16 01:09:08 +02001345 bank->toggle_edge_mode &= ~mask;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001346 level |= mask;
1347 polarity &= ~mask;
1348 break;
1349 case IRQ_TYPE_LEVEL_HIGH:
Heiko Stübner5a927502013-10-16 01:09:08 +02001350 bank->toggle_edge_mode &= ~mask;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001351 level &= ~mask;
1352 polarity |= mask;
1353 break;
1354 case IRQ_TYPE_LEVEL_LOW:
Heiko Stübner5a927502013-10-16 01:09:08 +02001355 bank->toggle_edge_mode &= ~mask;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001356 level &= ~mask;
1357 polarity &= ~mask;
1358 break;
1359 default:
Axel Lin7cc5f972013-06-23 08:48:34 +08001360 irq_gc_unlock(gc);
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001361 return -EINVAL;
1362 }
1363
1364 writel_relaxed(level, gc->reg_base + GPIO_INTTYPE_LEVEL);
1365 writel_relaxed(polarity, gc->reg_base + GPIO_INT_POLARITY);
1366
1367 irq_gc_unlock(gc);
1368
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001369 return 0;
1370}
1371
1372static int rockchip_interrupts_register(struct platform_device *pdev,
1373 struct rockchip_pinctrl *info)
1374{
1375 struct rockchip_pin_ctrl *ctrl = info->ctrl;
1376 struct rockchip_pin_bank *bank = ctrl->pin_banks;
1377 unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN;
1378 struct irq_chip_generic *gc;
1379 int ret;
1380 int i;
1381
1382 for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
1383 if (!bank->valid) {
1384 dev_warn(&pdev->dev, "bank %s is not valid\n",
1385 bank->name);
1386 continue;
1387 }
1388
1389 bank->domain = irq_domain_add_linear(bank->of_node, 32,
1390 &irq_generic_chip_ops, NULL);
1391 if (!bank->domain) {
1392 dev_warn(&pdev->dev, "could not initialize irq domain for bank %s\n",
1393 bank->name);
1394 continue;
1395 }
1396
1397 ret = irq_alloc_domain_generic_chips(bank->domain, 32, 1,
1398 "rockchip_gpio_irq", handle_level_irq,
1399 clr, 0, IRQ_GC_INIT_MASK_CACHE);
1400 if (ret) {
1401 dev_err(&pdev->dev, "could not alloc generic chips for bank %s\n",
1402 bank->name);
1403 irq_domain_remove(bank->domain);
1404 continue;
1405 }
1406
1407 gc = irq_get_domain_generic_chip(bank->domain, 0);
1408 gc->reg_base = bank->reg_base;
1409 gc->private = bank;
1410 gc->chip_types[0].regs.mask = GPIO_INTEN;
1411 gc->chip_types[0].regs.ack = GPIO_PORTS_EOI;
1412 gc->chip_types[0].chip.irq_ack = irq_gc_ack_set_bit;
1413 gc->chip_types[0].chip.irq_mask = irq_gc_mask_clr_bit;
1414 gc->chip_types[0].chip.irq_unmask = irq_gc_mask_set_bit;
1415 gc->chip_types[0].chip.irq_set_wake = irq_gc_set_wake;
1416 gc->chip_types[0].chip.irq_set_type = rockchip_irq_set_type;
1417
1418 irq_set_handler_data(bank->irq, bank);
1419 irq_set_chained_handler(bank->irq, rockchip_irq_demux);
1420 }
1421
1422 return 0;
1423}
1424
1425static int rockchip_gpiolib_register(struct platform_device *pdev,
1426 struct rockchip_pinctrl *info)
1427{
1428 struct rockchip_pin_ctrl *ctrl = info->ctrl;
1429 struct rockchip_pin_bank *bank = ctrl->pin_banks;
1430 struct gpio_chip *gc;
1431 int ret;
1432 int i;
1433
1434 for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
1435 if (!bank->valid) {
1436 dev_warn(&pdev->dev, "bank %s is not valid\n",
1437 bank->name);
1438 continue;
1439 }
1440
1441 bank->gpio_chip = rockchip_gpiolib_chip;
1442
1443 gc = &bank->gpio_chip;
1444 gc->base = bank->pin_base;
1445 gc->ngpio = bank->nr_pins;
1446 gc->dev = &pdev->dev;
1447 gc->of_node = bank->of_node;
1448 gc->label = bank->name;
1449
1450 ret = gpiochip_add(gc);
1451 if (ret) {
1452 dev_err(&pdev->dev, "failed to register gpio_chip %s, error code: %d\n",
1453 gc->label, ret);
1454 goto fail;
1455 }
1456 }
1457
1458 rockchip_interrupts_register(pdev, info);
1459
1460 return 0;
1461
1462fail:
1463 for (--i, --bank; i >= 0; --i, --bank) {
1464 if (!bank->valid)
1465 continue;
1466
1467 if (gpiochip_remove(&bank->gpio_chip))
1468 dev_err(&pdev->dev, "gpio chip %s remove failed\n",
1469 bank->gpio_chip.label);
1470 }
1471 return ret;
1472}
1473
1474static int rockchip_gpiolib_unregister(struct platform_device *pdev,
1475 struct rockchip_pinctrl *info)
1476{
1477 struct rockchip_pin_ctrl *ctrl = info->ctrl;
1478 struct rockchip_pin_bank *bank = ctrl->pin_banks;
1479 int ret = 0;
1480 int i;
1481
1482 for (i = 0; !ret && i < ctrl->nr_banks; ++i, ++bank) {
1483 if (!bank->valid)
1484 continue;
1485
1486 ret = gpiochip_remove(&bank->gpio_chip);
1487 }
1488
1489 if (ret)
1490 dev_err(&pdev->dev, "gpio chip remove failed\n");
1491
1492 return ret;
1493}
1494
1495static int rockchip_get_bank_data(struct rockchip_pin_bank *bank,
Heiko Stübner622f3232014-05-05 13:58:46 +02001496 struct rockchip_pinctrl *info)
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001497{
1498 struct resource res;
Heiko Stübner751a99a2014-05-05 13:58:20 +02001499 void __iomem *base;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001500
1501 if (of_address_to_resource(bank->of_node, 0, &res)) {
Heiko Stübner622f3232014-05-05 13:58:46 +02001502 dev_err(info->dev, "cannot find IO resource for bank\n");
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001503 return -ENOENT;
1504 }
1505
Heiko Stübner622f3232014-05-05 13:58:46 +02001506 bank->reg_base = devm_ioremap_resource(info->dev, &res);
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001507 if (IS_ERR(bank->reg_base))
1508 return PTR_ERR(bank->reg_base);
1509
Heiko Stübner6ca52742013-10-16 01:08:42 +02001510 /*
1511 * special case, where parts of the pull setting-registers are
1512 * part of the PMU register space
1513 */
1514 if (of_device_is_compatible(bank->of_node,
1515 "rockchip,rk3188-gpio-bank0")) {
Heiko Stübnera658efa2014-05-05 13:59:30 +02001516 struct device_node *node;
Heiko Stübnerbfc7a422014-05-05 13:58:00 +02001517
Heiko Stübnera658efa2014-05-05 13:59:30 +02001518 node = of_parse_phandle(bank->of_node->parent,
1519 "rockchip,pmu", 0);
1520 if (!node) {
1521 if (of_address_to_resource(bank->of_node, 1, &res)) {
1522 dev_err(info->dev, "cannot find IO resource for bank\n");
1523 return -ENOENT;
1524 }
Heiko Stübner6ca52742013-10-16 01:08:42 +02001525
Heiko Stübnera658efa2014-05-05 13:59:30 +02001526 base = devm_ioremap_resource(info->dev, &res);
1527 if (IS_ERR(base))
1528 return PTR_ERR(base);
1529 rockchip_regmap_config.max_register =
1530 resource_size(&res) - 4;
1531 rockchip_regmap_config.name =
1532 "rockchip,rk3188-gpio-bank0-pull";
1533 bank->regmap_pull = devm_regmap_init_mmio(info->dev,
1534 base,
1535 &rockchip_regmap_config);
1536 }
Heiko Stübner6ca52742013-10-16 01:08:42 +02001537 }
Heiko Stübner65fca612013-10-16 01:07:49 +02001538
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001539 bank->irq = irq_of_parse_and_map(bank->of_node, 0);
1540
1541 bank->clk = of_clk_get(bank->of_node, 0);
1542 if (IS_ERR(bank->clk))
1543 return PTR_ERR(bank->clk);
1544
1545 return clk_prepare_enable(bank->clk);
1546}
1547
1548static const struct of_device_id rockchip_pinctrl_dt_match[];
1549
1550/* retrieve the soc specific data */
1551static struct rockchip_pin_ctrl *rockchip_pinctrl_get_soc_data(
1552 struct rockchip_pinctrl *d,
1553 struct platform_device *pdev)
1554{
1555 const struct of_device_id *match;
1556 struct device_node *node = pdev->dev.of_node;
1557 struct device_node *np;
1558 struct rockchip_pin_ctrl *ctrl;
1559 struct rockchip_pin_bank *bank;
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001560 int grf_offs, pmu_offs, i, j;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001561
1562 match = of_match_node(rockchip_pinctrl_dt_match, node);
1563 ctrl = (struct rockchip_pin_ctrl *)match->data;
1564
1565 for_each_child_of_node(node, np) {
1566 if (!of_find_property(np, "gpio-controller", NULL))
1567 continue;
1568
1569 bank = ctrl->pin_banks;
1570 for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
1571 if (!strcmp(bank->name, np->name)) {
1572 bank->of_node = np;
1573
Heiko Stübner622f3232014-05-05 13:58:46 +02001574 if (!rockchip_get_bank_data(bank, d))
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001575 bank->valid = true;
1576
1577 break;
1578 }
1579 }
1580 }
1581
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001582 grf_offs = ctrl->grf_mux_offset;
1583 pmu_offs = ctrl->pmu_mux_offset;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001584 bank = ctrl->pin_banks;
1585 for (i = 0; i < ctrl->nr_banks; ++i, ++bank) {
Heiko Stübner6bc0d122014-06-16 01:36:33 +02001586 int bank_pins = 0;
1587
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001588 spin_lock_init(&bank->slock);
1589 bank->drvdata = d;
1590 bank->pin_base = ctrl->nr_pins;
1591 ctrl->nr_pins += bank->nr_pins;
Heiko Stübner6bc0d122014-06-16 01:36:33 +02001592
1593 /* calculate iomux offsets */
1594 for (j = 0; j < 4; j++) {
1595 struct rockchip_iomux *iom = &bank->iomux[j];
Heiko Stübner03716e12014-06-16 01:36:57 +02001596 int inc;
Heiko Stübner6bc0d122014-06-16 01:36:33 +02001597
1598 if (bank_pins >= bank->nr_pins)
1599 break;
1600
1601 /* preset offset value, set new start value */
1602 if (iom->offset >= 0) {
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001603 if (iom->type & IOMUX_SOURCE_PMU)
1604 pmu_offs = iom->offset;
1605 else
1606 grf_offs = iom->offset;
Heiko Stübner6bc0d122014-06-16 01:36:33 +02001607 } else { /* set current offset */
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001608 iom->offset = (iom->type & IOMUX_SOURCE_PMU) ?
1609 pmu_offs : grf_offs;
Heiko Stübner6bc0d122014-06-16 01:36:33 +02001610 }
1611
1612 dev_dbg(d->dev, "bank %d, iomux %d has offset 0x%x\n",
1613 i, j, iom->offset);
1614
1615 /*
1616 * Increase offset according to iomux width.
Heiko Stübner03716e12014-06-16 01:36:57 +02001617 * 4bit iomux'es are spread over two registers.
Heiko Stübner6bc0d122014-06-16 01:36:33 +02001618 */
Heiko Stübner03716e12014-06-16 01:36:57 +02001619 inc = (iom->type & IOMUX_WIDTH_4BIT) ? 8 : 4;
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001620 if (iom->type & IOMUX_SOURCE_PMU)
1621 pmu_offs += inc;
1622 else
1623 grf_offs += inc;
Heiko Stübner6bc0d122014-06-16 01:36:33 +02001624
1625 bank_pins += 8;
1626 }
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001627 }
1628
1629 return ctrl;
1630}
1631
1632static int rockchip_pinctrl_probe(struct platform_device *pdev)
1633{
1634 struct rockchip_pinctrl *info;
1635 struct device *dev = &pdev->dev;
1636 struct rockchip_pin_ctrl *ctrl;
Heiko Stübner14dee862014-05-05 13:59:09 +02001637 struct device_node *np = pdev->dev.of_node, *node;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001638 struct resource *res;
Heiko Stübner751a99a2014-05-05 13:58:20 +02001639 void __iomem *base;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001640 int ret;
1641
1642 if (!dev->of_node) {
1643 dev_err(dev, "device tree node not found\n");
1644 return -ENODEV;
1645 }
1646
1647 info = devm_kzalloc(dev, sizeof(struct rockchip_pinctrl), GFP_KERNEL);
1648 if (!info)
1649 return -ENOMEM;
1650
Heiko Stübner622f3232014-05-05 13:58:46 +02001651 info->dev = dev;
1652
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001653 ctrl = rockchip_pinctrl_get_soc_data(info, pdev);
1654 if (!ctrl) {
1655 dev_err(dev, "driver data not available\n");
1656 return -EINVAL;
1657 }
1658 info->ctrl = ctrl;
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001659
Heiko Stübner1e747e52014-05-05 13:59:51 +02001660 node = of_parse_phandle(np, "rockchip,grf", 0);
1661 if (node) {
1662 info->regmap_base = syscon_node_to_regmap(node);
1663 if (IS_ERR(info->regmap_base))
1664 return PTR_ERR(info->regmap_base);
1665 } else {
1666 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Heiko Stübner751a99a2014-05-05 13:58:20 +02001667 base = devm_ioremap_resource(&pdev->dev, res);
1668 if (IS_ERR(base))
1669 return PTR_ERR(base);
1670
1671 rockchip_regmap_config.max_register = resource_size(res) - 4;
Heiko Stübner1e747e52014-05-05 13:59:51 +02001672 rockchip_regmap_config.name = "rockchip,pinctrl";
1673 info->regmap_base = devm_regmap_init_mmio(&pdev->dev, base,
1674 &rockchip_regmap_config);
1675
1676 /* to check for the old dt-bindings */
1677 info->reg_size = resource_size(res);
1678
1679 /* Honor the old binding, with pull registers as 2nd resource */
1680 if (ctrl->type == RK3188 && info->reg_size < 0x200) {
1681 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
1682 base = devm_ioremap_resource(&pdev->dev, res);
1683 if (IS_ERR(base))
1684 return PTR_ERR(base);
1685
1686 rockchip_regmap_config.max_register =
1687 resource_size(res) - 4;
1688 rockchip_regmap_config.name = "rockchip,pinctrl-pull";
1689 info->regmap_pull = devm_regmap_init_mmio(&pdev->dev,
1690 base,
1691 &rockchip_regmap_config);
1692 }
Heiko Stübner6ca52742013-10-16 01:08:42 +02001693 }
1694
Heiko Stübner14dee862014-05-05 13:59:09 +02001695 /* try to find the optional reference to the pmu syscon */
1696 node = of_parse_phandle(np, "rockchip,pmu", 0);
1697 if (node) {
1698 info->regmap_pmu = syscon_node_to_regmap(node);
1699 if (IS_ERR(info->regmap_pmu))
1700 return PTR_ERR(info->regmap_pmu);
1701 }
1702
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001703 ret = rockchip_gpiolib_register(pdev, info);
1704 if (ret)
1705 return ret;
1706
1707 ret = rockchip_pinctrl_register(pdev, info);
1708 if (ret) {
1709 rockchip_gpiolib_unregister(pdev, info);
1710 return ret;
1711 }
1712
1713 platform_set_drvdata(pdev, info);
1714
1715 return 0;
1716}
1717
1718static struct rockchip_pin_bank rk2928_pin_banks[] = {
1719 PIN_BANK(0, 32, "gpio0"),
1720 PIN_BANK(1, 32, "gpio1"),
1721 PIN_BANK(2, 32, "gpio2"),
1722 PIN_BANK(3, 32, "gpio3"),
1723};
1724
1725static struct rockchip_pin_ctrl rk2928_pin_ctrl = {
1726 .pin_banks = rk2928_pin_banks,
1727 .nr_banks = ARRAY_SIZE(rk2928_pin_banks),
1728 .label = "RK2928-GPIO",
Heiko Stübnera2829262013-10-16 01:07:20 +02001729 .type = RK2928,
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001730 .grf_mux_offset = 0xa8,
Heiko Stübnera2829262013-10-16 01:07:20 +02001731 .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001732};
1733
1734static struct rockchip_pin_bank rk3066a_pin_banks[] = {
1735 PIN_BANK(0, 32, "gpio0"),
1736 PIN_BANK(1, 32, "gpio1"),
1737 PIN_BANK(2, 32, "gpio2"),
1738 PIN_BANK(3, 32, "gpio3"),
1739 PIN_BANK(4, 32, "gpio4"),
1740 PIN_BANK(6, 16, "gpio6"),
1741};
1742
1743static struct rockchip_pin_ctrl rk3066a_pin_ctrl = {
1744 .pin_banks = rk3066a_pin_banks,
1745 .nr_banks = ARRAY_SIZE(rk3066a_pin_banks),
1746 .label = "RK3066a-GPIO",
Heiko Stübnera2829262013-10-16 01:07:20 +02001747 .type = RK2928,
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001748 .grf_mux_offset = 0xa8,
Heiko Stübnera2829262013-10-16 01:07:20 +02001749 .pull_calc_reg = rk2928_calc_pull_reg_and_bit,
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001750};
1751
1752static struct rockchip_pin_bank rk3066b_pin_banks[] = {
1753 PIN_BANK(0, 32, "gpio0"),
1754 PIN_BANK(1, 32, "gpio1"),
1755 PIN_BANK(2, 32, "gpio2"),
1756 PIN_BANK(3, 32, "gpio3"),
1757};
1758
1759static struct rockchip_pin_ctrl rk3066b_pin_ctrl = {
1760 .pin_banks = rk3066b_pin_banks,
1761 .nr_banks = ARRAY_SIZE(rk3066b_pin_banks),
1762 .label = "RK3066b-GPIO",
Heiko Stübnera2829262013-10-16 01:07:20 +02001763 .type = RK3066B,
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001764 .grf_mux_offset = 0x60,
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001765};
1766
1767static struct rockchip_pin_bank rk3188_pin_banks[] = {
Heiko Stübnerfc72c922014-06-16 01:36:05 +02001768 PIN_BANK_IOMUX_FLAGS(0, 32, "gpio0", IOMUX_GPIO_ONLY, 0, 0, 0),
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001769 PIN_BANK(1, 32, "gpio1"),
1770 PIN_BANK(2, 32, "gpio2"),
1771 PIN_BANK(3, 32, "gpio3"),
1772};
1773
1774static struct rockchip_pin_ctrl rk3188_pin_ctrl = {
1775 .pin_banks = rk3188_pin_banks,
1776 .nr_banks = ARRAY_SIZE(rk3188_pin_banks),
1777 .label = "RK3188-GPIO",
Heiko Stübnera2829262013-10-16 01:07:20 +02001778 .type = RK3188,
Heiko Stübner95ec8ae2014-06-16 01:37:23 +02001779 .grf_mux_offset = 0x60,
Heiko Stübner6ca52742013-10-16 01:08:42 +02001780 .pull_calc_reg = rk3188_calc_pull_reg_and_bit,
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001781};
1782
1783static const struct of_device_id rockchip_pinctrl_dt_match[] = {
1784 { .compatible = "rockchip,rk2928-pinctrl",
1785 .data = (void *)&rk2928_pin_ctrl },
1786 { .compatible = "rockchip,rk3066a-pinctrl",
1787 .data = (void *)&rk3066a_pin_ctrl },
1788 { .compatible = "rockchip,rk3066b-pinctrl",
1789 .data = (void *)&rk3066b_pin_ctrl },
1790 { .compatible = "rockchip,rk3188-pinctrl",
1791 .data = (void *)&rk3188_pin_ctrl },
1792 {},
1793};
1794MODULE_DEVICE_TABLE(of, rockchip_pinctrl_dt_match);
1795
1796static struct platform_driver rockchip_pinctrl_driver = {
1797 .probe = rockchip_pinctrl_probe,
1798 .driver = {
1799 .name = "rockchip-pinctrl",
1800 .owner = THIS_MODULE,
Axel Lin0be9e702013-08-23 14:27:53 +08001801 .of_match_table = rockchip_pinctrl_dt_match,
Heiko Stübnerd3e51162013-06-10 22:16:22 +02001802 },
1803};
1804
1805static int __init rockchip_pinctrl_drv_register(void)
1806{
1807 return platform_driver_register(&rockchip_pinctrl_driver);
1808}
1809postcore_initcall(rockchip_pinctrl_drv_register);
1810
1811MODULE_AUTHOR("Heiko Stuebner <heiko@sntech.de>");
1812MODULE_DESCRIPTION("Rockchip pinctrl driver");
1813MODULE_LICENSE("GPL v2");