blob: 77bfcf0dda3b05d17552f8c7566b59414f65d047 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerfaf60e72007-09-19 15:36:47 -070054#define DRV_VERSION "1.18"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700102static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800103 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
104 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700105 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700106 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800108 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700136 { 0 }
137};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700138
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139MODULE_DEVICE_TABLE(pci, sky2_id_table);
140
141/* Avoid conditionals by using array */
142static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
143static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700144static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700145
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800146/* This driver supports yukon2 chipset only */
147static const char *yukon2_name[] = {
148 "XL", /* 0xb3 */
149 "EC Ultra", /* 0xb4 */
Stephen Hemminger937454942007-02-06 10:45:43 -0800150 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800151 "EC", /* 0xb6 */
152 "FE", /* 0xb7 */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700153 "FE+", /* 0xb8 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154};
155
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +0100156static void sky2_set_multicast(struct net_device *dev);
157
Stephen Hemminger793b8832005-09-14 16:06:14 -0700158/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800159static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700160{
161 int i;
162
163 gma_write16(hw, port, GM_SMI_DATA, val);
164 gma_write16(hw, port, GM_SMI_CTRL,
165 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
166
167 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700168 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800169 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700170 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700171 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172
Stephen Hemminger793b8832005-09-14 16:06:14 -0700173 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800174 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700175}
176
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800177static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700178{
179 int i;
180
Stephen Hemminger793b8832005-09-14 16:06:14 -0700181 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
183
184 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800185 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
186 *val = gma_read16(hw, port, GM_SMI_DATA);
187 return 0;
188 }
189
Stephen Hemminger793b8832005-09-14 16:06:14 -0700190 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700191 }
192
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800193 return -ETIMEDOUT;
194}
195
196static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
197{
198 u16 v;
199
200 if (__gm_phy_read(hw, port, reg, &v) != 0)
201 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
202 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700203}
204
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800205
206static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700207{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800208 /* switch power to VCC (WA for VAUX problem) */
209 sky2_write8(hw, B0_POWER_CTRL,
210 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700211
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800212 /* disable Core Clock Division, */
213 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700214
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800215 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
216 /* enable bits are inverted */
217 sky2_write8(hw, B2_Y2_CLK_GATE,
218 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
219 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
220 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
221 else
222 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700224 if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700225 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700227 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
228
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700229 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
230 /* set all bits to 0 except bits 15..12 and 8 */
231 reg &= P_ASPM_CONTROL_MSK;
232 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
233
234 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
235 /* set all bits to 0 except bits 28 & 27 */
236 reg &= P_CTL_TIM_VMAIN_AV_MSK;
237 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
238
239 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700240
241 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
242 reg = sky2_read32(hw, B2_GP_IO);
243 reg |= GLB_GPIO_STAT_RACE_DIS;
244 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700245
246 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700247 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800248}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700249
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800250static void sky2_power_aux(struct sky2_hw *hw)
251{
252 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
253 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
254 else
255 /* enable bits are inverted */
256 sky2_write8(hw, B2_Y2_CLK_GATE,
257 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
258 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
259 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
260
261 /* switch power to VAUX */
262 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
263 sky2_write8(hw, B0_POWER_CTRL,
264 (PC_VAUX_ENA | PC_VCC_ENA |
265 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700266}
267
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700268static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700269{
270 u16 reg;
271
272 /* disable all GMAC IRQ's */
273 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
274 /* disable PHY IRQs */
275 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700277 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
278 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
280 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
281
282 reg = gma_read16(hw, port, GM_RX_CTRL);
283 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
284 gma_write16(hw, port, GM_RX_CTRL, reg);
285}
286
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700287/* flow control to advertise bits */
288static const u16 copper_fc_adv[] = {
289 [FC_NONE] = 0,
290 [FC_TX] = PHY_M_AN_ASP,
291 [FC_RX] = PHY_M_AN_PC,
292 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
293};
294
295/* flow control to advertise bits when using 1000BaseX */
296static const u16 fiber_fc_adv[] = {
297 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
298 [FC_TX] = PHY_M_P_ASYM_MD_X,
299 [FC_RX] = PHY_M_P_SYM_MD_X,
300 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
301};
302
303/* flow control to GMA disable bits */
304static const u16 gm_fc_disable[] = {
305 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
306 [FC_TX] = GM_GPCR_FC_RX_DIS,
307 [FC_RX] = GM_GPCR_FC_TX_DIS,
308 [FC_BOTH] = 0,
309};
310
311
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700312static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
313{
314 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700315 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700316
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700317 if (sky2->autoneg == AUTONEG_ENABLE &&
318 !(hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700319 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
320
321 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700322 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700323 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
324
Stephen Hemminger53419c62007-05-14 12:38:11 -0700325 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700326 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700327 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700328 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
329 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700330 /* set master & slave downshift counter to 1x */
331 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700332
333 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
334 }
335
336 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700337 if (sky2_is_copper(hw)) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700338 if (!(hw->flags & SKY2_HW_GIGABIT)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 /* enable automatic crossover */
340 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
Stephen Hemminger6d3105d2007-09-24 19:34:51 -0700341
342 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
343 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
344 u16 spec;
345
346 /* Enable Class A driver for FE+ A0 */
347 spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
348 spec |= PHY_M_FESC_SEL_CL_A;
349 gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
350 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700351 } else {
352 /* disable energy detect */
353 ctrl &= ~PHY_M_PC_EN_DET_MSK;
354
355 /* enable automatic crossover */
356 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
357
Stephen Hemminger53419c62007-05-14 12:38:11 -0700358 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger937454942007-02-06 10:45:43 -0800359 if (sky2->autoneg == AUTONEG_ENABLE
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700360 && (hw->flags & SKY2_HW_NEWER_PHY)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700361 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700362 ctrl &= ~PHY_M_PC_DSC_MSK;
363 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
364 }
365 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700366 } else {
367 /* workaround for deviation #4.88 (CRC errors) */
368 /* disable Automatic Crossover */
369
370 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700371 }
372
373 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
374
375 /* special setup for PHY 88E1112 Fiber */
Stephen Hemmingerea76e632007-09-19 15:36:44 -0700376 if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700377 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
378
379 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
380 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
381 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
382 ctrl &= ~PHY_M_MAC_MD_MSK;
383 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700384 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
385
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700386 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 /* select page 1 to access Fiber registers */
388 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700389
390 /* for SFP-module set SIGDET polarity to low */
391 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
392 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700393 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700394 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700395
396 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700397 }
398
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700399 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700400 ct1000 = 0;
401 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700402 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700403
404 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700405 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700406 if (sky2->advertising & ADVERTISED_1000baseT_Full)
407 ct1000 |= PHY_M_1000C_AFD;
408 if (sky2->advertising & ADVERTISED_1000baseT_Half)
409 ct1000 |= PHY_M_1000C_AHD;
410 if (sky2->advertising & ADVERTISED_100baseT_Full)
411 adv |= PHY_M_AN_100_FD;
412 if (sky2->advertising & ADVERTISED_100baseT_Half)
413 adv |= PHY_M_AN_100_HD;
414 if (sky2->advertising & ADVERTISED_10baseT_Full)
415 adv |= PHY_M_AN_10_FD;
416 if (sky2->advertising & ADVERTISED_10baseT_Half)
417 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700418
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700419 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700420 } else { /* special defines for FIBER (88E1040S only) */
421 if (sky2->advertising & ADVERTISED_1000baseT_Full)
422 adv |= PHY_M_AN_1000X_AFD;
423 if (sky2->advertising & ADVERTISED_1000baseT_Half)
424 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700425
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700426 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700427 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700428
429 /* Restart Auto-negotiation */
430 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
431 } else {
432 /* forced speed/duplex settings */
433 ct1000 = PHY_M_1000C_MSE;
434
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700435 /* Disable auto update for duplex flow control and speed */
436 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700437
438 switch (sky2->speed) {
439 case SPEED_1000:
440 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700441 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442 break;
443 case SPEED_100:
444 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700445 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700446 break;
447 }
448
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700449 if (sky2->duplex == DUPLEX_FULL) {
450 reg |= GM_GPCR_DUP_FULL;
451 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700452 } else if (sky2->speed < SPEED_1000)
453 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700454
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700455
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700456 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700457
458 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700459 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700460 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
461 else
462 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 }
464
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700465 gma_write16(hw, port, GM_GP_CTRL, reg);
466
Stephen Hemminger05745c42007-09-19 15:36:45 -0700467 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700468 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
469
470 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
471 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
472
473 /* Setup Phy LED's */
474 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
475 ledover = 0;
476
477 switch (hw->chip_id) {
478 case CHIP_ID_YUKON_FE:
479 /* on 88E3082 these bits are at 11..9 (shifted left) */
480 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
481
482 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
483
484 /* delete ACT LED control bits */
485 ctrl &= ~PHY_M_FELP_LED1_MSK;
486 /* change ACT LED control to blink mode */
487 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
488 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
489 break;
490
Stephen Hemminger05745c42007-09-19 15:36:45 -0700491 case CHIP_ID_YUKON_FE_P:
492 /* Enable Link Partner Next Page */
493 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
494 ctrl |= PHY_M_PC_ENA_LIP_NP;
495
496 /* disable Energy Detect and enable scrambler */
497 ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
498 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
499
500 /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
501 ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
502 PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
503 PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
504
505 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
506 break;
507
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700509 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700510
511 /* select page 3 to access LED control register */
512 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
513
514 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700515 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
516 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
517 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
518 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
519 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700520
521 /* set Polarity Control register */
522 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700523 (PHY_M_POLC_LS1_P_MIX(4) |
524 PHY_M_POLC_IS0_P_MIX(4) |
525 PHY_M_POLC_LOS_CTRL(2) |
526 PHY_M_POLC_INIT_CTRL(2) |
527 PHY_M_POLC_STA1_CTRL(2) |
528 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700529
530 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700531 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700532 break;
Stephen Hemminger937454942007-02-06 10:45:43 -0800533
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700534 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -0800535 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700536 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
537
538 /* select page 3 to access LED control register */
539 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
540
541 /* set LED Function Control register */
542 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
543 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
544 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
545 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
546 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
547
548 /* set Blink Rate in LED Timer Control Register */
549 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
550 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
551 /* restore page register */
552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
553 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554
555 default:
556 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
557 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
558 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800559 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700560 }
561
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700562 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
563 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800564 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700565 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
566
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800567 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700568 gm_phy_write(hw, port, 0x18, 0xaa99);
569 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700570
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800571 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700572 gm_phy_write(hw, port, 0x18, 0xa204);
573 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800574
575 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700576 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger05745c42007-09-19 15:36:45 -0700577 } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
578 hw->chip_rev == CHIP_REV_YU_FE2_A0) {
579 /* apply workaround for integrated resistors calibration */
580 gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
581 gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
Stephen Hemminger937454942007-02-06 10:45:43 -0800582 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger05745c42007-09-19 15:36:45 -0700583 /* no effect on Yukon-XL */
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800584 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
585
586 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
587 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800588 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800589 }
590
591 if (ledover)
592 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
593
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700594 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700595
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700596 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700597 if (sky2->autoneg == AUTONEG_ENABLE)
598 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
599 else
600 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
601}
602
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700603static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
604{
605 u32 reg1;
606 static const u32 phy_power[]
607 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
608
609 /* looks like this XL is back asswards .. */
610 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
611 onoff = !onoff;
612
613 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700614 if (onoff)
615 /* Turn off phy power saving */
616 reg1 &= ~phy_power[port];
617 else
618 reg1 |= phy_power[port];
619
620 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700621 sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700622 udelay(100);
623}
624
Stephen Hemminger1b537562005-12-20 15:08:07 -0800625/* Force a renegotiation */
626static void sky2_phy_reinit(struct sky2_port *sky2)
627{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800628 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800629 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800630 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800631}
632
Stephen Hemmingere3173832007-02-06 10:45:39 -0800633/* Put device in state to listen for Wake On Lan */
634static void sky2_wol_init(struct sky2_port *sky2)
635{
636 struct sky2_hw *hw = sky2->hw;
637 unsigned port = sky2->port;
638 enum flow_control save_mode;
639 u16 ctrl;
640 u32 reg1;
641
642 /* Bring hardware out of reset */
643 sky2_write16(hw, B0_CTST, CS_RST_CLR);
644 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
645
646 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
647 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
648
649 /* Force to 10/100
650 * sky2_reset will re-enable on resume
651 */
652 save_mode = sky2->flow_mode;
653 ctrl = sky2->advertising;
654
655 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
656 sky2->flow_mode = FC_NONE;
657 sky2_phy_power(hw, port, 1);
658 sky2_phy_reinit(sky2);
659
660 sky2->flow_mode = save_mode;
661 sky2->advertising = ctrl;
662
663 /* Set GMAC to no flow control and auto update for speed/duplex */
664 gma_write16(hw, port, GM_GP_CTRL,
665 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
666 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
667
668 /* Set WOL address */
669 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
670 sky2->netdev->dev_addr, ETH_ALEN);
671
672 /* Turn on appropriate WOL control bits */
673 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
674 ctrl = 0;
675 if (sky2->wol & WAKE_PHY)
676 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
677 else
678 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
679
680 if (sky2->wol & WAKE_MAGIC)
681 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
682 else
683 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
684
685 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
686 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
687
688 /* Turn on legacy PCI-Express PME mode */
Stephen Hemmingere3173832007-02-06 10:45:39 -0800689 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
690 reg1 |= PCI_Y2_PME_LEGACY;
691 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemmingere3173832007-02-06 10:45:39 -0800692
693 /* block receiver */
694 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
695
696}
697
Stephen Hemminger69161612007-06-04 17:23:26 -0700698static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
699{
Stephen Hemminger05745c42007-09-19 15:36:45 -0700700 struct net_device *dev = hw->dev[port];
701
702 if (dev->mtu <= ETH_DATA_LEN)
Stephen Hemminger69161612007-06-04 17:23:26 -0700703 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
Stephen Hemminger05745c42007-09-19 15:36:45 -0700704 TX_JUMBO_DIS | TX_STFW_ENA);
Stephen Hemminger69161612007-06-04 17:23:26 -0700705
Stephen Hemminger05745c42007-09-19 15:36:45 -0700706 else if (hw->chip_id != CHIP_ID_YUKON_EC_U)
707 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
708 TX_STFW_ENA | TX_JUMBO_ENA);
709 else {
710 /* set Tx GMAC FIFO Almost Empty Threshold */
711 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
712 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
Stephen Hemminger69161612007-06-04 17:23:26 -0700713
Stephen Hemminger05745c42007-09-19 15:36:45 -0700714 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
715 TX_JUMBO_ENA | TX_STFW_DIS);
716
717 /* Can't do offload because of lack of store/forward */
718 dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
Stephen Hemminger69161612007-06-04 17:23:26 -0700719 }
720}
721
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700722static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
723{
724 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
725 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100726 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700727 int i;
728 const u8 *addr = hw->dev[port]->dev_addr;
729
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700730 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
731 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700732
733 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
734
Stephen Hemminger793b8832005-09-14 16:06:14 -0700735 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736 /* WA DEV_472 -- looks like crossed wires on port 2 */
737 /* clear GMAC 1 Control reset */
738 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
739 do {
740 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
741 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
742 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
743 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
744 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
745 }
746
Stephen Hemminger793b8832005-09-14 16:06:14 -0700747 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700748
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700749 /* Enable Transmit FIFO Underrun */
750 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
751
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800752 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700753 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800754 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700755
756 /* MIB clear */
757 reg = gma_read16(hw, port, GM_PHY_ADDR);
758 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
759
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700760 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
761 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700762 gma_write16(hw, port, GM_PHY_ADDR, reg);
763
764 /* transmit control */
765 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
766
767 /* receive control reg: unicast + multicast + no FCS */
768 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700769 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700770
771 /* transmit flow control */
772 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
773
774 /* transmit parameter */
775 gma_write16(hw, port, GM_TX_PARAM,
776 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
777 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
778 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
779 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
780
781 /* serial mode register */
782 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700783 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700784
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700785 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700786 reg |= GM_SMOD_JUMBO_ENA;
787
788 gma_write16(hw, port, GM_SERIAL_MODE, reg);
789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790 /* virtual address for data */
791 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
792
Stephen Hemminger793b8832005-09-14 16:06:14 -0700793 /* physical address: used for pause frames */
794 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
795
796 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700797 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
798 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
799 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
800
801 /* Configure Rx MAC FIFO */
802 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100803 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger05745c42007-09-19 15:36:45 -0700804 if (hw->chip_id == CHIP_ID_YUKON_EX ||
805 hw->chip_id == CHIP_ID_YUKON_FE_P)
Al Viro25cccec2007-07-20 16:07:33 +0100806 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700807
Al Viro25cccec2007-07-20 16:07:33 +0100808 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700809
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700810 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800811 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800813 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
Stephen Hemminger05745c42007-09-19 15:36:45 -0700814 reg = RX_GMF_FL_THR_DEF + 1;
815 /* Another magic mystery workaround from sk98lin */
816 if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
817 hw->chip_rev == CHIP_REV_YU_FE2_A0)
818 reg = 0x178;
819 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700820
821 /* Configure Tx MAC FIFO */
822 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
823 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800824
Stephen Hemmingere0c28112007-09-20 13:03:49 -0700825 /* On chips without ram buffer, pause is controled by MAC level */
826 if (sky2_read8(hw, B2_E_0) == 0) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800827 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800828 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700829
Stephen Hemminger69161612007-06-04 17:23:26 -0700830 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800831 }
832
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700833}
834
Stephen Hemminger67712902006-12-04 15:53:45 -0800835/* Assign Ram Buffer allocation to queue */
836static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837{
Stephen Hemminger67712902006-12-04 15:53:45 -0800838 u32 end;
839
840 /* convert from K bytes to qwords used for hw register */
841 start *= 1024/8;
842 space *= 1024/8;
843 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700844
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700845 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
846 sky2_write32(hw, RB_ADDR(q, RB_START), start);
847 sky2_write32(hw, RB_ADDR(q, RB_END), end);
848 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
849 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
850
851 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800852 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700853
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800854 /* On receive queue's set the thresholds
855 * give receiver priority when > 3/4 full
856 * send pause when down to 2K
857 */
858 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
859 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700860
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800861 tp = space - 2048/8;
862 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
863 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700864 } else {
865 /* Enable store & forward on Tx queue's because
866 * Tx FIFO is only 1K on Yukon
867 */
868 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
869 }
870
871 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700872 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700873}
874
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800876static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700877{
878 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
879 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
880 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800881 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700882}
883
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884/* Setup prefetch unit registers. This is the interface between
885 * hardware and driver list elements
886 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800887static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700888 u64 addr, u32 last)
889{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700890 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
891 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
892 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
893 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
894 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
895 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700896
897 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700898}
899
Stephen Hemminger793b8832005-09-14 16:06:14 -0700900static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
901{
902 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
903
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700904 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700905 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700906 return le;
907}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -0700909static void tx_init(struct sky2_port *sky2)
910{
911 struct sky2_tx_le *le;
912
913 sky2->tx_prod = sky2->tx_cons = 0;
914 sky2->tx_tcpsum = 0;
915 sky2->tx_last_mss = 0;
916
917 le = get_tx_le(sky2);
918 le->addr = 0;
919 le->opcode = OP_ADDR64 | HW_OWNER;
920 sky2->tx_addr64 = 0;
921}
922
Stephen Hemminger291ea612006-09-26 11:57:41 -0700923static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
924 struct sky2_tx_le *le)
925{
926 return sky2->tx_ring + (le - sky2->tx_le);
927}
928
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800929/* Update chip's next pointer */
930static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700931{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700932 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800933 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700934 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
935
936 /* Synchronize I/O on since next processor may write to tail */
937 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938}
939
Stephen Hemminger793b8832005-09-14 16:06:14 -0700940
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700941static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
942{
943 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700944 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700945 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700946 return le;
947}
948
Stephen Hemminger14d02632006-09-26 11:57:43 -0700949/* Build description to hardware for one receive segment */
950static void sky2_rx_add(struct sky2_port *sky2, u8 op,
951 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700952{
953 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700954 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700955
Stephen Hemminger793b8832005-09-14 16:06:14 -0700956 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700957 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700958 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700959 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700960 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700962
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700963 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800964 le->addr = cpu_to_le32((u32) map);
965 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700966 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700967}
968
Stephen Hemminger14d02632006-09-26 11:57:43 -0700969/* Build description to hardware for one possibly fragmented skb */
970static void sky2_rx_submit(struct sky2_port *sky2,
971 const struct rx_ring_info *re)
972{
973 int i;
974
975 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
976
977 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
978 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
979}
980
981
982static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
983 unsigned size)
984{
985 struct sk_buff *skb = re->skb;
986 int i;
987
988 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
989 pci_unmap_len_set(re, data_size, size);
990
991 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
992 re->frag_addr[i] = pci_map_page(pdev,
993 skb_shinfo(skb)->frags[i].page,
994 skb_shinfo(skb)->frags[i].page_offset,
995 skb_shinfo(skb)->frags[i].size,
996 PCI_DMA_FROMDEVICE);
997}
998
999static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
1000{
1001 struct sk_buff *skb = re->skb;
1002 int i;
1003
1004 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
1005 PCI_DMA_FROMDEVICE);
1006
1007 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
1008 pci_unmap_page(pdev, re->frag_addr[i],
1009 skb_shinfo(skb)->frags[i].size,
1010 PCI_DMA_FROMDEVICE);
1011}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001012
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001013/* Tell chip where to start receive checksum.
1014 * Actually has two checksums, but set both same to avoid possible byte
1015 * order problems.
1016 */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001017static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001018{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001019 struct sky2_rx_le *le = sky2_next_rx(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001020
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001021 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
1022 le->ctrl = 0;
1023 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001024
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001025 sky2_write32(sky2->hw,
1026 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
1027 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001028}
1029
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001030/*
1031 * The RX Stop command will not work for Yukon-2 if the BMU does not
1032 * reach the end of packet and since we can't make sure that we have
1033 * incoming data, we must reset the BMU while it is not doing a DMA
1034 * transfer. Since it is possible that the RX path is still active,
1035 * the RX RAM buffer will be stopped first, so any possible incoming
1036 * data will not trigger a DMA. After the RAM buffer is stopped, the
1037 * BMU is polled until any DMA in progress is ended and only then it
1038 * will be reset.
1039 */
1040static void sky2_rx_stop(struct sky2_port *sky2)
1041{
1042 struct sky2_hw *hw = sky2->hw;
1043 unsigned rxq = rxqaddr[sky2->port];
1044 int i;
1045
1046 /* disable the RAM Buffer receive queue */
1047 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1048
1049 for (i = 0; i < 0xffff; i++)
1050 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1051 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1052 goto stopped;
1053
1054 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1055 sky2->netdev->name);
1056stopped:
1057 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1058
1059 /* reset the Rx prefetch unit */
1060 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001061 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001062}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001063
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001064/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001065static void sky2_rx_clean(struct sky2_port *sky2)
1066{
1067 unsigned i;
1068
1069 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001070 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001071 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001072
1073 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001074 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075 kfree_skb(re->skb);
1076 re->skb = NULL;
1077 }
1078 }
1079}
1080
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001081/* Basic MII support */
1082static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1083{
1084 struct mii_ioctl_data *data = if_mii(ifr);
1085 struct sky2_port *sky2 = netdev_priv(dev);
1086 struct sky2_hw *hw = sky2->hw;
1087 int err = -EOPNOTSUPP;
1088
1089 if (!netif_running(dev))
1090 return -ENODEV; /* Phy still in reset */
1091
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001092 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001093 case SIOCGMIIPHY:
1094 data->phy_id = PHY_ADDR_MARV;
1095
1096 /* fallthru */
1097 case SIOCGMIIREG: {
1098 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001099
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001100 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001101 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001102 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001103
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001104 data->val_out = val;
1105 break;
1106 }
1107
1108 case SIOCSMIIREG:
1109 if (!capable(CAP_NET_ADMIN))
1110 return -EPERM;
1111
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001112 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001113 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1114 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001115 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001116 break;
1117 }
1118 return err;
1119}
1120
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001121#ifdef SKY2_VLAN_TAG_USED
1122static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1123{
1124 struct sky2_port *sky2 = netdev_priv(dev);
1125 struct sky2_hw *hw = sky2->hw;
1126 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001127
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001128 netif_tx_lock_bh(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001129 napi_disable(&hw->napi);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001130
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001131 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001132 if (grp) {
1133 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1134 RX_VLAN_STRIP_ON);
1135 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1136 TX_VLAN_TAG_ON);
1137 } else {
1138 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1139 RX_VLAN_STRIP_OFF);
1140 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1141 TX_VLAN_TAG_OFF);
1142 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001143
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001144 napi_enable(&hw->napi);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001145 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001146}
1147#endif
1148
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001149/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001150 * Allocate an skb for receiving. If the MTU is large enough
1151 * make the skb non-linear with a fragment list of pages.
1152 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001153 * It appears the hardware has a bug in the FIFO logic that
1154 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001155 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1156 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001157 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001158static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001159{
1160 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001161 unsigned long p;
1162 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001163
Stephen Hemminger14d02632006-09-26 11:57:43 -07001164 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1165 if (!skb)
1166 goto nomem;
1167
1168 p = (unsigned long) skb->data;
1169 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1170
1171 for (i = 0; i < sky2->rx_nfrags; i++) {
1172 struct page *page = alloc_page(GFP_ATOMIC);
1173
1174 if (!page)
1175 goto free_partial;
1176 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001177 }
1178
1179 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001180free_partial:
1181 kfree_skb(skb);
1182nomem:
1183 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001184}
1185
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001186static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1187{
1188 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1189}
1190
Stephen Hemminger82788c72006-01-17 13:43:10 -08001191/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001193 * Normal case this ends up creating one list element for skb
1194 * in the receive ring. Worst case if using large MTU and each
1195 * allocation falls on a different 64 bit region, that results
1196 * in 6 list elements per ring entry.
1197 * One element is used for checksum enable/disable, and one
1198 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001199 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001200static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001201{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001202 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001203 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001204 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001205 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001206
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001207 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001208 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001209
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001210 /* On PCI express lowering the watermark gives better performance */
1211 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1212 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1213
1214 /* These chips have no ram buffer?
1215 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001216 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001217 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1218 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001219 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001220
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001221 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1222
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001223 if (!(hw->flags & SKY2_HW_NEW_LE))
1224 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225
Stephen Hemminger14d02632006-09-26 11:57:43 -07001226 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001227 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001228
1229 /* Stopping point for hardware truncation */
1230 thresh = (size - 8) / sizeof(u32);
1231
1232 /* Account for overhead of skb - to avoid order > 0 allocation */
1233 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1234 + sizeof(struct skb_shared_info);
1235
1236 sky2->rx_nfrags = space >> PAGE_SHIFT;
1237 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1238
1239 if (sky2->rx_nfrags != 0) {
1240 /* Compute residue after pages */
1241 space = sky2->rx_nfrags << PAGE_SHIFT;
1242
1243 if (space < size)
1244 size -= space;
1245 else
1246 size = 0;
1247
1248 /* Optimize to handle small packets and headers */
1249 if (size < copybreak)
1250 size = copybreak;
1251 if (size < ETH_HLEN)
1252 size = ETH_HLEN;
1253 }
1254 sky2->rx_data_size = size;
1255
1256 /* Fill Rx ring */
1257 for (i = 0; i < sky2->rx_pending; i++) {
1258 re = sky2->rx_ring + i;
1259
1260 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001261 if (!re->skb)
1262 goto nomem;
1263
Stephen Hemminger14d02632006-09-26 11:57:43 -07001264 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1265 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266 }
1267
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001268 /*
1269 * The receiver hangs if it receives frames larger than the
1270 * packet buffer. As a workaround, truncate oversize frames, but
1271 * the register is limited to 9 bits, so if you do frames > 2052
1272 * you better get the MTU right!
1273 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001274 if (thresh > 0x1ff)
1275 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1276 else {
1277 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1278 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1279 }
1280
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001281 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001282 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001283 return 0;
1284nomem:
1285 sky2_rx_clean(sky2);
1286 return -ENOMEM;
1287}
1288
1289/* Bring up network interface. */
1290static int sky2_up(struct net_device *dev)
1291{
1292 struct sky2_port *sky2 = netdev_priv(dev);
1293 struct sky2_hw *hw = sky2->hw;
1294 unsigned port = sky2->port;
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001295 u32 imask, ramsize;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001296 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001297 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001299 /*
1300 * On dual port PCI-X card, there is an problem where status
1301 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001302 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001303 if (otherdev && netif_running(otherdev) &&
1304 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1305 struct sky2_port *osky2 = netdev_priv(otherdev);
1306 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001307
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001308 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1309 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1310 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1311
1312 sky2->rx_csum = 0;
1313 osky2->rx_csum = 0;
1314 }
1315
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001316 if (netif_msg_ifup(sky2))
1317 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1318
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001319 netif_carrier_off(dev);
1320
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001321 /* must be power of 2 */
1322 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001323 TX_RING_SIZE *
1324 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325 &sky2->tx_le_map);
1326 if (!sky2->tx_le)
1327 goto err_out;
1328
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001329 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001330 GFP_KERNEL);
1331 if (!sky2->tx_ring)
1332 goto err_out;
Stephen Hemminger88f5f0c2007-09-27 12:38:12 -07001333
1334 tx_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001335
1336 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1337 &sky2->rx_le_map);
1338 if (!sky2->rx_le)
1339 goto err_out;
1340 memset(sky2->rx_le, 0, RX_LE_BYTES);
1341
Stephen Hemminger291ea612006-09-26 11:57:41 -07001342 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001343 GFP_KERNEL);
1344 if (!sky2->rx_ring)
1345 goto err_out;
1346
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001347 sky2_phy_power(hw, port, 1);
1348
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349 sky2_mac_init(hw, port);
1350
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001351 /* Register is number of 4K blocks on internal RAM buffer. */
1352 ramsize = sky2_read8(hw, B2_E_0) * 4;
1353 if (ramsize > 0) {
Stephen Hemminger67712902006-12-04 15:53:45 -08001354 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001355
Stephen Hemmingere0c28112007-09-20 13:03:49 -07001356 pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger67712902006-12-04 15:53:45 -08001357 if (ramsize < 16)
1358 rxspace = ramsize / 2;
1359 else
1360 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001361
Stephen Hemminger67712902006-12-04 15:53:45 -08001362 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1363 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1364
1365 /* Make sure SyncQ is disabled */
1366 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1367 RB_RST_SET);
1368 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001369
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001370 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001371
Stephen Hemminger69161612007-06-04 17:23:26 -07001372 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1373 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1374 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1375
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001376 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001377 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1378 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001379 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001380
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001381 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1382 TX_RING_SIZE - 1);
1383
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001384 napi_enable(&hw->napi);
1385
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001386 err = sky2_rx_start(sky2);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001387 if (err) {
1388 napi_disable(&hw->napi);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001389 goto err_out;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001390 }
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001391
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001392 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001393 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001394 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001395 sky2_write32(hw, B0_IMSK, imask);
1396
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001397 return 0;
1398
1399err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001400 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1402 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001403 sky2->rx_le = NULL;
1404 }
1405 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406 pci_free_consistent(hw->pdev,
1407 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1408 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001409 sky2->tx_le = NULL;
1410 }
1411 kfree(sky2->tx_ring);
1412 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001413
Stephen Hemminger1b537562005-12-20 15:08:07 -08001414 sky2->tx_ring = NULL;
1415 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001416 return err;
1417}
1418
Stephen Hemminger793b8832005-09-14 16:06:14 -07001419/* Modular subtraction in ring */
1420static inline int tx_dist(unsigned tail, unsigned head)
1421{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001422 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001423}
1424
1425/* Number of list elements available for next tx */
1426static inline int tx_avail(const struct sky2_port *sky2)
1427{
1428 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1429}
1430
1431/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001432static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001433{
1434 unsigned count;
1435
1436 count = sizeof(dma_addr_t) / sizeof(u32);
1437 count += skb_shinfo(skb)->nr_frags * count;
1438
Herbert Xu89114af2006-07-08 13:34:32 -07001439 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001440 ++count;
1441
Patrick McHardy84fa7932006-08-29 16:44:56 -07001442 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001443 ++count;
1444
1445 return count;
1446}
1447
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001448/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001449 * Put one packet in ring for transmit.
1450 * A single packet can generate multiple list elements, and
1451 * the number of ring elements will probably be less than the number
1452 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001454static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1455{
1456 struct sky2_port *sky2 = netdev_priv(dev);
1457 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001458 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001459 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001460 unsigned i, len;
1461 dma_addr_t mapping;
1462 u32 addr64;
1463 u16 mss;
1464 u8 ctrl;
1465
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001466 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1467 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001468
Stephen Hemminger793b8832005-09-14 16:06:14 -07001469 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001470 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1471 dev->name, sky2->tx_prod, skb->len);
1472
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001473 len = skb_headlen(skb);
1474 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001475 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001476
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001477 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001478 if (addr64 != sky2->tx_addr64 ||
1479 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001480 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001481 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001482 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001483 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001484 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001485
1486 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001487 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001488 if (mss != 0) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001489
1490 if (!(hw->flags & SKY2_HW_NEW_LE))
Stephen Hemminger69161612007-06-04 17:23:26 -07001491 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001492
Stephen Hemminger69161612007-06-04 17:23:26 -07001493 if (mss != sky2->tx_last_mss) {
1494 le = get_tx_le(sky2);
1495 le->addr = cpu_to_le32(mss);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001496
1497 if (hw->flags & SKY2_HW_NEW_LE)
Stephen Hemminger69161612007-06-04 17:23:26 -07001498 le->opcode = OP_MSS | HW_OWNER;
1499 else
1500 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001501 sky2->tx_last_mss = mss;
1502 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001503 }
1504
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001505 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001506#ifdef SKY2_VLAN_TAG_USED
1507 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1508 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1509 if (!le) {
1510 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001511 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001512 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001513 } else
1514 le->opcode |= OP_VLAN;
1515 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1516 ctrl |= INS_VLAN;
1517 }
1518#endif
1519
1520 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001521 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001522 /* On Yukon EX (some versions) encoding change. */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001523 if (hw->flags & SKY2_HW_AUTO_TX_SUM)
Stephen Hemminger69161612007-06-04 17:23:26 -07001524 ctrl |= CALSUM; /* auto checksum */
1525 else {
1526 const unsigned offset = skb_transport_offset(skb);
1527 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001528
Stephen Hemminger69161612007-06-04 17:23:26 -07001529 tcpsum = offset << 16; /* sum start */
1530 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001531
Stephen Hemminger69161612007-06-04 17:23:26 -07001532 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1533 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1534 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001535
Stephen Hemminger69161612007-06-04 17:23:26 -07001536 if (tcpsum != sky2->tx_tcpsum) {
1537 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001538
Stephen Hemminger69161612007-06-04 17:23:26 -07001539 le = get_tx_le(sky2);
1540 le->addr = cpu_to_le32(tcpsum);
1541 le->length = 0; /* initial checksum value */
1542 le->ctrl = 1; /* one packet */
1543 le->opcode = OP_TCPLISW | HW_OWNER;
1544 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001545 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001546 }
1547
1548 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001549 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001550 le->length = cpu_to_le16(len);
1551 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001552 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001553
Stephen Hemminger291ea612006-09-26 11:57:41 -07001554 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001555 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001556 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001557 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558
1559 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001560 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001561
1562 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1563 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001564 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001565 if (addr64 != sky2->tx_addr64) {
1566 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001567 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001568 le->ctrl = 0;
1569 le->opcode = OP_ADDR64 | HW_OWNER;
1570 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001571 }
1572
1573 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001574 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001575 le->length = cpu_to_le16(frag->size);
1576 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001577 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001578
Stephen Hemminger291ea612006-09-26 11:57:41 -07001579 re = tx_le_re(sky2, le);
1580 re->skb = skb;
1581 pci_unmap_addr_set(re, mapaddr, mapping);
1582 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001583 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001584
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001585 le->ctrl |= EOP;
1586
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001587 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1588 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001589
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001590 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001591
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001592 dev->trans_start = jiffies;
1593 return NETDEV_TX_OK;
1594}
1595
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001596/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001597 * Free ring elements from starting at tx_cons until "done"
1598 *
1599 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001600 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001601 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001602static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001604 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001605 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001606 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001607
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001608 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001609
Stephen Hemminger291ea612006-09-26 11:57:41 -07001610 for (idx = sky2->tx_cons; idx != done;
1611 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1612 struct sky2_tx_le *le = sky2->tx_le + idx;
1613 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001614
Stephen Hemminger291ea612006-09-26 11:57:41 -07001615 switch(le->opcode & ~HW_OWNER) {
1616 case OP_LARGESEND:
1617 case OP_PACKET:
1618 pci_unmap_single(pdev,
1619 pci_unmap_addr(re, mapaddr),
1620 pci_unmap_len(re, maplen),
1621 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001622 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001623 case OP_BUFFER:
1624 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1625 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001626 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001627 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628 }
1629
Stephen Hemminger291ea612006-09-26 11:57:41 -07001630 if (le->ctrl & EOP) {
1631 if (unlikely(netif_msg_tx_done(sky2)))
1632 printk(KERN_DEBUG "%s: tx done %u\n",
1633 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001634
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001635 sky2->net_stats.tx_packets++;
1636 sky2->net_stats.tx_bytes += re->skb->len;
1637
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001638 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001639 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001640 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001641 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001642
Stephen Hemminger291ea612006-09-26 11:57:41 -07001643 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001644 smp_mb();
1645
Stephen Hemminger22e11702006-07-12 15:23:48 -07001646 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001647 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001648}
1649
1650/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001651static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001652{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001653 struct sky2_port *sky2 = netdev_priv(dev);
1654
1655 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001656 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001657 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001658}
1659
1660/* Network shutdown */
1661static int sky2_down(struct net_device *dev)
1662{
1663 struct sky2_port *sky2 = netdev_priv(dev);
1664 struct sky2_hw *hw = sky2->hw;
1665 unsigned port = sky2->port;
1666 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001667 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001668
Stephen Hemminger1b537562005-12-20 15:08:07 -08001669 /* Never really got started! */
1670 if (!sky2->tx_le)
1671 return 0;
1672
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001673 if (netif_msg_ifdown(sky2))
1674 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1675
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001676 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677 netif_stop_queue(dev);
1678
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001679 napi_disable(&hw->napi);
1680
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001681 /* Disable port IRQ */
1682 imask = sky2_read32(hw, B0_IMSK);
1683 imask &= ~portirq_msk[port];
1684 sky2_write32(hw, B0_IMSK, imask);
1685
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001686 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001687
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688 /* Stop transmitter */
1689 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1690 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1691
1692 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001693 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001694
1695 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001696 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001697 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1698
1699 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1700
1701 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001702 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1703 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001704 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1705
1706 /* Disable Force Sync bit and Enable Alloc bit */
1707 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1708 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1709
1710 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1711 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1712 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1713
1714 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001715 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1716 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717
1718 /* Reset the Tx prefetch units */
1719 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1720 PREF_UNIT_RST_SET);
1721
1722 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1723
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001724 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001725
1726 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1727 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1728
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001729 sky2_phy_power(hw, port, 0);
1730
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001731 netif_carrier_off(dev);
1732
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001733 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001734 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1735
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001736 synchronize_irq(hw->pdev->irq);
1737
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001738 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001739 sky2_rx_clean(sky2);
1740
1741 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1742 sky2->rx_le, sky2->rx_le_map);
1743 kfree(sky2->rx_ring);
1744
1745 pci_free_consistent(hw->pdev,
1746 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1747 sky2->tx_le, sky2->tx_le_map);
1748 kfree(sky2->tx_ring);
1749
Stephen Hemminger1b537562005-12-20 15:08:07 -08001750 sky2->tx_le = NULL;
1751 sky2->rx_le = NULL;
1752
1753 sky2->rx_ring = NULL;
1754 sky2->tx_ring = NULL;
1755
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 return 0;
1757}
1758
1759static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1760{
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001761 if (hw->flags & SKY2_HW_FIBRE_PHY)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001762 return SPEED_1000;
1763
Stephen Hemminger05745c42007-09-19 15:36:45 -07001764 if (!(hw->flags & SKY2_HW_GIGABIT)) {
1765 if (aux & PHY_M_PS_SPEED_100)
1766 return SPEED_100;
1767 else
1768 return SPEED_10;
1769 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001770
1771 switch (aux & PHY_M_PS_SPEED_MSK) {
1772 case PHY_M_PS_SPEED_1000:
1773 return SPEED_1000;
1774 case PHY_M_PS_SPEED_100:
1775 return SPEED_100;
1776 default:
1777 return SPEED_10;
1778 }
1779}
1780
1781static void sky2_link_up(struct sky2_port *sky2)
1782{
1783 struct sky2_hw *hw = sky2->hw;
1784 unsigned port = sky2->port;
1785 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001786 static const char *fc_name[] = {
1787 [FC_NONE] = "none",
1788 [FC_TX] = "tx",
1789 [FC_RX] = "rx",
1790 [FC_BOTH] = "both",
1791 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001792
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001794 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1796 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797
1798 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1799
1800 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001801
Stephen Hemminger75e80682007-09-19 15:36:46 -07001802 mod_timer(&hw->watchdog_timer, jiffies + 1);
Stephen Hemminger32c2c302007-08-21 14:34:03 -07001803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001805 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001806 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1807
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001808 if (hw->flags & SKY2_HW_NEWER_PHY) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001809 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001810 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1811
1812 switch(sky2->speed) {
1813 case SPEED_10:
1814 led |= PHY_M_LEDC_INIT_CTRL(7);
1815 break;
1816
1817 case SPEED_100:
1818 led |= PHY_M_LEDC_STA1_CTRL(7);
1819 break;
1820
1821 case SPEED_1000:
1822 led |= PHY_M_LEDC_STA0_CTRL(7);
1823 break;
1824 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001825
1826 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001827 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001828 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1829 }
1830
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001831 if (netif_msg_link(sky2))
1832 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001833 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001834 sky2->netdev->name, sky2->speed,
1835 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001836 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837}
1838
1839static void sky2_link_down(struct sky2_port *sky2)
1840{
1841 struct sky2_hw *hw = sky2->hw;
1842 unsigned port = sky2->port;
1843 u16 reg;
1844
1845 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1846
1847 reg = gma_read16(hw, port, GM_GP_CTRL);
1848 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1849 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001852
1853 /* Turn on link LED */
1854 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1855
1856 if (netif_msg_link(sky2))
1857 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001858
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001859 sky2_phy_init(hw, port);
1860}
1861
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001862static enum flow_control sky2_flow(int rx, int tx)
1863{
1864 if (rx)
1865 return tx ? FC_BOTH : FC_RX;
1866 else
1867 return tx ? FC_TX : FC_NONE;
1868}
1869
Stephen Hemminger793b8832005-09-14 16:06:14 -07001870static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1871{
1872 struct sky2_hw *hw = sky2->hw;
1873 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001874 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001875
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001876 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001877 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001878 if (lpa & PHY_M_AN_RF) {
1879 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1880 return -1;
1881 }
1882
Stephen Hemminger793b8832005-09-14 16:06:14 -07001883 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1884 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1885 sky2->netdev->name);
1886 return -1;
1887 }
1888
Stephen Hemminger793b8832005-09-14 16:06:14 -07001889 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001890 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001891
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001892 /* Since the pause result bits seem to in different positions on
1893 * different chips. look at registers.
1894 */
Stephen Hemmingerea76e632007-09-19 15:36:44 -07001895 if (hw->flags & SKY2_HW_FIBRE_PHY) {
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001896 /* Shift for bits in fiber PHY */
1897 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1898 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001899
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001900 if (advert & ADVERTISE_1000XPAUSE)
1901 advert |= ADVERTISE_PAUSE_CAP;
1902 if (advert & ADVERTISE_1000XPSE_ASYM)
1903 advert |= ADVERTISE_PAUSE_ASYM;
1904 if (lpa & LPA_1000XPAUSE)
1905 lpa |= LPA_PAUSE_CAP;
1906 if (lpa & LPA_1000XPAUSE_ASYM)
1907 lpa |= LPA_PAUSE_ASYM;
1908 }
1909
1910 sky2->flow_status = FC_NONE;
1911 if (advert & ADVERTISE_PAUSE_CAP) {
1912 if (lpa & LPA_PAUSE_CAP)
1913 sky2->flow_status = FC_BOTH;
1914 else if (advert & ADVERTISE_PAUSE_ASYM)
1915 sky2->flow_status = FC_RX;
1916 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1917 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1918 sky2->flow_status = FC_TX;
1919 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001920
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001921 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger937454942007-02-06 10:45:43 -08001922 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001923 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001924
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001925 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001926 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1927 else
1928 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1929
1930 return 0;
1931}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001932
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001933/* Interrupt from PHY */
1934static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001935{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001936 struct net_device *dev = hw->dev[port];
1937 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001938 u16 istatus, phystat;
1939
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001940 if (!netif_running(dev))
1941 return;
1942
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001943 spin_lock(&sky2->phy_lock);
1944 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1945 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1946
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947 if (netif_msg_intr(sky2))
1948 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1949 sky2->netdev->name, istatus, phystat);
1950
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001951 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001952 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001953 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001954 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001955 }
1956
Stephen Hemminger793b8832005-09-14 16:06:14 -07001957 if (istatus & PHY_M_IS_LSP_CHANGE)
1958 sky2->speed = sky2_phy_speed(hw, phystat);
1959
1960 if (istatus & PHY_M_IS_DUP_CHANGE)
1961 sky2->duplex =
1962 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1963
1964 if (istatus & PHY_M_IS_LST_CHANGE) {
1965 if (phystat & PHY_M_PS_LINK_UP)
1966 sky2_link_up(sky2);
1967 else
1968 sky2_link_down(sky2);
1969 }
1970out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001971 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001972}
1973
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001974/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001975 * and tx queue is full (stopped).
1976 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001977static void sky2_tx_timeout(struct net_device *dev)
1978{
1979 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001980 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001981
1982 if (netif_msg_timer(sky2))
1983 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1984
Stephen Hemminger8f246642006-03-20 15:48:21 -08001985 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001986 dev->name, sky2->tx_cons, sky2->tx_prod,
1987 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1988 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001989
Stephen Hemminger81906792007-02-15 16:40:33 -08001990 /* can't restart safely under softirq */
1991 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992}
1993
1994static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1995{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001996 struct sky2_port *sky2 = netdev_priv(dev);
1997 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001998 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001999 int err;
2000 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002001 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002002
2003 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
2004 return -EINVAL;
2005
Stephen Hemminger05745c42007-09-19 15:36:45 -07002006 if (new_mtu > ETH_DATA_LEN &&
2007 (hw->chip_id == CHIP_ID_YUKON_FE ||
2008 hw->chip_id == CHIP_ID_YUKON_FE_P))
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07002009 return -EINVAL;
2010
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002011 if (!netif_running(dev)) {
2012 dev->mtu = new_mtu;
2013 return 0;
2014 }
2015
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002016 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002017 sky2_write32(hw, B0_IMSK, 0);
2018
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002019 dev->trans_start = jiffies; /* prevent tx timeout */
2020 netif_stop_queue(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002021 napi_disable(&hw->napi);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002022
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002023 synchronize_irq(hw->pdev->irq);
2024
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002025 if (sky2_read8(hw, B2_E_0) == 0)
Stephen Hemminger69161612007-06-04 17:23:26 -07002026 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002027
2028 ctl = gma_read16(hw, port, GM_GP_CTRL);
2029 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002030 sky2_rx_stop(sky2);
2031 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002032
2033 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07002034
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002035 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
2036 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002037
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002038 if (dev->mtu > ETH_DATA_LEN)
2039 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002040
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002041 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002042
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002043 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07002044
2045 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002046 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08002047
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002048 /* Unconditionally re-enable NAPI because even if we
2049 * call dev_close() that will do a napi_disable().
2050 */
2051 napi_enable(&hw->napi);
2052
Stephen Hemminger1b537562005-12-20 15:08:07 -08002053 if (err)
2054 dev_close(dev);
2055 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07002056 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002057
Stephen Hemminger1b537562005-12-20 15:08:07 -08002058 netif_wake_queue(dev);
2059 }
2060
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002061 return err;
2062}
2063
Stephen Hemminger14d02632006-09-26 11:57:43 -07002064/* For small just reuse existing skb for next receive */
2065static struct sk_buff *receive_copy(struct sky2_port *sky2,
2066 const struct rx_ring_info *re,
2067 unsigned length)
2068{
2069 struct sk_buff *skb;
2070
2071 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2072 if (likely(skb)) {
2073 skb_reserve(skb, 2);
2074 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2075 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002076 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002077 skb->ip_summed = re->skb->ip_summed;
2078 skb->csum = re->skb->csum;
2079 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2080 length, PCI_DMA_FROMDEVICE);
2081 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002082 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002083 }
2084 return skb;
2085}
2086
2087/* Adjust length of skb with fragments to match received data */
2088static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2089 unsigned int length)
2090{
2091 int i, num_frags;
2092 unsigned int size;
2093
2094 /* put header into skb */
2095 size = min(length, hdr_space);
2096 skb->tail += size;
2097 skb->len += size;
2098 length -= size;
2099
2100 num_frags = skb_shinfo(skb)->nr_frags;
2101 for (i = 0; i < num_frags; i++) {
2102 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2103
2104 if (length == 0) {
2105 /* don't need this page */
2106 __free_page(frag->page);
2107 --skb_shinfo(skb)->nr_frags;
2108 } else {
2109 size = min(length, (unsigned) PAGE_SIZE);
2110
2111 frag->size = size;
2112 skb->data_len += size;
2113 skb->truesize += size;
2114 skb->len += size;
2115 length -= size;
2116 }
2117 }
2118}
2119
2120/* Normal packet - take skb from ring element and put in a new one */
2121static struct sk_buff *receive_new(struct sky2_port *sky2,
2122 struct rx_ring_info *re,
2123 unsigned int length)
2124{
2125 struct sk_buff *skb, *nskb;
2126 unsigned hdr_space = sky2->rx_data_size;
2127
Stephen Hemminger14d02632006-09-26 11:57:43 -07002128 /* Don't be tricky about reusing pages (yet) */
2129 nskb = sky2_rx_alloc(sky2);
2130 if (unlikely(!nskb))
2131 return NULL;
2132
2133 skb = re->skb;
2134 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2135
2136 prefetch(skb->data);
2137 re->skb = nskb;
2138 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2139
2140 if (skb_shinfo(skb)->nr_frags)
2141 skb_put_frags(skb, hdr_space, length);
2142 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002143 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002144 return skb;
2145}
2146
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002147/*
2148 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002149 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002150 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002151static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002152 u16 length, u32 status)
2153{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002154 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002155 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002156 struct sk_buff *skb = NULL;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002157 u16 count = (status & GMR_FS_LEN) >> 16;
2158
2159#ifdef SKY2_VLAN_TAG_USED
2160 /* Account for vlan tag */
2161 if (sky2->vlgrp && (status & GMR_FS_VLAN))
2162 count -= VLAN_HLEN;
2163#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002164
2165 if (unlikely(netif_msg_rx_status(sky2)))
2166 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002167 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002168
Stephen Hemminger793b8832005-09-14 16:06:14 -07002169 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002170 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002171
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002172 /* This chip has hardware problems that generates bogus status.
2173 * So do only marginal checking and expect higher level protocols
2174 * to handle crap frames.
2175 */
2176 if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
2177 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
2178 length != count)
2179 goto okay;
2180
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002181 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002182 goto error;
2183
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002184 if (!(status & GMR_FS_RX_OK))
2185 goto resubmit;
2186
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002187 /* if length reported by DMA does not match PHY, packet was truncated */
2188 if (length != count)
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002189 goto len_error;
Stephen Hemminger71749532007-07-09 15:33:40 -07002190
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002191okay:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002192 if (length < copybreak)
2193 skb = receive_copy(sky2, re, length);
2194 else
2195 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002196resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002197 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002198
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002199 return skb;
2200
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002201len_error:
Stephen Hemminger71749532007-07-09 15:33:40 -07002202 /* Truncation of overlength packets
2203 causes PHY length to not match MAC length */
2204 ++sky2->net_stats.rx_length_errors;
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002205 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemminger3b12e012007-09-26 17:58:47 -07002206 pr_info(PFX "%s: rx length error: status %#x length %d\n",
2207 dev->name, status, length);
Stephen Hemmingerd6532232007-09-19 15:36:42 -07002208 goto resubmit;
Stephen Hemminger71749532007-07-09 15:33:40 -07002209
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002210error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002211 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002212 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002213 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002214 goto resubmit;
2215 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002216
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002217 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002218 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002219 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002220
2221 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002222 sky2->net_stats.rx_length_errors++;
2223 if (status & GMR_FS_FRAGMENT)
2224 sky2->net_stats.rx_frame_errors++;
2225 if (status & GMR_FS_CRC_ERR)
2226 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002227
Stephen Hemminger793b8832005-09-14 16:06:14 -07002228 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002229}
2230
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002231/* Transmit complete */
2232static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002233{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002234 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002235
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002236 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002237 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002238 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002239 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002240 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002241}
2242
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002243/* Process status response ring */
2244static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002245{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002246 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002247 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002248 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002249
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002250 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002251
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002252 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002253 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002254 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002255 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002256 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002258 u32 status;
2259 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002260
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002261 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002262
Stephen Hemminger69161612007-06-04 17:23:26 -07002263 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002264 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002265 length = le16_to_cpu(le->length);
2266 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002268 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002269 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002270 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002271 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002272 if (unlikely(!skb)) {
2273 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002274 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002275 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002276
Stephen Hemminger69161612007-06-04 17:23:26 -07002277 /* This chip reports checksum status differently */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002278 if (hw->flags & SKY2_HW_NEW_LE) {
Stephen Hemminger69161612007-06-04 17:23:26 -07002279 if (sky2->rx_csum &&
2280 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2281 (le->css & CSS_TCPUDPCSOK))
2282 skb->ip_summed = CHECKSUM_UNNECESSARY;
2283 else
2284 skb->ip_summed = CHECKSUM_NONE;
2285 }
2286
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002287 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002288 sky2->net_stats.rx_packets++;
2289 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002290 dev->last_rx = jiffies;
2291
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002292#ifdef SKY2_VLAN_TAG_USED
2293 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2294 vlan_hwaccel_receive_skb(skb,
2295 sky2->vlgrp,
2296 be16_to_cpu(sky2->rx_tag));
2297 } else
2298#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002299 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002300
Stephen Hemminger22e11702006-07-12 15:23:48 -07002301 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002302 if (++work_done >= to_do)
2303 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304 break;
2305
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002306#ifdef SKY2_VLAN_TAG_USED
2307 case OP_RXVLAN:
2308 sky2->rx_tag = length;
2309 break;
2310
2311 case OP_RXCHKSVLAN:
2312 sky2->rx_tag = length;
2313 /* fall through */
2314#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002315 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002316 if (!sky2->rx_csum)
2317 break;
2318
Stephen Hemminger05745c42007-09-19 15:36:45 -07002319 /* If this happens then driver assuming wrong format */
2320 if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
2321 if (net_ratelimit())
2322 printk(KERN_NOTICE "%s: unexpected"
2323 " checksum status\n",
2324 dev->name);
Stephen Hemminger69161612007-06-04 17:23:26 -07002325 break;
Stephen Hemminger05745c42007-09-19 15:36:45 -07002326 }
Stephen Hemminger69161612007-06-04 17:23:26 -07002327
Stephen Hemminger87418302007-03-08 12:42:30 -08002328 /* Both checksum counters are programmed to start at
2329 * the same offset, so unless there is a problem they
2330 * should match. This failure is an early indication that
2331 * hardware receive checksumming won't work.
2332 */
2333 if (likely(status >> 16 == (status & 0xffff))) {
2334 skb = sky2->rx_ring[sky2->rx_next].skb;
2335 skb->ip_summed = CHECKSUM_COMPLETE;
2336 skb->csum = status & 0xffff;
2337 } else {
2338 printk(KERN_NOTICE PFX "%s: hardware receive "
2339 "checksum problem (status = %#x)\n",
2340 dev->name, status);
2341 sky2->rx_csum = 0;
2342 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002343 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002344 BMU_DIS_RX_CHKSUM);
2345 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002346 break;
2347
2348 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002349 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002350 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2351 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002352 if (hw->dev[1])
2353 sky2_tx_done(hw->dev[1],
2354 ((status >> 24) & 0xff)
2355 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002356 break;
2357
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002358 default:
2359 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002360 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002361 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002362 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002363 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002364
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002365 /* Fully processed status ring so clear irq */
2366 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2367
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002368exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002369 if (rx[0])
2370 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002371
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002372 if (rx[1])
2373 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002374
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002375 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002376}
2377
2378static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2379{
2380 struct net_device *dev = hw->dev[port];
2381
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002382 if (net_ratelimit())
2383 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2384 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002385
2386 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002387 if (net_ratelimit())
2388 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2389 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002390 /* Clear IRQ */
2391 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2392 }
2393
2394 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002395 if (net_ratelimit())
2396 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2397 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002398
2399 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2400 }
2401
2402 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002403 if (net_ratelimit())
2404 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002405 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2406 }
2407
2408 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002409 if (net_ratelimit())
2410 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002411 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2412 }
2413
2414 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002415 if (net_ratelimit())
2416 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2417 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002418 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2419 }
2420}
2421
2422static void sky2_hw_intr(struct sky2_hw *hw)
2423{
2424 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2425
Stephen Hemminger793b8832005-09-14 16:06:14 -07002426 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002427 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002428
2429 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002430 u16 pci_err;
2431
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002432 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002433 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002434 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2435 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002436
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002437 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002438 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002439 }
2440
2441 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002442 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002443 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002444
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002445 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002446
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002447 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002448 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2449 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002450
2451 /* clear the interrupt */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002452 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2453 0xffffffffUL);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002454 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2456 hwmsk &= ~Y2_IS_PCI_EXP;
2457 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2458 }
2459 }
2460
2461 if (status & Y2_HWE_L1_MASK)
2462 sky2_hw_error(hw, 0, status);
2463 status >>= 8;
2464 if (status & Y2_HWE_L1_MASK)
2465 sky2_hw_error(hw, 1, status);
2466}
2467
2468static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2469{
2470 struct net_device *dev = hw->dev[port];
2471 struct sky2_port *sky2 = netdev_priv(dev);
2472 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2473
2474 if (netif_msg_intr(sky2))
2475 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2476 dev->name, status);
2477
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002478 if (status & GM_IS_RX_CO_OV)
2479 gma_read16(hw, port, GM_RX_IRQ_SRC);
2480
2481 if (status & GM_IS_TX_CO_OV)
2482 gma_read16(hw, port, GM_TX_IRQ_SRC);
2483
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002484 if (status & GM_IS_RX_FF_OR) {
2485 ++sky2->net_stats.rx_fifo_errors;
2486 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2487 }
2488
2489 if (status & GM_IS_TX_FF_UR) {
2490 ++sky2->net_stats.tx_fifo_errors;
2491 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2492 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002493}
2494
Stephen Hemminger40b01722007-04-11 14:47:59 -07002495/* This should never happen it is a bug. */
2496static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2497 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002498{
2499 struct net_device *dev = hw->dev[port];
2500 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002501 unsigned idx;
2502 const u64 *le = (q == Q_R1 || q == Q_R2)
2503 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002504
Stephen Hemminger40b01722007-04-11 14:47:59 -07002505 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2506 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2507 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2508 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002509
Stephen Hemminger40b01722007-04-11 14:47:59 -07002510 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002511}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002512
Stephen Hemminger75e80682007-09-19 15:36:46 -07002513static int sky2_rx_hung(struct net_device *dev)
2514{
2515 struct sky2_port *sky2 = netdev_priv(dev);
2516 struct sky2_hw *hw = sky2->hw;
2517 unsigned port = sky2->port;
2518 unsigned rxq = rxqaddr[port];
2519 u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
2520 u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
2521 u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
2522 u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
2523
2524 /* If idle and MAC or PCI is stuck */
2525 if (sky2->check.last == dev->last_rx &&
2526 ((mac_rp == sky2->check.mac_rp &&
2527 mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
2528 /* Check if the PCI RX hang */
2529 (fifo_rp == sky2->check.fifo_rp &&
2530 fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
2531 printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
2532 dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
2533 sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
2534 return 1;
2535 } else {
2536 sky2->check.last = dev->last_rx;
2537 sky2->check.mac_rp = mac_rp;
2538 sky2->check.mac_lev = mac_lev;
2539 sky2->check.fifo_rp = fifo_rp;
2540 sky2->check.fifo_lev = fifo_lev;
2541 return 0;
2542 }
2543}
2544
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002545static void sky2_watchdog(unsigned long arg)
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002546{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002547 struct sky2_hw *hw = (struct sky2_hw *) arg;
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002548
Stephen Hemminger75e80682007-09-19 15:36:46 -07002549 /* Check for lost IRQ once a second */
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002550 if (sky2_read32(hw, B0_ISRC)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002551 napi_schedule(&hw->napi);
Stephen Hemminger75e80682007-09-19 15:36:46 -07002552 } else {
2553 int i, active = 0;
2554
2555 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002556 struct net_device *dev = hw->dev[i];
Stephen Hemminger75e80682007-09-19 15:36:46 -07002557 if (!netif_running(dev))
2558 continue;
2559 ++active;
2560
2561 /* For chips with Rx FIFO, check if stuck */
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002562 if ((hw->flags & SKY2_HW_FIFO_HANG_CHECK) &&
Stephen Hemminger75e80682007-09-19 15:36:46 -07002563 sky2_rx_hung(dev)) {
2564 pr_info(PFX "%s: receiver hang detected\n",
2565 dev->name);
2566 schedule_work(&hw->restart_work);
2567 return;
2568 }
2569 }
2570
2571 if (active == 0)
2572 return;
Stephen Hemminger32c2c302007-08-21 14:34:03 -07002573 }
2574
Stephen Hemminger75e80682007-09-19 15:36:46 -07002575 mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002576}
2577
Stephen Hemminger40b01722007-04-11 14:47:59 -07002578/* Hardware/software error handling */
2579static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002581 if (net_ratelimit())
2582 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002583
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002584 if (status & Y2_IS_HW_ERR)
2585 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002586
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002587 if (status & Y2_IS_IRQ_MAC1)
2588 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002589
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002590 if (status & Y2_IS_IRQ_MAC2)
2591 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002592
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002593 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002594 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002595
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002596 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002597 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002598
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002599 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002600 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002601
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002602 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002603 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2604}
2605
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002606static int sky2_poll(struct napi_struct *napi, int work_limit)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002607{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002608 struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002609 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002610 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002611
2612 if (unlikely(status & Y2_IS_ERROR))
2613 sky2_err_intr(hw, status);
2614
2615 if (status & Y2_IS_IRQ_PHY1)
2616 sky2_phy_intr(hw, 0);
2617
2618 if (status & Y2_IS_IRQ_PHY2)
2619 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002620
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002621 work_done = sky2_status_intr(hw, work_limit);
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002622
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002623 /* More work? */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002624 if (hw->st_idx == sky2_read16(hw, STAT_PUT_IDX)) {
2625 /* Bug/Errata workaround?
2626 * Need to kick the TX irq moderation timer.
2627 */
2628 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2629 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2630 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2631 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002632
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002633 napi_complete(napi);
2634 sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002635 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002636 return work_done;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002637}
2638
David Howells7d12e782006-10-05 14:55:46 +01002639static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002640{
2641 struct sky2_hw *hw = dev_id;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002642 u32 status;
2643
2644 /* Reading this mask interrupts as side effect */
2645 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2646 if (status == 0 || status == ~0)
2647 return IRQ_NONE;
2648
2649 prefetch(&hw->st_le[hw->st_idx]);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002650
2651 napi_schedule(&hw->napi);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002652
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002653 return IRQ_HANDLED;
2654}
2655
2656#ifdef CONFIG_NET_POLL_CONTROLLER
2657static void sky2_netpoll(struct net_device *dev)
2658{
2659 struct sky2_port *sky2 = netdev_priv(dev);
2660
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002661 napi_schedule(&sky2->hw->napi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002662}
2663#endif
2664
2665/* Chip internal frequency for clock calculations */
Stephen Hemminger05745c42007-09-19 15:36:45 -07002666static u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002667{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002668 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002669 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002670 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger937454942007-02-06 10:45:43 -08002671 case CHIP_ID_YUKON_EX:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002672 return 125;
2673
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002674 case CHIP_ID_YUKON_FE:
Stephen Hemminger05745c42007-09-19 15:36:45 -07002675 return 100;
2676
2677 case CHIP_ID_YUKON_FE_P:
2678 return 50;
2679
2680 case CHIP_ID_YUKON_XL:
2681 return 156;
2682
2683 default:
2684 BUG();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002685 }
2686}
2687
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002688static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2689{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002690 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002691}
2692
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002693static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2694{
2695 return clk / sky2_mhz(hw);
2696}
2697
2698
Stephen Hemmingere3173832007-02-06 10:45:39 -08002699static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002700{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002701 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002702
Stephen Hemminger451af332007-06-04 17:23:24 -07002703 /* Enable all clocks */
2704 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2705
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002706 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002707
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002708 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002709 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2710
2711 switch(hw->chip_id) {
2712 case CHIP_ID_YUKON_XL:
2713 hw->flags = SKY2_HW_GIGABIT
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002714 | SKY2_HW_NEWER_PHY;
2715 if (hw->chip_rev < 3)
2716 hw->flags |= SKY2_HW_FIFO_HANG_CHECK;
2717
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002718 break;
2719
2720 case CHIP_ID_YUKON_EC_U:
2721 hw->flags = SKY2_HW_GIGABIT
2722 | SKY2_HW_NEWER_PHY
2723 | SKY2_HW_ADV_POWER_CTL;
2724 break;
2725
2726 case CHIP_ID_YUKON_EX:
2727 hw->flags = SKY2_HW_GIGABIT
2728 | SKY2_HW_NEWER_PHY
2729 | SKY2_HW_NEW_LE
2730 | SKY2_HW_ADV_POWER_CTL;
2731
2732 /* New transmit checksum */
2733 if (hw->chip_rev != CHIP_REV_YU_EX_B0)
2734 hw->flags |= SKY2_HW_AUTO_TX_SUM;
2735 break;
2736
2737 case CHIP_ID_YUKON_EC:
2738 /* This rev is really old, and requires untested workarounds */
2739 if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
2740 dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
2741 return -EOPNOTSUPP;
2742 }
Stephen Hemmingere0c28112007-09-20 13:03:49 -07002743 hw->flags = SKY2_HW_GIGABIT | SKY2_HW_FIFO_HANG_CHECK;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002744 break;
2745
2746 case CHIP_ID_YUKON_FE:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002747 break;
2748
Stephen Hemminger05745c42007-09-19 15:36:45 -07002749 case CHIP_ID_YUKON_FE_P:
2750 hw->flags = SKY2_HW_NEWER_PHY
2751 | SKY2_HW_NEW_LE
2752 | SKY2_HW_AUTO_TX_SUM
2753 | SKY2_HW_ADV_POWER_CTL;
2754 break;
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002755 default:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002756 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2757 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002758 return -EOPNOTSUPP;
2759 }
2760
Stephen Hemmingere3173832007-02-06 10:45:39 -08002761 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002762 if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
2763 hw->flags |= SKY2_HW_FIBRE_PHY;
2764
2765
Stephen Hemmingere3173832007-02-06 10:45:39 -08002766 hw->ports = 1;
2767 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2768 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2769 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2770 ++hw->ports;
2771 }
2772
2773 return 0;
2774}
2775
2776static void sky2_reset(struct sky2_hw *hw)
2777{
2778 u16 status;
2779 int i;
2780
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002781 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002782 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2783 status = sky2_read16(hw, HCU_CCSR);
2784 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2785 HCU_CCSR_UC_STATE_MSK);
2786 sky2_write16(hw, HCU_CCSR, status);
2787 } else
2788 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2789 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002790
2791 /* do a SW reset */
2792 sky2_write8(hw, B0_CTST, CS_RST_SET);
2793 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2794
2795 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002796 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002797
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002798 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2799
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002800
2801 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2802
2803 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002804 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2805 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2806
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002807
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002808 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002809
2810 for (i = 0; i < hw->ports; i++) {
2811 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2812 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002813
2814 if (hw->chip_id == CHIP_ID_YUKON_EX)
2815 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2816 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2817 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002818 }
2819
Stephen Hemminger793b8832005-09-14 16:06:14 -07002820 /* Clear I2C IRQ noise */
2821 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002822
2823 /* turn off hardware timer (unused) */
2824 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2825 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002826
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002827 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2828
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002829 /* Turn off descriptor polling */
2830 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831
2832 /* Turn off receive timestamp */
2833 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002834 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002835
2836 /* enable the Tx Arbiters */
2837 for (i = 0; i < hw->ports; i++)
2838 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2839
2840 /* Initialize ram interface */
2841 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002842 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002843
2844 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2845 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2846 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2847 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2848 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2849 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2850 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2851 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2852 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2853 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2854 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2855 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2856 }
2857
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002858 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002859
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002860 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002861 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002862
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002863 memset(hw->st_le, 0, STATUS_LE_BYTES);
2864 hw->st_idx = 0;
2865
2866 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2867 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2868
2869 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002870 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002871
2872 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002873 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002874
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002875 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2876 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002877
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002878 /* set Status-FIFO ISR watermark */
2879 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2880 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2881 else
2882 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002883
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002884 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002885 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2886 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002887
Stephen Hemminger793b8832005-09-14 16:06:14 -07002888 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002889 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2890
2891 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2892 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2893 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002894}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002895
Stephen Hemminger81906792007-02-15 16:40:33 -08002896static void sky2_restart(struct work_struct *work)
2897{
2898 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2899 struct net_device *dev;
2900 int i, err;
2901
Stephen Hemminger81906792007-02-15 16:40:33 -08002902 rtnl_lock();
2903 sky2_write32(hw, B0_IMSK, 0);
2904 sky2_read32(hw, B0_IMSK);
2905
Stephen Hemminger81906792007-02-15 16:40:33 -08002906 for (i = 0; i < hw->ports; i++) {
2907 dev = hw->dev[i];
2908 if (netif_running(dev))
2909 sky2_down(dev);
2910 }
2911
2912 sky2_reset(hw);
2913 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger81906792007-02-15 16:40:33 -08002914
2915 for (i = 0; i < hw->ports; i++) {
2916 dev = hw->dev[i];
2917 if (netif_running(dev)) {
2918 err = sky2_up(dev);
2919 if (err) {
2920 printk(KERN_INFO PFX "%s: could not restart %d\n",
2921 dev->name, err);
2922 dev_close(dev);
2923 }
2924 }
2925 }
2926
Stephen Hemminger81906792007-02-15 16:40:33 -08002927 rtnl_unlock();
2928}
2929
Stephen Hemmingere3173832007-02-06 10:45:39 -08002930static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2931{
2932 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2933}
2934
2935static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2936{
2937 const struct sky2_port *sky2 = netdev_priv(dev);
2938
2939 wol->supported = sky2_wol_supported(sky2->hw);
2940 wol->wolopts = sky2->wol;
2941}
2942
2943static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2944{
2945 struct sky2_port *sky2 = netdev_priv(dev);
2946 struct sky2_hw *hw = sky2->hw;
2947
2948 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2949 return -EOPNOTSUPP;
2950
2951 sky2->wol = wol->wolopts;
2952
Stephen Hemminger05745c42007-09-19 15:36:45 -07002953 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
2954 hw->chip_id == CHIP_ID_YUKON_EX ||
2955 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002956 sky2_write32(hw, B0_CTST, sky2->wol
2957 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2958
2959 if (!netif_running(dev))
2960 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002961 return 0;
2962}
2963
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002964static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002966 if (sky2_is_copper(hw)) {
2967 u32 modes = SUPPORTED_10baseT_Half
2968 | SUPPORTED_10baseT_Full
2969 | SUPPORTED_100baseT_Half
2970 | SUPPORTED_100baseT_Full
2971 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002972
Stephen Hemmingerea76e632007-09-19 15:36:44 -07002973 if (hw->flags & SKY2_HW_GIGABIT)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002974 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002975 | SUPPORTED_1000baseT_Full;
2976 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002977 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002978 return SUPPORTED_1000baseT_Half
2979 | SUPPORTED_1000baseT_Full
2980 | SUPPORTED_Autoneg
2981 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002982}
2983
Stephen Hemminger793b8832005-09-14 16:06:14 -07002984static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985{
2986 struct sky2_port *sky2 = netdev_priv(dev);
2987 struct sky2_hw *hw = sky2->hw;
2988
2989 ecmd->transceiver = XCVR_INTERNAL;
2990 ecmd->supported = sky2_supported_modes(hw);
2991 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002992 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002993 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002994 ecmd->speed = sky2->speed;
2995 } else {
2996 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002998 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002999
3000 ecmd->advertising = sky2->advertising;
3001 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003002 ecmd->duplex = sky2->duplex;
3003 return 0;
3004}
3005
3006static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
3007{
3008 struct sky2_port *sky2 = netdev_priv(dev);
3009 const struct sky2_hw *hw = sky2->hw;
3010 u32 supported = sky2_supported_modes(hw);
3011
3012 if (ecmd->autoneg == AUTONEG_ENABLE) {
3013 ecmd->advertising = supported;
3014 sky2->duplex = -1;
3015 sky2->speed = -1;
3016 } else {
3017 u32 setting;
3018
Stephen Hemminger793b8832005-09-14 16:06:14 -07003019 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003020 case SPEED_1000:
3021 if (ecmd->duplex == DUPLEX_FULL)
3022 setting = SUPPORTED_1000baseT_Full;
3023 else if (ecmd->duplex == DUPLEX_HALF)
3024 setting = SUPPORTED_1000baseT_Half;
3025 else
3026 return -EINVAL;
3027 break;
3028 case SPEED_100:
3029 if (ecmd->duplex == DUPLEX_FULL)
3030 setting = SUPPORTED_100baseT_Full;
3031 else if (ecmd->duplex == DUPLEX_HALF)
3032 setting = SUPPORTED_100baseT_Half;
3033 else
3034 return -EINVAL;
3035 break;
3036
3037 case SPEED_10:
3038 if (ecmd->duplex == DUPLEX_FULL)
3039 setting = SUPPORTED_10baseT_Full;
3040 else if (ecmd->duplex == DUPLEX_HALF)
3041 setting = SUPPORTED_10baseT_Half;
3042 else
3043 return -EINVAL;
3044 break;
3045 default:
3046 return -EINVAL;
3047 }
3048
3049 if ((setting & supported) == 0)
3050 return -EINVAL;
3051
3052 sky2->speed = ecmd->speed;
3053 sky2->duplex = ecmd->duplex;
3054 }
3055
3056 sky2->autoneg = ecmd->autoneg;
3057 sky2->advertising = ecmd->advertising;
3058
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003059 if (netif_running(dev)) {
Stephen Hemminger1b537562005-12-20 15:08:07 -08003060 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003061 sky2_set_multicast(dev);
3062 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003063
3064 return 0;
3065}
3066
3067static void sky2_get_drvinfo(struct net_device *dev,
3068 struct ethtool_drvinfo *info)
3069{
3070 struct sky2_port *sky2 = netdev_priv(dev);
3071
3072 strcpy(info->driver, DRV_NAME);
3073 strcpy(info->version, DRV_VERSION);
3074 strcpy(info->fw_version, "N/A");
3075 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
3076}
3077
3078static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003079 char name[ETH_GSTRING_LEN];
3080 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003081} sky2_stats[] = {
3082 { "tx_bytes", GM_TXO_OK_HI },
3083 { "rx_bytes", GM_RXO_OK_HI },
3084 { "tx_broadcast", GM_TXF_BC_OK },
3085 { "rx_broadcast", GM_RXF_BC_OK },
3086 { "tx_multicast", GM_TXF_MC_OK },
3087 { "rx_multicast", GM_RXF_MC_OK },
3088 { "tx_unicast", GM_TXF_UC_OK },
3089 { "rx_unicast", GM_RXF_UC_OK },
3090 { "tx_mac_pause", GM_TXF_MPAUSE },
3091 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003092 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003093 { "late_collision",GM_TXF_LAT_COL },
3094 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003095 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003096 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003097
Stephen Hemmingerd2604542006-03-23 08:51:36 -08003098 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003099 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003100 { "rx_64_byte_packets", GM_RXF_64B },
3101 { "rx_65_to_127_byte_packets", GM_RXF_127B },
3102 { "rx_128_to_255_byte_packets", GM_RXF_255B },
3103 { "rx_256_to_511_byte_packets", GM_RXF_511B },
3104 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
3105 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
3106 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003107 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003108 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
3109 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003110 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08003111
3112 { "tx_64_byte_packets", GM_TXF_64B },
3113 { "tx_65_to_127_byte_packets", GM_TXF_127B },
3114 { "tx_128_to_255_byte_packets", GM_TXF_255B },
3115 { "tx_256_to_511_byte_packets", GM_TXF_511B },
3116 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
3117 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
3118 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
3119 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120};
3121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122static u32 sky2_get_rx_csum(struct net_device *dev)
3123{
3124 struct sky2_port *sky2 = netdev_priv(dev);
3125
3126 return sky2->rx_csum;
3127}
3128
3129static int sky2_set_rx_csum(struct net_device *dev, u32 data)
3130{
3131 struct sky2_port *sky2 = netdev_priv(dev);
3132
3133 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003134
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003135 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
3136 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
3137
3138 return 0;
3139}
3140
3141static u32 sky2_get_msglevel(struct net_device *netdev)
3142{
3143 struct sky2_port *sky2 = netdev_priv(netdev);
3144 return sky2->msg_enable;
3145}
3146
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003147static int sky2_nway_reset(struct net_device *dev)
3148{
3149 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003150
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003151 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003152 return -EINVAL;
3153
Stephen Hemminger1b537562005-12-20 15:08:07 -08003154 sky2_phy_reinit(sky2);
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01003155 sky2_set_multicast(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07003156
3157 return 0;
3158}
3159
Stephen Hemminger793b8832005-09-14 16:06:14 -07003160static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003161{
3162 struct sky2_hw *hw = sky2->hw;
3163 unsigned port = sky2->port;
3164 int i;
3165
3166 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003167 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003168 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003169 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003170
Stephen Hemminger793b8832005-09-14 16:06:14 -07003171 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003172 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3173}
3174
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003175static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3176{
3177 struct sky2_port *sky2 = netdev_priv(netdev);
3178 sky2->msg_enable = value;
3179}
3180
3181static int sky2_get_stats_count(struct net_device *dev)
3182{
3183 return ARRAY_SIZE(sky2_stats);
3184}
3185
3186static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003187 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003188{
3189 struct sky2_port *sky2 = netdev_priv(dev);
3190
Stephen Hemminger793b8832005-09-14 16:06:14 -07003191 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192}
3193
Stephen Hemminger793b8832005-09-14 16:06:14 -07003194static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003195{
3196 int i;
3197
3198 switch (stringset) {
3199 case ETH_SS_STATS:
3200 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3201 memcpy(data + i * ETH_GSTRING_LEN,
3202 sky2_stats[i].name, ETH_GSTRING_LEN);
3203 break;
3204 }
3205}
3206
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003207static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3208{
3209 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003210 return &sky2->net_stats;
3211}
3212
3213static int sky2_set_mac_address(struct net_device *dev, void *p)
3214{
3215 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003216 struct sky2_hw *hw = sky2->hw;
3217 unsigned port = sky2->port;
3218 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219
3220 if (!is_valid_ether_addr(addr->sa_data))
3221 return -EADDRNOTAVAIL;
3222
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003223 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003224 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003225 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003226 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003228
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003229 /* virtual address for data */
3230 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3231
3232 /* physical address: used for pause frames */
3233 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003234
3235 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236}
3237
Stephen Hemmingera052b522006-10-17 10:24:23 -07003238static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3239{
3240 u32 bit;
3241
3242 bit = ether_crc(ETH_ALEN, addr) & 63;
3243 filter[bit >> 3] |= 1 << (bit & 7);
3244}
3245
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246static void sky2_set_multicast(struct net_device *dev)
3247{
3248 struct sky2_port *sky2 = netdev_priv(dev);
3249 struct sky2_hw *hw = sky2->hw;
3250 unsigned port = sky2->port;
3251 struct dev_mc_list *list = dev->mc_list;
3252 u16 reg;
3253 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003254 int rx_pause;
3255 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003256
Stephen Hemmingera052b522006-10-17 10:24:23 -07003257 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003258 memset(filter, 0, sizeof(filter));
3259
3260 reg = gma_read16(hw, port, GM_RX_CTRL);
3261 reg |= GM_RXCR_UCF_ENA;
3262
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003263 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003264 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003265 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003266 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003267 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003268 reg &= ~GM_RXCR_MCF_ENA;
3269 else {
3270 int i;
3271 reg |= GM_RXCR_MCF_ENA;
3272
Stephen Hemmingera052b522006-10-17 10:24:23 -07003273 if (rx_pause)
3274 sky2_add_filter(filter, pause_mc_addr);
3275
3276 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3277 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003278 }
3279
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003281 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003282 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003283 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003284 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003285 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003286 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003287 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003288
3289 gma_write16(hw, port, GM_RX_CTRL, reg);
3290}
3291
3292/* Can have one global because blinking is controlled by
3293 * ethtool and that is always under RTNL mutex
3294 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003295static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003296{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003297 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003298
Stephen Hemminger793b8832005-09-14 16:06:14 -07003299 switch (hw->chip_id) {
3300 case CHIP_ID_YUKON_XL:
3301 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3302 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3303 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3304 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3305 PHY_M_LEDC_INIT_CTRL(7) |
3306 PHY_M_LEDC_STA1_CTRL(7) |
3307 PHY_M_LEDC_STA0_CTRL(7))
3308 : 0);
3309
3310 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3311 break;
3312
3313 default:
3314 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003315 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3316 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003317 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003318}
3319
3320/* blink LED's for finding board */
3321static int sky2_phys_id(struct net_device *dev, u32 data)
3322{
3323 struct sky2_port *sky2 = netdev_priv(dev);
3324 struct sky2_hw *hw = sky2->hw;
3325 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003326 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003327 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003328 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003329 int onoff = 1;
3330
Stephen Hemminger793b8832005-09-14 16:06:14 -07003331 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003332 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3333 else
3334 ms = data * 1000;
3335
3336 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003337 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003338 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3339 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3340 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3341 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3342 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3343 } else {
3344 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3345 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3346 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003347
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003348 interrupted = 0;
3349 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003350 sky2_led(hw, port, onoff);
3351 onoff = !onoff;
3352
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003353 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003354 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003355 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003356
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003357 ms -= 250;
3358 }
3359
3360 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003361 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3362 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3363 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3364 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3365 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3366 } else {
3367 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3368 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3369 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003370 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003371
3372 return 0;
3373}
3374
3375static void sky2_get_pauseparam(struct net_device *dev,
3376 struct ethtool_pauseparam *ecmd)
3377{
3378 struct sky2_port *sky2 = netdev_priv(dev);
3379
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003380 switch (sky2->flow_mode) {
3381 case FC_NONE:
3382 ecmd->tx_pause = ecmd->rx_pause = 0;
3383 break;
3384 case FC_TX:
3385 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3386 break;
3387 case FC_RX:
3388 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3389 break;
3390 case FC_BOTH:
3391 ecmd->tx_pause = ecmd->rx_pause = 1;
3392 }
3393
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003394 ecmd->autoneg = sky2->autoneg;
3395}
3396
3397static int sky2_set_pauseparam(struct net_device *dev,
3398 struct ethtool_pauseparam *ecmd)
3399{
3400 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003401
3402 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003403 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003404
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003405 if (netif_running(dev))
3406 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003407
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003408 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003409}
3410
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003411static int sky2_get_coalesce(struct net_device *dev,
3412 struct ethtool_coalesce *ecmd)
3413{
3414 struct sky2_port *sky2 = netdev_priv(dev);
3415 struct sky2_hw *hw = sky2->hw;
3416
3417 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3418 ecmd->tx_coalesce_usecs = 0;
3419 else {
3420 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3421 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3422 }
3423 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3424
3425 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3426 ecmd->rx_coalesce_usecs = 0;
3427 else {
3428 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3429 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3430 }
3431 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3432
3433 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3434 ecmd->rx_coalesce_usecs_irq = 0;
3435 else {
3436 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3437 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3438 }
3439
3440 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3441
3442 return 0;
3443}
3444
3445/* Note: this affect both ports */
3446static int sky2_set_coalesce(struct net_device *dev,
3447 struct ethtool_coalesce *ecmd)
3448{
3449 struct sky2_port *sky2 = netdev_priv(dev);
3450 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003451 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003452
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003453 if (ecmd->tx_coalesce_usecs > tmax ||
3454 ecmd->rx_coalesce_usecs > tmax ||
3455 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003456 return -EINVAL;
3457
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003458 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003459 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003460 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003461 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003462 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003463 return -EINVAL;
3464
3465 if (ecmd->tx_coalesce_usecs == 0)
3466 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3467 else {
3468 sky2_write32(hw, STAT_TX_TIMER_INI,
3469 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3470 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3471 }
3472 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3473
3474 if (ecmd->rx_coalesce_usecs == 0)
3475 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3476 else {
3477 sky2_write32(hw, STAT_LEV_TIMER_INI,
3478 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3479 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3480 }
3481 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3482
3483 if (ecmd->rx_coalesce_usecs_irq == 0)
3484 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3485 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003486 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003487 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3488 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3489 }
3490 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3491 return 0;
3492}
3493
Stephen Hemminger793b8832005-09-14 16:06:14 -07003494static void sky2_get_ringparam(struct net_device *dev,
3495 struct ethtool_ringparam *ering)
3496{
3497 struct sky2_port *sky2 = netdev_priv(dev);
3498
3499 ering->rx_max_pending = RX_MAX_PENDING;
3500 ering->rx_mini_max_pending = 0;
3501 ering->rx_jumbo_max_pending = 0;
3502 ering->tx_max_pending = TX_RING_SIZE - 1;
3503
3504 ering->rx_pending = sky2->rx_pending;
3505 ering->rx_mini_pending = 0;
3506 ering->rx_jumbo_pending = 0;
3507 ering->tx_pending = sky2->tx_pending;
3508}
3509
3510static int sky2_set_ringparam(struct net_device *dev,
3511 struct ethtool_ringparam *ering)
3512{
3513 struct sky2_port *sky2 = netdev_priv(dev);
3514 int err = 0;
3515
3516 if (ering->rx_pending > RX_MAX_PENDING ||
3517 ering->rx_pending < 8 ||
3518 ering->tx_pending < MAX_SKB_TX_LE ||
3519 ering->tx_pending > TX_RING_SIZE - 1)
3520 return -EINVAL;
3521
3522 if (netif_running(dev))
3523 sky2_down(dev);
3524
3525 sky2->rx_pending = ering->rx_pending;
3526 sky2->tx_pending = ering->tx_pending;
3527
Stephen Hemminger1b537562005-12-20 15:08:07 -08003528 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003529 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003530 if (err)
3531 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003532 else
3533 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003534 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003535
3536 return err;
3537}
3538
Stephen Hemminger793b8832005-09-14 16:06:14 -07003539static int sky2_get_regs_len(struct net_device *dev)
3540{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003541 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003542}
3543
3544/*
3545 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003546 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003547 */
3548static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3549 void *p)
3550{
3551 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003552 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003553
3554 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003555 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003556
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003557 memcpy_fromio(p, io, B3_RAM_ADDR);
3558
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003559 /* skip diagnostic ram region */
3560 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3561
3562 /* copy GMAC registers */
3563 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3564 if (sky2->hw->ports > 1)
3565 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3566
Stephen Hemminger793b8832005-09-14 16:06:14 -07003567}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003568
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003569/* In order to do Jumbo packets on these chips, need to turn off the
3570 * transmit store/forward. Therefore checksum offload won't work.
3571 */
3572static int no_tx_offload(struct net_device *dev)
3573{
3574 const struct sky2_port *sky2 = netdev_priv(dev);
3575 const struct sky2_hw *hw = sky2->hw;
3576
Stephen Hemminger69161612007-06-04 17:23:26 -07003577 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003578}
3579
3580static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3581{
3582 if (data && no_tx_offload(dev))
3583 return -EINVAL;
3584
3585 return ethtool_op_set_tx_csum(dev, data);
3586}
3587
3588
3589static int sky2_set_tso(struct net_device *dev, u32 data)
3590{
3591 if (data && no_tx_offload(dev))
3592 return -EINVAL;
3593
3594 return ethtool_op_set_tso(dev, data);
3595}
3596
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003597static int sky2_get_eeprom_len(struct net_device *dev)
3598{
3599 struct sky2_port *sky2 = netdev_priv(dev);
3600 u16 reg2;
3601
3602 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3603 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3604}
3605
3606static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3607{
3608 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3609
3610 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3611 cpu_relax();
3612 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3613}
3614
3615static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3616{
3617 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3618 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3619 do {
3620 cpu_relax();
3621 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3622}
3623
3624static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3625 u8 *data)
3626{
3627 struct sky2_port *sky2 = netdev_priv(dev);
3628 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3629 int length = eeprom->len;
3630 u16 offset = eeprom->offset;
3631
3632 if (!cap)
3633 return -EINVAL;
3634
3635 eeprom->magic = SKY2_EEPROM_MAGIC;
3636
3637 while (length > 0) {
3638 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3639 int n = min_t(int, length, sizeof(val));
3640
3641 memcpy(data, &val, n);
3642 length -= n;
3643 data += n;
3644 offset += n;
3645 }
3646 return 0;
3647}
3648
3649static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3650 u8 *data)
3651{
3652 struct sky2_port *sky2 = netdev_priv(dev);
3653 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3654 int length = eeprom->len;
3655 u16 offset = eeprom->offset;
3656
3657 if (!cap)
3658 return -EINVAL;
3659
3660 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3661 return -EINVAL;
3662
3663 while (length > 0) {
3664 u32 val;
3665 int n = min_t(int, length, sizeof(val));
3666
3667 if (n < sizeof(val))
3668 val = sky2_vpd_read(sky2->hw, cap, offset);
3669 memcpy(&val, data, n);
3670
3671 sky2_vpd_write(sky2->hw, cap, offset, val);
3672
3673 length -= n;
3674 data += n;
3675 offset += n;
3676 }
3677 return 0;
3678}
3679
3680
Jeff Garzik7282d492006-09-13 14:30:00 -04003681static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003682 .get_settings = sky2_get_settings,
3683 .set_settings = sky2_set_settings,
3684 .get_drvinfo = sky2_get_drvinfo,
3685 .get_wol = sky2_get_wol,
3686 .set_wol = sky2_set_wol,
3687 .get_msglevel = sky2_get_msglevel,
3688 .set_msglevel = sky2_set_msglevel,
3689 .nway_reset = sky2_nway_reset,
3690 .get_regs_len = sky2_get_regs_len,
3691 .get_regs = sky2_get_regs,
3692 .get_link = ethtool_op_get_link,
3693 .get_eeprom_len = sky2_get_eeprom_len,
3694 .get_eeprom = sky2_get_eeprom,
3695 .set_eeprom = sky2_set_eeprom,
3696 .get_sg = ethtool_op_get_sg,
3697 .set_sg = ethtool_op_set_sg,
3698 .get_tx_csum = ethtool_op_get_tx_csum,
3699 .set_tx_csum = sky2_set_tx_csum,
3700 .get_tso = ethtool_op_get_tso,
3701 .set_tso = sky2_set_tso,
3702 .get_rx_csum = sky2_get_rx_csum,
3703 .set_rx_csum = sky2_set_rx_csum,
3704 .get_strings = sky2_get_strings,
3705 .get_coalesce = sky2_get_coalesce,
3706 .set_coalesce = sky2_set_coalesce,
3707 .get_ringparam = sky2_get_ringparam,
3708 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003709 .get_pauseparam = sky2_get_pauseparam,
3710 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003711 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003712 .get_stats_count = sky2_get_stats_count,
3713 .get_ethtool_stats = sky2_get_ethtool_stats,
3714};
3715
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003716#ifdef CONFIG_SKY2_DEBUG
3717
3718static struct dentry *sky2_debug;
3719
3720static int sky2_debug_show(struct seq_file *seq, void *v)
3721{
3722 struct net_device *dev = seq->private;
3723 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003724 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003725 unsigned port = sky2->port;
3726 unsigned idx, last;
3727 int sop;
3728
3729 if (!netif_running(dev))
3730 return -ENETDOWN;
3731
3732 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3733 sky2_read32(hw, B0_ISRC),
3734 sky2_read32(hw, B0_IMSK),
3735 sky2_read32(hw, B0_Y2_SP_ICR));
3736
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003737 napi_disable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003738 last = sky2_read16(hw, STAT_PUT_IDX);
3739
3740 if (hw->st_idx == last)
3741 seq_puts(seq, "Status ring (empty)\n");
3742 else {
3743 seq_puts(seq, "Status ring\n");
3744 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3745 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3746 const struct sky2_status_le *le = hw->st_le + idx;
3747 seq_printf(seq, "[%d] %#x %d %#x\n",
3748 idx, le->opcode, le->length, le->status);
3749 }
3750 seq_puts(seq, "\n");
3751 }
3752
3753 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3754 sky2->tx_cons, sky2->tx_prod,
3755 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3756 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3757
3758 /* Dump contents of tx ring */
3759 sop = 1;
3760 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3761 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3762 const struct sky2_tx_le *le = sky2->tx_le + idx;
3763 u32 a = le32_to_cpu(le->addr);
3764
3765 if (sop)
3766 seq_printf(seq, "%u:", idx);
3767 sop = 0;
3768
3769 switch(le->opcode & ~HW_OWNER) {
3770 case OP_ADDR64:
3771 seq_printf(seq, " %#x:", a);
3772 break;
3773 case OP_LRGLEN:
3774 seq_printf(seq, " mtu=%d", a);
3775 break;
3776 case OP_VLAN:
3777 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3778 break;
3779 case OP_TCPLISW:
3780 seq_printf(seq, " csum=%#x", a);
3781 break;
3782 case OP_LARGESEND:
3783 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3784 break;
3785 case OP_PACKET:
3786 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3787 break;
3788 case OP_BUFFER:
3789 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3790 break;
3791 default:
3792 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3793 a, le16_to_cpu(le->length));
3794 }
3795
3796 if (le->ctrl & EOP) {
3797 seq_putc(seq, '\n');
3798 sop = 1;
3799 }
3800 }
3801
3802 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3803 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3804 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3805 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3806
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003807 napi_enable(&hw->napi);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003808 return 0;
3809}
3810
3811static int sky2_debug_open(struct inode *inode, struct file *file)
3812{
3813 return single_open(file, sky2_debug_show, inode->i_private);
3814}
3815
3816static const struct file_operations sky2_debug_fops = {
3817 .owner = THIS_MODULE,
3818 .open = sky2_debug_open,
3819 .read = seq_read,
3820 .llseek = seq_lseek,
3821 .release = single_release,
3822};
3823
3824/*
3825 * Use network device events to create/remove/rename
3826 * debugfs file entries
3827 */
3828static int sky2_device_event(struct notifier_block *unused,
3829 unsigned long event, void *ptr)
3830{
3831 struct net_device *dev = ptr;
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003832 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003833
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003834 if (dev->open != sky2_up || !sky2_debug)
3835 return NOTIFY_DONE;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003836
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003837 switch(event) {
3838 case NETDEV_CHANGENAME:
3839 if (sky2->debugfs) {
3840 sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
3841 sky2_debug, dev->name);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003842 }
Stephen Hemminger5b296bc2007-08-29 12:58:11 -07003843 break;
3844
3845 case NETDEV_GOING_DOWN:
3846 if (sky2->debugfs) {
3847 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3848 dev->name);
3849 debugfs_remove(sky2->debugfs);
3850 sky2->debugfs = NULL;
3851 }
3852 break;
3853
3854 case NETDEV_UP:
3855 sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
3856 sky2_debug, dev,
3857 &sky2_debug_fops);
3858 if (IS_ERR(sky2->debugfs))
3859 sky2->debugfs = NULL;
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003860 }
3861
3862 return NOTIFY_DONE;
3863}
3864
3865static struct notifier_block sky2_notifier = {
3866 .notifier_call = sky2_device_event,
3867};
3868
3869
3870static __init void sky2_debug_init(void)
3871{
3872 struct dentry *ent;
3873
3874 ent = debugfs_create_dir("sky2", NULL);
3875 if (!ent || IS_ERR(ent))
3876 return;
3877
3878 sky2_debug = ent;
3879 register_netdevice_notifier(&sky2_notifier);
3880}
3881
3882static __exit void sky2_debug_cleanup(void)
3883{
3884 if (sky2_debug) {
3885 unregister_netdevice_notifier(&sky2_notifier);
3886 debugfs_remove(sky2_debug);
3887 sky2_debug = NULL;
3888 }
3889}
3890
3891#else
3892#define sky2_debug_init()
3893#define sky2_debug_cleanup()
3894#endif
3895
3896
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003897/* Initialize network device */
3898static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003899 unsigned port,
3900 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003901{
3902 struct sky2_port *sky2;
3903 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3904
3905 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003906 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003907 return NULL;
3908 }
3909
3910 SET_MODULE_OWNER(dev);
3911 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003912 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003913 dev->open = sky2_up;
3914 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003915 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003916 dev->hard_start_xmit = sky2_xmit_frame;
3917 dev->get_stats = sky2_get_stats;
3918 dev->set_multicast_list = sky2_set_multicast;
3919 dev->set_mac_address = sky2_set_mac_address;
3920 dev->change_mtu = sky2_change_mtu;
3921 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3922 dev->tx_timeout = sky2_tx_timeout;
3923 dev->watchdog_timeo = TX_WATCHDOG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003924#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003925 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003926#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003927
3928 sky2 = netdev_priv(dev);
3929 sky2->netdev = dev;
3930 sky2->hw = hw;
3931 sky2->msg_enable = netif_msg_init(debug, default_msg);
3932
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003933 /* Auto speed and flow control */
3934 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003935 sky2->flow_mode = FC_BOTH;
3936
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003937 sky2->duplex = -1;
3938 sky2->speed = -1;
3939 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003940 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003941 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003942
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003943 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003944 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003945 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003946
3947 hw->dev[port] = dev;
3948
3949 sky2->port = port;
3950
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003951 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003952 if (highmem)
3953 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003954
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003955#ifdef SKY2_VLAN_TAG_USED
Stephen Hemmingerd6c9bc12007-09-27 12:32:44 -07003956 /* The workaround for FE+ status conflicts with VLAN tag detection. */
3957 if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
3958 sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
3959 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3960 dev->vlan_rx_register = sky2_vlan_rx_register;
3961 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003962#endif
3963
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003964 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003965 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003966 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003967
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003968 return dev;
3969}
3970
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003971static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003972{
3973 const struct sky2_port *sky2 = netdev_priv(dev);
3974
3975 if (netif_msg_probe(sky2))
3976 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3977 dev->name,
3978 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3979 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3980}
3981
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003982/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003983static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003984{
3985 struct sky2_hw *hw = dev_id;
3986 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3987
3988 if (status == 0)
3989 return IRQ_NONE;
3990
3991 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerea76e632007-09-19 15:36:44 -07003992 hw->flags |= SKY2_HW_USE_MSI;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003993 wake_up(&hw->msi_wait);
3994 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3995 }
3996 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3997
3998 return IRQ_HANDLED;
3999}
4000
4001/* Test interrupt path by forcing a a software IRQ */
4002static int __devinit sky2_test_msi(struct sky2_hw *hw)
4003{
4004 struct pci_dev *pdev = hw->pdev;
4005 int err;
4006
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004007 init_waitqueue_head (&hw->msi_wait);
4008
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004009 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
4010
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004011 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004012 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004013 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004014 return err;
4015 }
4016
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004017 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07004018 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004019
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004020 wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004021
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004022 if (!(hw->flags & SKY2_HW_USE_MSI)) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004023 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004024 dev_info(&pdev->dev, "No interrupt generated using MSI, "
4025 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004026
4027 err = -EOPNOTSUPP;
4028 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
4029 }
4030
4031 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07004032 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08004033
4034 free_irq(pdev->irq, hw);
4035
4036 return err;
4037}
4038
Stephen Hemmingere3173832007-02-06 10:45:39 -08004039static int __devinit pci_wake_enabled(struct pci_dev *dev)
4040{
4041 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
4042 u16 value;
4043
4044 if (!pm)
4045 return 0;
4046 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
4047 return 0;
4048 return value & PCI_PM_CTRL_PME_ENABLE;
4049}
4050
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004051static int __devinit sky2_probe(struct pci_dev *pdev,
4052 const struct pci_device_id *ent)
4053{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004054 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004055 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08004056 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004057
Stephen Hemminger793b8832005-09-14 16:06:14 -07004058 err = pci_enable_device(pdev);
4059 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004060 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004061 goto err_out;
4062 }
4063
Stephen Hemminger793b8832005-09-14 16:06:14 -07004064 err = pci_request_regions(pdev, DRV_NAME);
4065 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004066 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004067 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004068 }
4069
4070 pci_set_master(pdev);
4071
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004072 if (sizeof(dma_addr_t) > sizeof(u32) &&
4073 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
4074 using_dac = 1;
4075 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
4076 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004077 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
4078 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004079 goto err_out_free_regions;
4080 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004081 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004082 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
4083 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004084 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004085 goto err_out_free_regions;
4086 }
4087 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08004088
Stephen Hemmingere3173832007-02-06 10:45:39 -08004089 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
4090
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004091 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08004092 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004093 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004094 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004095 goto err_out_free_regions;
4096 }
4097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004098 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004099
4100 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
4101 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004102 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004103 goto err_out_free_hw;
4104 }
4105
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004106#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004107 /* The sk98lin vendor driver uses hardware byte swapping but
4108 * this driver uses software swapping.
4109 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004110 {
4111 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004112 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07004113 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08004114 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
4115 }
4116#endif
4117
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004118 /* ring for status responses */
4119 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
4120 &hw->st_dma);
4121 if (!hw->st_le)
4122 goto err_out_iounmap;
4123
Stephen Hemmingere3173832007-02-06 10:45:39 -08004124 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004125 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07004126 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004127
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004128 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07004129 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
4130 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07004131 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004132
Stephen Hemmingere3173832007-02-06 10:45:39 -08004133 sky2_reset(hw);
4134
4135 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004136 if (!dev) {
4137 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004138 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004139 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004140 netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004141
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004142 if (!disable_msi && pci_enable_msi(pdev) == 0) {
4143 err = sky2_test_msi(hw);
4144 if (err == -EOPNOTSUPP)
4145 pci_disable_msi(pdev);
4146 else if (err)
4147 goto err_out_free_netdev;
4148 }
4149
Stephen Hemminger793b8832005-09-14 16:06:14 -07004150 err = register_netdev(dev);
4151 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004152 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004153 goto err_out_free_netdev;
4154 }
4155
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004156 err = request_irq(pdev->irq, sky2_intr,
4157 (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004158 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004159 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004160 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004161 goto err_out_unregister;
4162 }
4163 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4164
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004165 sky2_show_addr(dev);
4166
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004167 if (hw->ports > 1) {
4168 struct net_device *dev1;
4169
Stephen Hemmingere3173832007-02-06 10:45:39 -08004170 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004171 if (!dev1)
4172 dev_warn(&pdev->dev, "allocation for second device failed\n");
4173 else if ((err = register_netdev(dev1))) {
4174 dev_warn(&pdev->dev,
4175 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004176 hw->dev[1] = NULL;
4177 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004178 } else
4179 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004180 }
4181
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004182 setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004183 INIT_WORK(&hw->restart_work, sky2_restart);
4184
Stephen Hemminger793b8832005-09-14 16:06:14 -07004185 pci_set_drvdata(pdev, hw);
4186
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004187 return 0;
4188
Stephen Hemminger793b8832005-09-14 16:06:14 -07004189err_out_unregister:
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004190 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004191 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004192 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004193err_out_free_netdev:
4194 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004195err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004196 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004197 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4198err_out_iounmap:
4199 iounmap(hw->regs);
4200err_out_free_hw:
4201 kfree(hw);
4202err_out_free_regions:
4203 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004204err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004205 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004206err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004207 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004208 return err;
4209}
4210
4211static void __devexit sky2_remove(struct pci_dev *pdev)
4212{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004213 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004214 struct net_device *dev0, *dev1;
4215
Stephen Hemminger793b8832005-09-14 16:06:14 -07004216 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004217 return;
4218
Stephen Hemminger32c2c302007-08-21 14:34:03 -07004219 del_timer_sync(&hw->watchdog_timer);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004220
Stephen Hemminger81906792007-02-15 16:40:33 -08004221 flush_scheduled_work();
4222
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004223 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004224 synchronize_irq(hw->pdev->irq);
4225
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004226 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004227 dev1 = hw->dev[1];
4228 if (dev1)
4229 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004230 unregister_netdev(dev0);
4231
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004232 sky2_power_aux(hw);
4233
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004234 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004235 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004236 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004237
4238 free_irq(pdev->irq, hw);
Stephen Hemmingerea76e632007-09-19 15:36:44 -07004239 if (hw->flags & SKY2_HW_USE_MSI)
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004240 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004241 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004242 pci_release_regions(pdev);
4243 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004244
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004245 if (dev1)
4246 free_netdev(dev1);
4247 free_netdev(dev0);
4248 iounmap(hw->regs);
4249 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004250
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004251 pci_set_drvdata(pdev, NULL);
4252}
4253
4254#ifdef CONFIG_PM
4255static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4256{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004257 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004258 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004259
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004260 if (!hw)
4261 return 0;
4262
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004263 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004264 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004265 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004266
Stephen Hemmingere3173832007-02-06 10:45:39 -08004267 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004268 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004269
4270 if (sky2->wol)
4271 sky2_wol_init(sky2);
4272
4273 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004274 }
4275
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004276 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004277 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004278
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004279 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004280 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004281 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4282
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004283 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004284}
4285
4286static int sky2_resume(struct pci_dev *pdev)
4287{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004288 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004289 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004290
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004291 if (!hw)
4292 return 0;
4293
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004294 err = pci_set_power_state(pdev, PCI_D0);
4295 if (err)
4296 goto out;
4297
4298 err = pci_restore_state(pdev);
4299 if (err)
4300 goto out;
4301
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004302 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004303
4304 /* Re-enable all clocks */
Stephen Hemminger05745c42007-09-19 15:36:45 -07004305 if (hw->chip_id == CHIP_ID_YUKON_EX ||
4306 hw->chip_id == CHIP_ID_YUKON_EC_U ||
4307 hw->chip_id == CHIP_ID_YUKON_FE_P)
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004308 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4309
Stephen Hemmingere3173832007-02-06 10:45:39 -08004310 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004311
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004312 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4313
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004314 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004315 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004316 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004317 err = sky2_up(dev);
4318 if (err) {
4319 printk(KERN_ERR PFX "%s: could not up: %d\n",
4320 dev->name, err);
4321 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004322 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004323 }
Stephen Hemmingerd1b139c2007-09-05 16:56:19 +01004324
4325 sky2_set_multicast(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004326 }
4327 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004328
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004329 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004330out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004331 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004332 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004333 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004334}
4335#endif
4336
Stephen Hemmingere3173832007-02-06 10:45:39 -08004337static void sky2_shutdown(struct pci_dev *pdev)
4338{
4339 struct sky2_hw *hw = pci_get_drvdata(pdev);
4340 int i, wol = 0;
4341
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004342 if (!hw)
4343 return;
4344
Stephen Hemmingerbea33482007-10-03 16:41:36 -07004345 napi_disable(&hw->napi);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004346
4347 for (i = 0; i < hw->ports; i++) {
4348 struct net_device *dev = hw->dev[i];
4349 struct sky2_port *sky2 = netdev_priv(dev);
4350
4351 if (sky2->wol) {
4352 wol = 1;
4353 sky2_wol_init(sky2);
4354 }
4355 }
4356
4357 if (wol)
4358 sky2_power_aux(hw);
4359
4360 pci_enable_wake(pdev, PCI_D3hot, wol);
4361 pci_enable_wake(pdev, PCI_D3cold, wol);
4362
4363 pci_disable_device(pdev);
4364 pci_set_power_state(pdev, PCI_D3hot);
4365
4366}
4367
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004368static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004369 .name = DRV_NAME,
4370 .id_table = sky2_id_table,
4371 .probe = sky2_probe,
4372 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004373#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004374 .suspend = sky2_suspend,
4375 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004376#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004377 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004378};
4379
4380static int __init sky2_init_module(void)
4381{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004382 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004383 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004384}
4385
4386static void __exit sky2_cleanup_module(void)
4387{
4388 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004389 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004390}
4391
4392module_init(sky2_init_module);
4393module_exit(sky2_cleanup_module);
4394
4395MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08004396MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004397MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004398MODULE_VERSION(DRV_VERSION);